# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## Future Technology Devices International Ltd. FT240X (USB 8-BIT FIFO IC)



The FT240X is a USB to parallel FIFO interface with the following advanced features:

- Single chip USB to parallel FIFO bidirectional data transfer interface.
- Entire USB protocol handled on the chip. No USB specific firmware programming required.
- Fully integrated 2048 byte multi-timeprogrammable (MTP) memory, storing device descriptors and FIFO I/O configuration.
- Fully integrated clock generation with no external crystal required plus optional clock output selection enabling glue-less interface to external MCU or FPGA.
- Data transfer rates up to 1Mbyte / second.
- 512 byte receive buffer and 512 byte transmit buffer utilising buffer smoothing technology to allow for high data throughput.
- FTDI's royalty-free Virtual Com Port (VCP) and Direct (D2XX) drivers eliminate the requirement for USB driver development in most cases.
- Configurable FIFO interface I/O pins.
- Synchronous and asynchronous bit bang interface options.

- USB Battery Charger Detection. Allows for USB peripheral devices to detect the presence of a higher power source to enable improved charging.
- Device supplied pre-programmed with unique USB serial number.
- USB Power Configurations; supports bus- powered, self-powered and bus-powered with power switching.
- Integrated +3.3V level converter for USB I/O.
- True 3.3V CMOS drive output and TTL input; operates down to 1V8 with external pull-ups. Tolerant of 5V input.
- Configurable I/O pin output drive strength; 4 mA(min) and 16 mA(max).
- Integrated power-on-reset circuit.
- Fully integrated AVCC supply filtering no external filtering required.
- +5V Single Supply Operation.
- Internal 3V3/1V8 LDO regulators
- Low operating and USB suspend current; 8mA (active-typ) and 125uA (suspend-typ).
- UHCI/OHCI/EHCI host controller compatible.
- USB 2.0 Full Speed capable.
- Extended operating temperature range; -40 to 85°C.
- Available in compact Pb-free 24 Pin SSOP and QFN-24 packages (both RoHS compliant).

Neither the whole nor any part of the information contained in, or the product described in this manual, may be adapted or reproduced in any material or electronic form without the prior written consent of the copyright holder. This product and its documentation are supplied on an as-is basis and no warranty as to their suitability for any particular purpose is either made or implied. Future Technology Devices International Ltd will not accept any claim for damages howsoever arising as a result of use or failure of this product. Your statutory rights are not affected. This product or any variant of it is not intended for use in any medical appliance, device or system in which the failure of the product might reasonably be expected to result in personal injury. This document provides preliminary information that may be subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Future Technology Devices International Ltd, Unit 1, 2 Seaward Place, Centurion Business Park, Glasgow G41 1HH United Kingdom. Scotland Registered Company Number: SC136640



### **1** Typical Applications

- Upgrading Legacy Peripherals to USB
- Utilising USB to add system modularity
- Incorporate USB interface to enable PC transfers for development system communication
- Cellular and Cordless Phone USB data transfer cables and interfaces
- Interfacing MCU/PLD/FPGA based designs to USB
- USB Audio and Low Bandwidth Video data transfer
- USB Smart Card Readers

## **1.1 Driver Support**

## Royalty free VIRTUAL COM PORT (VCP) DRIVERS for...

- Windows 8 32,64-bit
- Windows 7 32,64-bit
- Windows Vista and Vista 64-bit
- Windows XP and XP 64-bit
- Windows XP Embedded
- Server 2003, XP and Server 2008
- Windows CE 4.2, 5.0 and 6.0
- Mac OS-X
- Linux 3.2 and greater
- Android

- USB Industrial Control
- USB MP3 Player Interface
- USB FLASH Card Reader and Writers
- Set Top Box PC USB interface
- USB Digital Camera Interface
- USB Software and Hardware Encryption Dongles
- USB Instrumentation
- USB dongle implementations for Software/ Hardware Encryption and Wireless Modules
- Provides detection of dedicated charging ports for charging batteries in portable devices.

#### Royalty free D2XX *Direct* Drivers (USB Drivers + DLL S/W Interface)

- Windows 8 32,64-bit
- Windows 7 32,64-bit
- Windows Vista and Vista 64-bit
- Windows XP and XP 64-bit
- Windows XP Embedded
- Server 2003, XP and Server 2008
- Windows CE 4.2, 5.0 and 6.0
- Mac OS-X
- Linux 2.6 and greater
- Android

The drivers listed above are all available to download for free from FTDI website (www.ftdichip.com). Various 3rd party drivers are also available for other operating systems - see FTDI website (www.ftdichip.com) for details. For driver installation, please refer to the application note AN232B-10.

For driver installation, please refer to <u>http://www.ftdichip.com/Documents/InstallGuides.htm</u>

#### **1.2 Part Numbers**

| Part Number | Package     |
|-------------|-------------|
| FT240XQ-x   | 24 Pin QFN  |
| FT240XS-x   | 24 Pin SSOP |

Note: Packaging codes for x is:

-R: Taped and Reel, (SSOP is 3,000pcs per reel, QFN is 5,000pcs per reel).

- U: Tube packing, 58pcs per tube (SSOP only)

- T: Tray packing, 490pcs per tray (QFN only)

For example: FT240XQ-R is 5,000pcs taped and reel packing



## 1.3 USB Compliant

The FT240X is fully compliant with the USB 2.0 specification and has been given the USB-IF Test-ID (TID) 40001466 (Rev D).





2 FT240X Block Diagram



#### Figure 2.1 FT240X Block Diagram

For a description of each function please refer to Section 4.



## **Table of Contents**

| 1   | Typical Applications2                              |
|-----|----------------------------------------------------|
| 1.1 | Driver Support 2                                   |
| 1.2 | Part Numbers 2                                     |
| 1.3 | USB Compliant                                      |
| 2   | FT240X Block Diagram4                              |
| 3   | Device Pin Out and Signal Description7             |
| 3.1 | 24-LD SSOP Package7                                |
| 3.2 | SSOP Package Pin Out Description7                  |
| 3.3 | QFN-24 Package9                                    |
| 3.4 | QFN-24 Package Signal Description9                 |
| 3.5 | CBUS Signal Options                                |
| 3.6 | FT240X FIFO READ Timing Diagrams12                 |
| 3.7 | FT240X FIFO WRITE Timing Diagrams13                |
| 4   | Function Description14                             |
| 4.1 | Key Features                                       |
| 4.2 | Functional Block Descriptions15                    |
| 5   | Devices Characteristics and Ratings16              |
| 5.1 | Absolute Maximum Ratings16                         |
| 5.2 | ESD and Latch-up Specifications16                  |
| 5.3 | DC Characteristics17                               |
| 5.4 | MTP Memory Reliability Characteristics             |
| 5.5 | Internal Clock Characteristics 21                  |
| 6   | USB Power Configurations                           |
| 6.1 | USB Bus Powered Configuration22                    |
| 6.2 | Self Powered Configuration23                       |
| 6.3 | USB Bus Powered with Power Switching Configuration |
| 7   | Application Examples                               |
| 7.1 | USB to MCU FIFO Interface 25                       |
| 7.2 | Battery Charge Detection                           |
| 8   | Internal MTP Memory Configuration                  |
| 8.1 | Default Values                                     |
| 8.2 | Methods of Programming the MTP Memory              |
| 8.2 | 2.1 Programming the MTP memory over USB29          |
| 8.3 | Memory Map 30                                      |
| 9   | Package Parameters                                 |



| 9.1 | SSOP-24 Package Mechanical Dimensions | 31 |
|-----|---------------------------------------|----|
| 9.2 | SSOP-24 Package Markings              | 32 |
| 9.3 | QFN-24 Package Mechanical Dimensions  | 33 |
| 9.4 | QFN-24 Package Markings               | 34 |
| 9.5 | Solder Reflow Profile                 | 35 |
| 10  | Contact Information                   | 36 |
| Арр | endix A - References                  | 37 |
| Арр | endix B - List of Figures and Tables  | 38 |
| Арр | endix C - Revision History            | 40 |
|     |                                       |    |



## **3** Device Pin Out and Signal Description

## 3.1 24-LD SSOP Package



Figure 3.1 SSOP Package Pin Out and Schematic Symbol

## 3.2 SSOP Package Pin Out Description

Note: The convention used throughout this document for active low signals is the signal name followed by a #

| Pin No. | Name  | Туре | Description                                                                   |
|---------|-------|------|-------------------------------------------------------------------------------|
| 13      | USBDP | I/O  | USB Data Signal Plus, incorporating $1.5k\Omega$ pull up resistor to $3.3V$ . |
| 14      | USBDM | I/O  | USB Data Signal Minus.                                                        |

Table 3.1 USB Interface Group

| Pin No. | Name         | Туре   | Description                                                                                                                      |  |
|---------|--------------|--------|----------------------------------------------------------------------------------------------------------------------------------|--|
| 3       | VCCIO        | PWR    | 1V8 - 3V3 supply for the IO cells                                                                                                |  |
| 6, 19   | GND          | PWR    | Device ground supply pins                                                                                                        |  |
| 15      | **<br>3V3OUT | Output | 3V3 output at 50mA. May be used to power VCCIO.<br>When VCC is 3V3; pin 15 is an input pin and should be connected to pin<br>18. |  |
| 18      | **<br>VCC    | PWR    | +5V (or 3V3) supply to the device core.                                                                                          |  |
| 17      | VCORE        | PWR    | +1V8 Output. May be left unterminated                                                                                            |  |

**Table 3.2 Power and Ground Group** 

\*\* If VCC is 3V3 then 3V3OUT must also be driven with 3V3 input



Document No.: FT\_000626 Clearance No.: FTDI# 259

| Pin No.   | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Туре                                                                                                                                                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 16        | RESET#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Input                                                                                                                                                              | Active low reset pin. This can be used by an external device to reset the FT240X. If not required can be left unconnected, or pulled up to VCC.                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 10        | SIWU#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Input Active low input. May be used to flush the IC buffer back to the PC (Ser<br>Immediate) or if the PC is in suspend mode it can be used as a Wake U<br>signal. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 23        | CBUS5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I/O                                                                                                                                                                | Configurable CBUS I/O Pin. Function of this pin is configured in the device MTP memory. See CBUS Signal Options, Table 3.9.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 22        | CBUS6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I/O                                                                                                                                                                | Configurable CBUS I/O Pin. Function of this pin is configured in the device MTP memory. See CBUS Signal Options, Table 3.9.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Table 3.3 | Miscellaneo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ous Signal                                                                                                                                                         | Group                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Pin No.   | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Туре                                                                                                                                                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 24        | D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I/O                                                                                                                                                                | FIFO Data Bus Bit 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 4         | D1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I/O                                                                                                                                                                | FIFO Data Bus Bit 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 2         | D2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I/O                                                                                                                                                                | FIFO Data Bus Bit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 9         | D3 I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                    | FIFO Data Bus Bit 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1         | D4 I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                    | FIFO Data Bus Bit 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 7         | D5 I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                    | FIFO Data Bus Bit 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 8         | D6 I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                    | FIFO Data Bus Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 5         | D7 I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                    | FIFO Data Bus Bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 11        | RD# Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                    | Enables the current FIFO data byte on D0D7 when low. Fetched the next FIFO data byte (if available) from the receive FIFO buffer when RD# goes from high to low. See Section 3.6 for timing diagram.                                                                                                                                                                                                                                                                                                                                        |  |
| 12        | WR Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                    | Writes the data byte on the D0D7 pins into the transmit FIFO buffer when WR goes from high to low. See Section 3.7 for timing diagram.                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 20        | TXE# Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                    | When high, do not write data into the FIFO. When low, data can be written into the FIFO by strobing WR high, then low. During reset this signal pin is tri-state. See Section 3.7 for timing diagram.                                                                                                                                                                                                                                                                                                                                       |  |
| 21        | RXF#OutputWhen high, do not read data from the FIFO. When low, there is data availate the FIFO which can be read by strobing RD# low, then high again. During this signal pin is tri-state. See Section 3.6 for timing diagram.If the Remote Wakeup option is enabled in the internal MTP memory, during suspend mode (PWREN# = 1) RXF# becomes an input. This can be used to up the USB host from suspend mode by strobing this pin low for a minimum 20ms which will cause the device to request a resume on the USB bus. |                                                                                                                                                                    | When high, do not read data from the FIFO. When low, there is data available in the FIFO which can be read by strobing RD# low, then high again. During reset this signal pin is tri-state. See Section 3.6 for timing diagram.<br>If the Remote Wakeup option is enabled in the internal MTP memory, during USB suspend mode (PWREN# = 1) RXF# becomes an input. This can be used to wake up the USB host from suspend mode by strobing this pin low for a minimum of 20ms which will cause the device to request a resume on the USB bus. |  |

Table 3.4 FIFO Interface Group (see note 2)

Notes:

When used in Input Mode, the input pins are pulled to VCCIO via internal  $200k\Omega$  resistors. These pins can be programmed to gently pull low during USB suspend (PWREN# = "1") by setting an option in the internal MTP memory.



#### 3.3 QFN-24 Package



#### Figure 3.2 QFN-24 Package Pin Out and schematic symbol

#### 3.4 QFN-24 Package Signal Description

Note: The convention used throughout this document for active low signals is the signal name followed by a #

| Pin No. | Name  | Туре | Description                                                                   |  |
|---------|-------|------|-------------------------------------------------------------------------------|--|
| 10      | USBDP | I/O  | USB Data Signal Plus, incorporating $1.5k\Omega$ pull up resistor to $3.3V$ . |  |
| 11      | USBDM | I/O  | USB Data Signal Minus.                                                        |  |

Table 3.5 USB Interface Group

| Pin No. | Name         | Туре   | Description                                                                                                                      |  |
|---------|--------------|--------|----------------------------------------------------------------------------------------------------------------------------------|--|
| 24      | VCCIO        | PWR    | 1V8 - 3V3 supply for the IO cells                                                                                                |  |
| 3, 16   | GND          | PWR    | Device ground supply pins                                                                                                        |  |
| 12      | **<br>3V3OUT | Output | 3V3 output at 50mA. May be used to power VCCIO.<br>When VCC is 3V3; pin 12 is an input pin and should be connected to<br>pin 15. |  |
| 15      | **<br>VCC    | PWR    | +5V (or 3V3) supply to the device core.                                                                                          |  |
| 14      | VCORE        | PWR    | +1V8 Output. May be left unterminated                                                                                            |  |

Table 3.6 Power and Ground Group

\*Pin 25 is the centre pad on package base. Connect to GND.

\*\*If VCC is 3V3 then 3V3OUT must also be driven with 3V3 input



Version 1.3

Document No.: FT\_000626 Clearance No.: FTDI# 259

| Pin No. | Name   | Туре  | Description                                                                                                                                              |  |
|---------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 13      | RESET# | Input | Active low reset pin. This can be used by an external device to reset the FT240X. If not required can be left unconnected, or pulled up to VCC.          |  |
| 7       | SIWU#  | Input | Active low input. May be used to flush the IC buffer back to the PC (Send Immediate) or if the PC is in suspend mode it can be used as a Wake Up signal. |  |
| 20      | CBUS5  | I/O   | Configurable CBUS I/O Pin. Function of this pin is configured in the device MTP memory. See CBUS Signal Options, Table 3.9.                              |  |
| 19      | CBUS6  | I/O   | Configurable CBUS I/O Pin. Function of this pin is configured in the device MTP memory. See CBUS Signal Options, Table 3.9.                              |  |

Table 3.7 Miscellaneous Signal Group

| Pin No. | Name | Туре   | Description                                                                                                                                                                                                                                                                                              |  |
|---------|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 21      | D0   | I/O    | FIFO Data Bus Bit 0                                                                                                                                                                                                                                                                                      |  |
| 1       | D1   | I/O    | FIFO Data Bus Bit 1                                                                                                                                                                                                                                                                                      |  |
| 23      | D2   | I/O    | FIFO Data Bus Bit 2                                                                                                                                                                                                                                                                                      |  |
| 6       | D3   | I/O    | FIFO Data Bus Bit 3                                                                                                                                                                                                                                                                                      |  |
| 22      | D4   | I/O    | FIFO Data Bus Bit 4                                                                                                                                                                                                                                                                                      |  |
| 4       | D5   | I/O    | FIFO Data Bus Bit 5                                                                                                                                                                                                                                                                                      |  |
| 5       | D6   | I/O    | FIFO Data Bus Bit 6                                                                                                                                                                                                                                                                                      |  |
| 2       | D7   | I/O    | FIFO Data Bus Bit 7                                                                                                                                                                                                                                                                                      |  |
| 8       | RD#  | Input  | Enables the current FIFO data byte on D0D7 when low. Fetched the next FIFO data byte (if available) from the receive FIFO buffer when RD# goes from high to low. See Section 3.6 for timing diagram.                                                                                                     |  |
| 9       | WR   | Input  | Writes the data byte on the D0D7 pins into the transmit FIFO buffer when WR goes from high to low. See Section 3.7 for timing diagram.                                                                                                                                                                   |  |
| 17      | TXE# | Output | When high, do not write data into the FIFO. When low, data can be written into the FIFO by strobing WR high, then low. During reset this signal pin is tri-state. See Section 3.7 for timing diagram.                                                                                                    |  |
| 18      |      |        | When high, do not read data from the FIFO. When low, there is data available in the FIFO which can be read by strobing RD# low, then high again. During reset this signal pin is tri-state. See Section 3.6 for timing diagram.                                                                          |  |
|         | RXF# | Output | If the Remote Wakeup option is enabled in the internal MTP memory, during USB suspend mode (PWREN# = 1) RXF# becomes an input. This can be used to wake up the USB host from suspend mode by strobing this pin low for a minimum of 20ms which will cause the device to request a resume on the USB bus. |  |

Table 3.8 FIFO Interface Group (see note 2)

Notes:

When used in Input Mode, the input pins are pulled to VCCIO via internal  $200k\Omega$  resistors. These pins can be programmed to gently pull low during USB suspend (PWREN# = "1") by setting an option in the internal MTP memory.



## 3.5 CBUS Signal Options

The following options can be configured on the CBUS I/O pins. CBUS signal options are common to both package versions of the FT240X. These options can be configured in the internal MTP memory using the software utility FT\_PPROG, which can be downloaded from the FTDI Utilities (www.ftdichip.com). The default configuration is described in Section 8.

| CBUS<br>Signal<br>Option | Available On CBUS Pin                                                     | Description                                                                                                                                                                                                                                                            |  |
|--------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TRI-STATE                | CBUS5, CBUS6                                                              | IO Pad is tri-stated                                                                                                                                                                                                                                                   |  |
| DRIVE 1                  | CBUS5, CBUS6                                                              | Output a constant 1                                                                                                                                                                                                                                                    |  |
| DRIVE 0                  | CBUS5, CBUS6                                                              | Output a constant 0                                                                                                                                                                                                                                                    |  |
| PWREN#                   | CBUS5, CBUS6                                                              | Output is low after the device has been configured by USB, then high during USB suspend mode. This output car be used to control power to external logic P-Channel logic level MOSFET switch. Enable the interface pull-down option when using the PWREN# in this way. |  |
| SLEEP#                   | CBUS5, CBUS6                                                              | Goes low during USB suspend mode. Typically used to power down an external TTL to RS232 level converter IC in USB to RS232 converter designs.                                                                                                                          |  |
| CLK24MHz                 | CBUS5, CBUS6                                                              | 24 MHz Clock output.*                                                                                                                                                                                                                                                  |  |
| CLK12MHz                 | CBUS5, CBUS6                                                              | 12 MHz Clock output.*                                                                                                                                                                                                                                                  |  |
| CLK6MHz                  | CBUS5, CBUS6                                                              | 6 MHz Clock output.*                                                                                                                                                                                                                                                   |  |
| BCD Charger              | CBUS5, CBUS6                                                              | Battery charge Detect, indicates when the device is connected to a dedicated battery charger host. Active high output.                                                                                                                                                 |  |
| BCD<br>Charger#          | CBUS5, CBUS6                                                              | Inverse of BCD Charger                                                                                                                                                                                                                                                 |  |
| BitBang_WR#              | Ing_WR# CBUS5, CBUS6 Synchronous and asynchronous bit bang strobe output. |                                                                                                                                                                                                                                                                        |  |
| BitBang_RD#              | CBUS5, CBUS6                                                              | Synchronous and asynchronous bit bang mode RD# strobe output.                                                                                                                                                                                                          |  |
| VBUS Sense               | CBUS5, CBUS6                                                              | Input to detect when VBUS is present.                                                                                                                                                                                                                                  |  |
| Time Stamp               | CBUS5, CBUS6                                                              | Toggle signal which changes state each time a USB SOF is received                                                                                                                                                                                                      |  |
| Keep_Awake#              | CBUS5, CBUS6                                                              | Prevents the device from entering suspend state when unplugged.                                                                                                                                                                                                        |  |

#### Table 3.9 CBUS Configuration Control

\*When in USB suspend mode the outputs clocks are also suspended.



## 3.6 FT240X FIFO READ Timing Diagrams



#### Figure 3.3 FIFO Read Cycle

| Time | Description                                | Minimum | Maximum | Unit |
|------|--------------------------------------------|---------|---------|------|
| T1   | RD# Active Pulse Width                     | 50      | -       | ns   |
| T2   | RD# to RD# Pre-Charge Time                 | 50 + T6 | -       | ns   |
| Т3   | RD# Active to Valid Data*                  | 20      | 50      | ns   |
| T4   | Valid Data Hold Time from RD#<br>Inactive* | 0       | -       | ns   |
| Т5   | RD# Inactive to RXF#                       | 0       | 25      | ns   |
| Т6   | RXF# Inactive After RD Cycle               | 80      | -       | ns   |

Table 3.10 FIFO Read Cycle Timings

\*Load = 30pF



## 3.7 FT240X FIFO WRITE Timing Diagrams



#### Figure 3.4 FIFO Write Cycle

| Time | Description                               | Minimum | Maximum | Unit |
|------|-------------------------------------------|---------|---------|------|
| Т7   | WR Active Pulse Width                     | 50      | -       | ns   |
| Т8   | WR to WR Pre-Charge Time                  | 50      | -       | ns   |
| Т9   | Valid data setup to WR falling edge*      | 20      | -       | ns   |
| T10  | Valid Data Hold Time from WR<br>Inactive* | 0       | -       | ns   |
| T11  | WR Inactive to TXE#                       | 5       | 25      | ns   |
| T12  | TXE# Inactive After WR Cycle              | 80      | -       | ns   |

Table 3.11 FIFO Write Cycle

\*Load = 30pF



### 4 Function Description

The FT240X is a USB to parallel FIFO interface device which simplifies USB implementations and reduces external component count by fully integrating into the device an MTP memory and an integrated clock circuit which requires no external crystal. It has been designed to operate efficiently with USB host controllers by using as little bandwidth as possible when compared to the total USB bandwidth available.

## 4.1 Key Features

**Functional Integration.** Fully integrated MTP memory, clock generation, AVCC filtering, power-on-reset (POR) and LDO regulator.

**Configurable CBUS I/O Pin Options.** The fully integrated MTP memory allows configuration of the Control Bus (CBUS) functionality and drive strength selection. There are 2 configurable CBUS I/O options. The configurable options are defined in section 3.5.

The CBUS lines can be configured with any one of these output options by setting bits in the internal MTP memory. The device is shipped with the most commonly used pin definitions pre-programmed - see Section 8 for details.

**Asynchronous Bit Bang Mode.** In asynchronous bit-bang mode, the eight FIFO lines can be switched from the regular interface mode to an 8-bit general purpose I/O port. Data packets can be sent to the device and they will be sequentially sent to the interface at a rate controlled by an internal timer (equivalent to the baud rate pre-scaler. This option will be described more fully in a separate application note available from FTDI website (www.ftdichip.com).

**Synchronous Bit Bang Mode.** The FT240X supports synchronous bit bang mode. This mode differs from asynchronous bit bang mode in that the interface pins are only read when the device is written to. This makes it easier for the controlling program to measure the response to an output stimulus as the data returned is synchronous to the output data. An application note, AN232R-01, available from FTDI website (www.ftdichip.com) describes this feature.

**High Output Drive Option.** The parallel FIFO interface and the four FIFO handshake pins can be made to drive out at three times the standard signal drive level thus allowing multiple devices to be driven, or devices that require a greater signal drive strength to be interfaced to the FT240X. This option is configured in the internal MTP memory.

**Programmable FIFO RX Buffer Timeout.** The FIFO RX buffer timeout is used to flush remaining data from the receive buffer. This timeout defaults to 16ms, but is programmable over USB in 1ms increments from 2ms to 255ms, thus allowing the device to be optimised for protocols that require fast response times from short data packets.

**Wake Up Function.** If USB is in suspend mode, and remote wake up has been enabled in the internal MTP memory (it is enabled by default). Strobing the SIWU# pin low for a minimum of 20ms will cause the FT240X to request a resume from suspend on the USB bus. Normally this can be used to wake up the host PC from suspend.

**Source Power and Power Consumption**. The FT240X is capable of operating at a voltage supply between +3.3V and +5.25V with a nominal operational mode current of 8mA and a nominal USB suspend mode current of 125 $\mu$ A. This allows greater margin for peripheral designs to meet the USB suspend mode current limit of 2.5mA. An integrated level converter within allows the FT240X to interface to logic running at +1.8V to +3.3V (5V tolerant).



### 4.2 Functional Block Descriptions

The following paragraphs detail each function within the FT240X. Please refer to the block diagram shown in Figure 2.1.

**Internal MTP Memory.** The internal MTP memory in the FT240X is used to store USB Vendor ID (VID), Product ID (PID), device serial number, product description string and various other USB configuration descriptors. The FT240X is supplied with the internal MTP memory pre-programmed as described in Section 8. A user area of the internal MTP memory is available to system designers to allow storing additional data from the user application over USB. The internal MTP memory descriptors can be programmed in circuit, over USB without any additional voltage requirement. The descriptors can be programmed using the FTDI utility software called FT\_PROG, which can be downloaded from FTDI Utilities on the FTDI website (www.ftdichip.com).

**+1.8V LDO Regulator.** The +1.8 LDO regulator generates the +1.8V reference voltage for driving the internal core of the IC.

+3.3V LDO Regulator. The +3.3V LDO regulator generates the +3.3V reference voltage for driving the USB transceiver cell output buffers. It requires an external decoupling capacitor to be attached to the 3V3OUT regulator output pin. It also provides +3.3V power to the  $1.5k\Omega$  internal pull up resistor on USBDP. The main function of the LDO is to power the USB Transceiver and the Reset Generator Cells rather than to power external logic. However, it can be used to supply external circuitry requiring a +3.3V nominal supply with a maximum current of 50mA.

**USB Transceiver.** The USB Transceiver Cell provides the USB 1.1 / USB 2.0 full-speed physical interface to the USB cable. The output drivers provide +3.3V level slew rate control signalling, whilst a differential input receiver and two single ended input receivers provide USB data in, Single-Ended-0 (SE0) and USB reset detection conditions respectfully. This function also incorporates a  $1.5k\Omega$  pull up resistor on USBDP. The block also detects when connected to a USB power supply which will not enumerate the device but still supply power and may be used for battery charging.

**USB DPLL.** The USB DPLL cell locks on to the incoming NRZI USB data and generates recovered clock and data signals for the Serial Interface Engine (SIE) block.

**Internal 12MHz Oscillator.** The Internal 12MHz Oscillator cell generates a 12MHz reference clock. This provides an input to the x4 Clock Multiplier function. The 12MHz Oscillator is also used as the reference clock for the SIE, USB Protocol Engine and FIFO controller blocks.

**Clock Multiplier / Divider.** The Clock Multiplier / Divider takes the 12MHz input from the Internal Oscillator function and generates the 48MHz. The 48Mz clock reference is used by the USB DPLL and the Baud Rate Generator blocks.

**Serial Interface Engine (SIE).** The Serial Interface Engine (SIE) block performs the parallel to serial and serial to parallel conversion of the USB data. In accordance with the USB 2.0 specification, it performs bit stuffing/un-stuffing and CRC5/CRC16 generation. It also verifies the CRC on the USB data stream.

**USB Protocol Engine.** The USB Protocol Engine manages the data stream from the device USB control endpoint. It handles the low level USB protocol requests generated by the USB host controller and the commands for controlling the functional parameters of the FIFO in accordance with the USB 2.0 specification Section 9.

**FIFO RX Buffer (512 bytes).** Data sent from the USB host controller to the FIFO via the USB data OUT endpoint is stored in the FIFO RX (receive) buffer and is removed from the buffer by reading the contents of the FIFO using the RD# pin. (Rx relative to the USB interface).

**FIFO TX Buffer (512 bytes).** Data written into the FIFO using the WR pin is stored in the FIFO TX (transmit) Buffer. The USB host controller removes data from the FIFO TX Buffer by sending a USB request for data from the device data IN endpoint. (Tx relative to the USB interface).

**FIFO Controller with Programmable High Drive.** The FIFO Controller handles the transfer of data between the FIFO RX, the FIFO TX buffers and the external FIFO interface pins (D0 - D7).

Additionally, the FIFO signals have a configurable high drive strength capability which is configurable in the MTP memory.

**RESET Generator.** The integrated Reset Generator Cell provides a reliable power-on reset to the device internal circuitry at power up. The RESET# input pin allows an external device to reset the FT240X.

RESET# can be tied to VCC or left unconnected if not being used.



## 5 Devices Characteristics and Ratings

## **5.1 Absolute Maximum Ratings**

The absolute maximum ratings for the FT240X devices are as follows. These are in accordance with the Absolute Maximum Rating System (IEC 60134). Exceeding these may cause permanent damage to the device.

| Parameter                                                                    | Value                                                                | Unit      | Conditions |
|------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------|------------|
| Storage Temperature                                                          | -65°C to 150°C                                                       | Degrees C |            |
| Floor Life (Out of Bag) At Factory Ambient<br>(30°C / 60% Relative Humidity) | 168 Hours<br>(IPC/JEDEC J-<br>STD-033A MSL<br>Level 3<br>Compliant)* | Hours     |            |
| Ambient Operating Temperature (Power<br>Applied)                             | -40°C to 85°C                                                        | Degrees C |            |
| MTTF FT240XS                                                                 | TBD                                                                  | Hours     |            |
| MTTF FT240XQ                                                                 | TBD                                                                  | Hours     |            |
| VCC Supply Voltage                                                           | -0.3 to +5.5                                                         | V         |            |
| VCCIO IO Voltage                                                             | -0.3 to +4.0                                                         | V         |            |
| DC Input Voltage – USBDP and USBDM                                           | -0.5 to +3.63                                                        | V         |            |
| DC Input Voltage – High Impedance<br>Bi-directionals (powered from VCCIO)    | -0.3 to +5.8                                                         | V         |            |
| DC Output Current – Outputs                                                  | 22                                                                   | mA        |            |

#### Table 5.1 Absolute Maximum Ratings

\* If devices are stored out of the packaging beyond this time limit the devices should be baked before use. The devices should be ramped up to a temperature of  $+125^{\circ}$ C and baked for up to 17 hours.

## **5.2 ESD and Latch-up Specifications**

| Description               | Specification |
|---------------------------|---------------|
| Human Body Mode (HBM)     | > ± 2kV       |
| Machine mode (MM)         | > ± 200V      |
| Charged Device Mode (CDM) | > ± 500V      |
| Latch-up                  | > ± 200mA     |

Table 5.2 ESD and Latch-Up Specifications



## 5.3 DC Characteristics

| Parameter | Description                       | Minimum | Typical | Maximum | Units | Conditions                                                                                              |
|-----------|-----------------------------------|---------|---------|---------|-------|---------------------------------------------------------------------------------------------------------|
| VCC       | VCC Operating Supply<br>Voltage   | 2.97    | 5       | 5.5     | V     | Normal Operation                                                                                        |
| VCC2      | VCCIO Operating<br>Supply Voltage | 1.62    |         | 3.63    | V     |                                                                                                         |
| Icc1      | Operating Supply<br>Current       | 8       | 8       | 8.4     | mA    | Normal Operation                                                                                        |
| Icc2      | Operating Supply<br>Current       |         | 125     |         | μA    | USB Suspend                                                                                             |
| 3V3       | 3.3v regulator output             | 2.97    | 3.3     | 3.63    | V     | VCC must be<br>greater than 3V3<br>otherwise 3V3OUT<br>is an input which<br>must be driven<br>with 3.3V |

DC Characteristics (Ambient Temperature = -40°C to +85°C)

Table 5.3 Operating Voltage and Current



#### Version 1.3

Document No.: FT\_000626 Clearance No.: FTDI# 259

| Parameter             | Description                                      | Minimum | Typical | Maximum | Units | Conditions                                   |
|-----------------------|--------------------------------------------------|---------|---------|---------|-------|----------------------------------------------|
|                       |                                                  | 2.97    | VCCIO   | VCCIO   | V     | Ioh = +/-2mA<br>I/O Drive strength*<br>= 4mA |
| Voh                   | Output Voltage High                              | 2.97    | VCCIO   | VCCIO   | V     | I/O Drive strength*<br>= 8mA                 |
|                       |                                                  | 2.97    | VCCIO   | VCCIO   | V     | I/O Drive strength*<br>= 12mA                |
|                       |                                                  | 2.97    | VCCIO   | VCCIO   | V     | I/O Drive strength*<br>= 16mA                |
| Vol Output Voltage Lo |                                                  |         | 0       | 0.4     | V     | Iol = +/-2mA<br>I/O Drive strength*<br>= 4mA |
|                       | Output Voltage Low                               |         | 0       | 0.4     | V     | I/O Drive strength*<br>= 8mA                 |
|                       |                                                  |         | 0       | 0.4     | V     | I/O Drive strength*<br>= 12mA                |
|                       |                                                  |         | 0       | 0.4     | V     | I/O Drive strength*<br>= 16mA                |
| Vil                   | Input low Switching<br>Threshold                 |         |         | 0.8     | V     | LVTTL                                        |
| Vih                   | Input High Switching<br>Threshold                | 2.0     |         |         | V     | LVTTL                                        |
| Vt                    | Switching Threshold                              |         | 1.49    |         | V     | LVTTL                                        |
| Vt-                   | Schmitt trigger negative going threshold voltage |         | 1.15    |         | V     |                                              |
| Vt+                   | Schmitt trigger positive going threshold voltage |         | 1.64    |         | V     |                                              |
| Rpu                   | Input pull-up resistance                         | 40      | 75      | 190     | KΩ    | Vin = 0                                      |
| Rpd                   | Input pull-down<br>resistance                    | 40      | 75      | 190     | KΩ    | Vin =VCCIO                                   |
| Iin                   | Input Leakage Current                            | -10     | +/-1    | 10      | μA    | Vin = 0                                      |
| Ioz                   | Tri-state output leakage<br>current              | -10     | +/-1    | 10      | μA    | Vin = 5.5V or 0                              |

Table 5.4 FIFO I/O Pin Characteristics VCCIO = +3.3V, (except USB PHY pins)\* The I/O drive strength and slow slew-rate are configurable in the MTP memory.



#### Version 1.3

Document No.: FT\_000626 Clearance No.: FTDI# 259

| Parameter        | Description                                      | Minimum | Typical | Maximum | Units | Conditions                                   |
|------------------|--------------------------------------------------|---------|---------|---------|-------|----------------------------------------------|
|                  |                                                  | 2.25    | VCCIO   | VCCIO   | V     | Ioh = +/-2mA<br>I/O Drive strength*<br>= 4mA |
| Voh              | Output Voltage High                              | 2.25    | VCCIO   | VCCIO   | V     | I/O Drive strength*<br>= 8mA                 |
|                  |                                                  | 2.25    | VCCIO   | VCCIO   | V     | I/O Drive strength*<br>= 12mA                |
|                  |                                                  | 2.25    | VCCIO   | VCCIO   | V     | I/O Drive strength*<br>= 16mA                |
|                  | Vol Output Voltage Low                           |         | 0       | 0.4     | V     | Iol = +/-2mA<br>I/O Drive strength*<br>= 4mA |
| Vol Output Volta |                                                  |         | 0       | 0.4     | V     | I/O Drive strength*<br>= 8mA                 |
|                  |                                                  |         | 0       | 0.4     | V     | I/O Drive strength*<br>= 12mA                |
|                  |                                                  |         | 0       | 0.4     | V     | I/O Drive strength*<br>= 16mA                |
| Vil              | Input low Switching<br>Threshold                 |         |         | 0.8     | V     | LVTTL                                        |
| Vih              | Input High Switching<br>Threshold                | 0.8     |         |         | V     | LVTTL                                        |
| Vt               | Switching Threshold                              |         | 1.1     |         | V     | LVTTL                                        |
| Vt-              | Schmitt trigger negative going threshold voltage |         | 0.8     |         | V     |                                              |
| Vt+              | Schmitt trigger positive going threshold voltage |         | 1.2     |         | V     |                                              |
| Rpu              | Input pull-up resistance                         | 40      | 75      | 190     | KΩ    | Vin = 0                                      |
| Rpd              | Input pull-down<br>resistance                    | 40      | 75      | 190     | KΩ    | Vin =VCCIO                                   |
| Iin              | Input Leakage Current                            | -10     | +/-1    | 10      | μA    | Vin = 0                                      |
| Ioz              | Tri-state output leakage<br>current              | -10     | +/-1    | 10      | μA    | Vin = 5.5V or 0                              |

Table 5.5 FIFO I/O Pin Characteristics VCCIO = +2.5V, (except USB PHY pins)\* The I/O drive strength and slow slew-rate are configurable in the MTP memory.



#### Version 1.3

Document No.: FT\_000626 Clearance No.: FTDI# 259

| Parameter             | Description                                      | Minimum | Typical | Maximum | Units | Conditions                                   |
|-----------------------|--------------------------------------------------|---------|---------|---------|-------|----------------------------------------------|
|                       |                                                  | 1.62    | VCCIO   | VCCIO   | V     | Ioh = +/-2mA<br>I/O Drive strength*<br>= 4mA |
| Voh                   | Output Voltage High                              | 1.62    | VCCIO   | VCCIO   | V     | I/O Drive strength*<br>= 8mA                 |
|                       |                                                  | 1.62    | VCCIO   | VCCIO   | V     | I/O Drive strength*<br>= 12mA                |
|                       |                                                  | 1.62    | VCCIO   | VCCIO   | V     | I/O Drive strength*<br>= 16mA                |
| Vol Output Voltage Lo |                                                  |         | 0       | 0.4     | V     | Iol = +/-2mA<br>I/O Drive strength*<br>= 4mA |
|                       | Output Voltage Low                               |         | 0       | 0.4     | V     | I/O Drive strength*<br>= 8mA                 |
|                       |                                                  |         | 0       | 0.4     | V     | I/O Drive strength*<br>= 12mA                |
|                       |                                                  |         | 0       | 0.4     | V     | I/O Drive strength*<br>= 16mA                |
| Vil                   | Input low Switching<br>Threshold                 |         |         | 0.77    | V     | LVTTL                                        |
| Vih                   | Input High Switching<br>Threshold                | 1.6     |         |         | V     | LVTTL                                        |
| Vt                    | Switching Threshold                              |         | 0.77    |         | V     | LVTTL                                        |
| Vt-                   | Schmitt trigger negative going threshold voltage |         | 0.557   |         | V     |                                              |
| Vt+                   | Schmitt trigger positive going threshold voltage |         | 0.893   |         | v     |                                              |
| Rpu                   | Input pull-up resistance                         | 40      | 75      | 190     | KΩ    | Vin = 0                                      |
| Rpd                   | Input pull-down<br>resistance                    | 40      | 75      | 190     | ΚΩ    | Vin =VCCIO                                   |
| Iin                   | Input Leakage Current                            | -10     | +/-1    | 10      | μA    | Vin = 0                                      |
| Ioz                   | Tri-state output leakage<br>current              | -10     | +/-1    | 10      | μΑ    | Vin = 5.5V or 0                              |

 Table 5.6 FIFO I/O Pin Characteristics VCCIO = +1.8V (except USB PHY pins)

 \* The I/O drive strength and slow slew-rate are configurable in the MTP memory



Version 1.3 Document No.: FT\_000626 Clearance No.: FTDI# 259

| Parameter | Description                       | Minimum | Typical | Maximum | Units | Conditions |
|-----------|-----------------------------------|---------|---------|---------|-------|------------|
| Voh       | Output Voltage High               | VCC-0.2 |         |         | V     |            |
| Vol       | Output Voltage Low                |         |         | 0.2     | V     |            |
| Vil       | Input low Switching<br>Threshold  |         | -       | 0.8     | V     |            |
| Vih       | Input High Switching<br>Threshold | 2.0     | -       |         | V     |            |

Table 5.7 USB I/O Pin (USBDP, USBDM) Characteristics

## 5.4 MTP Memory Reliability Characteristics

The internal 2048 Byte MTP memory has the following reliability characteristics:

| Parameter      | Value     | Unit   |
|----------------|-----------|--------|
| Data Retention | 10        | Years  |
| Write Cycle    | 2,000     | Cycles |
| Read Cycle     | Unlimited | Cycles |

**Table 5.8 MTP Memory Characteristics** 

## 5.5 Internal Clock Characteristics

The internal Clock Oscillator has the following characteristics:

| Parameter                           | Value   | Unit    |         |     |
|-------------------------------------|---------|---------|---------|-----|
| i urumeter                          | Minimum | Typical | Maximum | ont |
| Frequency of Operation (see Note 1) | 11.98   | 12.00   | 12.02   | MHz |
| Clock Period                        | 83.19   | 83.33   | 83.47   | ns  |
| Duty Cycle                          | 45      | 50      | 55      | %   |

**Table 5.9 Internal Clock Characteristics** 

Note 1: Equivalent to +/-1667ppm



## **6** USB Power Configurations

The following sections illustrate possible USB power configurations for the FT240X. The illustrations have omitted pin numbers for ease of understanding since the pins differ between the FT240XS and FT240XQ package options.

All USB power configurations illustrated apply to both package options for the FT240X device. Please refer to Section 0 for the package option pin-out and signal descriptions.

## 6.1 USB Bus Powered Configuration



#### Figure 6.1 Bus Powered Configuration

Figure 6.1 illustrates the FT240X in a typical USB bus powered design configuration. A USB bus powered device gets its power from the USB bus. Basic rules for USB bus power devices are as follows –

- i) On plug-in to USB, the device should draw no more current than 100mA.
- ii) In USB Suspend mode the device should draw no more than 2.5mA.
- iii) A bus powered high power USB device (one that draws more than 100mA) should use the PWREN# to keep the current below 100mA on plug-in and 2.5mA on USB suspend.
- iv) A device that consumes more than 100mA cannot be plugged into a USB bus powered hub.
   v) No device can draw more than 500mA from the USB bus.
- The power descriptors in the internal MTP memory of the FT240X should be programmed to match the current drawn by the device.

A ferrite bead is connected in series with the USB power supply to reduce EMI noise from the FT240X and associated circuitry being radiated down the USB cable to the USB host. The value of the Ferrite Bead depends on the total current drawn by the application. A suitable range of Ferrite Beads is available from Steward (www.steward.com), for example Steward Part # MI0805K601R-10.



#### 6.2 Self Powered Configuration



#### Figure 6.2 Self Powered Configuration

Figure 6.2 illustrates the FT240X in a typical USB self powered configuration. A USB self powered device gets its power from its own power supply, VCC, and does not draw current from the USB bus. The basic rules for USB self powered devices are as follows –

- i) A self powered device should not force current down the USB bus when the USB host or hub controller is powered down.
- ii) A self powered device can use as much current as it needs during normal operation and USB suspend as it has its own power supply.
- iii) A self powered device can be used with any USB host, a bus powered USB hub or a self powered USB hub.

The power descriptor in the internal MTP memory of the FT240X should be programmed to a value of zero (self powered).

In order to comply with the first requirement above, the USB bus power (pin 1) is used to control the VBUS\_Sense pin of the FT240X device. When the USB host or hub is powered up an internal  $1.5k\Omega$  resistor on USBDP is pulled up to +3.3V, thus identifying the device as a full speed device to the USB host or hub. When the USB host or hub is powered off, VBUS\_Sense pin will be low and the FT240X is held in a suspend state. In this state the internal  $1.5k\Omega$  resistor is not pulled up to any power supply (hub or host is powered down), so no current flows down USBDP via the  $1.5k\Omega$  pull-up resistor. Failure to do this may cause some USB host or hub controllers to power up erratically.

Figure 6.3 illustrates a self powered design which has a +3.3V to +5.25V supply.

Note:

1. When the FT240X is in reset, the interface I/O pins are tri-stated. Input pins have internal  $200k\Omega$  pull-up resistors to VCCIO, so they will gently pull high unless driven by some external logic.



#### 6.3 USB Bus Powered with Power Switching Configuration



#### Figure 6.4 Bus Powered with Power Switching Configuration

A requirement of USB bus powered applications, is when in USB suspend mode the application draws a total current of less than 2.5mA. This requirement includes external logic. Some external logic has the ability to power itself down into a low current state by monitoring the PWREN# signal. For external logic that cannot power itself down in this way, the FT240X provides a simple but effective method of turning off power during the USB suspend mode.

Figure 6.4 shows an example of using a discrete P-Channel MOSFET to control the power to external logic. A suitable device to do this is an International Rectifier (www.irf.com) IRLML6402, or equivalent. It is recommended that a "soft start" circuit consisting of a  $1k\Omega$  series resistor and a  $0.1\mu$ F capacitor is used to limit the current surge when the MOSFET turns on. Without the soft start circuit it is possible that the transient power surge, caused when the MOSFET switches on, will reset the FT240X or the USB host/hub controller. The soft start circuit example shown in Figure 6.4 powers up with a slew rate of approximaely12.5V/ms. Thus supply voltage to external logic transitions from GND to +5V in approximately 400 microseconds.

As an alternative to the MOSFET, a dedicated power switch IC with inbuilt "soft-start" can be used. A suitable power switch IC for such an application is the Micrel (www.micrel.com) MIC2025-2BM or equivalent.

With power switching controlled designs the following should be noted:

- i) The external logic to which the power is being switched should have its own reset circuitry to automatically reset the logic when power is re-applied when moving out of suspend mode.
- ii) Set the Pull-down on Suspend option in the internal FT240X MTP memory.
- iii) The PWREN# pin should be used to switch the power to the external circuitry.
- iv) For USB high-power bus powered applications (one that consumes greater than 100mA, and up to 500mA of current from the USB bus), the power consumption of the application must be set in the Max Power field in the internal FT240X MTP memory. A high-power bus powered application uses the descriptor in the internal FT240X MTP memory to inform the system of its power requirements.
- v) PWREN# gets its VCC from VCCIO. For designs using 3V3 logic, ensure VCCIO is not powered down using the external logic. In this case use the +3V3OUT.



## 7 Application Examples

The following sections illustrate possible applications of the FT240X. The illustrations have omitted pin numbers for ease of understanding since the pins differ between the FT240XS and FT240XQ package options.

## 7.1 USB to MCU FIFO Interface



#### Figure 7.1 USB to MCU FIFO Interface

A typical example of using the FT240X as a USB to Microcontroller (MCU) FIFO interface is illustrated in Figure 7.1. This example uses two MCU I/O ports: one port (8 bits) to transfer data and the other port (4 or 5 bits) to monitor the TXE# and RXF# status bits and generate the RD# and WR strobes to the FT240X, when required.

Using PWREN# for this function is optional.