

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# **Product Specifications**

# 10Gb/s, 1310nm 40km, Single Mode, Multi-Rate SFP+ Transceiver FTLX1772M3BCL

#### PRODUCT FEATURES

- Hot-pluggable SFP+ footprint
- 17dB optical link budget for up to 40km<sup>(1)</sup> over G.652 single mode fiber
- Supports 6.144, 8.5G and from 9.83 to 11.3 Gb/s bit rates
- Un-cooled 1310nm DFB laser
- Receiver limiting electrical interface
- Power dissipation < 1.5W
- -5°C to 75°C temperature range
- RoHS-6 compliant (lead-free)
- Single 3.3V power supply
- Duplex LC connector
- Built-in digital diagnostic functions



#### **APPLICATIONS**

- 6.144G/9.83G CPRI
- 8.5Gb/s Fibre Channel
- 10G NRZ SONET, SDH
- 10G Ethernet and Fibre Channel
- G.709 OTN FEC bit rates

Finisar's FTLX1772M3BCL 10Gb/s Pluggable SFP+ transceivers are compliant with SFF-8431<sup>1</sup> and SFF-8432<sup>2</sup>, and support 10G SONET, SDH, OTN, IEEE 802.3ae, 8x/10x Fibre Channel and 6.144G/9.83 CPRI. The transceivers have higher optical transmit power and better receiver sensitivity than 1310nm 10GBASE-LR and OC-192 SR-1 transceivers, and they support an optical link budget of 17dB, to compensate for the higher fiber attenuation loss at 1310nm over 40km<sup>(1)</sup> of G.652 single mode fiber.

Digital diagnostics functions are available via a 2-wire serial interface, as specified in SFF-8472<sup>6</sup>. The FTLX1772M3BCL transceivers utilize internal transmitter and receiver re-timer IC's for SONET/SDH jitter compliance and to enhance host cards' signal integrity. The optical transceiver is compliant per the RoHS Directive 2011/65/EU. See Finisar Application Note AN-2038 for more details<sup>7,8</sup>.

#### PRODUCT SELECTION

# FTLX1772M3BCL

Note (1): Links longer than 30 km for the same optical link budget are considered engineered links (see Sec. IV)



### I. Pin Descriptions

| Pin | Symbol                                          | Name/Description                                               |   |  |  |
|-----|-------------------------------------------------|----------------------------------------------------------------|---|--|--|
| 1   | $ m V_{EET}$                                    | Transmitter Ground                                             | 1 |  |  |
| 2   | $T_{FAULT}$                                     | Transmitter Fault                                              | 2 |  |  |
| 3   | $T_{DIS}$                                       | Transmitter Disable. Laser output disabled on high or open.    | 3 |  |  |
| 4   | SDA                                             | 2-wire Serial Interface Data Line                              | 2 |  |  |
| 5   | SCL                                             | 2-wire Serial Interface Clock Line                             | 2 |  |  |
| 6   | MOD_ABS                                         | Module Absent. Grounded within the module                      | 2 |  |  |
| 7   | RS0                                             | Rate Select 0.                                                 | 4 |  |  |
| 8   | RX_LOS                                          | Loss of Signal indication. Logic 0 indicates normal operation. | 5 |  |  |
| 9   | RS1                                             | Rate Select 1.                                                 | 4 |  |  |
| 10  | $ m V_{EER}$                                    | Receiver Ground                                                | 1 |  |  |
| 11  | $ m V_{EER}$                                    | Receiver Ground                                                | 1 |  |  |
| 12  | RD-                                             | - Receiver Inverted DATA out. AC Coupled.                      |   |  |  |
| 13  | RD+ Receiver Non-inverted DATA out. AC Coupled. |                                                                |   |  |  |
| 14  | $ m V_{EER}$                                    | Receiver Ground                                                | 1 |  |  |
| 15  | V <sub>CCR</sub> Receiver Power Supply          |                                                                |   |  |  |
| 16  | $V_{CCT}$                                       | Transmitter Power Supply                                       |   |  |  |
| 17  | V <sub>EET</sub> Transmitter Ground             |                                                                | 1 |  |  |
| 18  | TD+                                             | TD+ Transmitter Non-Inverted DATA in. AC Coupled.              |   |  |  |
| 19  | TD-                                             | Transmitter Inverted DATA in. AC Coupled.                      |   |  |  |
| 20  | $ m V_{EET}$                                    | Transmitter Ground                                             | 1 |  |  |

#### Notes:

- 1. Circuit ground is internally isolated from chassis ground.
- 2.  $T_{FAULT}$  is an open collector/drain output, which should be pulled up with a 4.7k-10k Ohms resistor on the host board if intended for use. Pull up voltage should be between 2.0V to Vcc+0.3V. A high output indicates a transmitter fault caused by either the TX bias current or the TX output power exceeding the preset alarm thresholds. A low output indicates normal operation. In the low state, the output is pulled to <0.8V.
- 3. Laser output disabled on  $T_{DIS} > 2.0V$  or open, enabled on  $T_{DIS} < 0.8V$ .
- 4. Internally pulled down per SFF-8431 Rev 2.0. See Sec. X for the logic table to use for the internal CDRs locking modes.
- 5. LOS is open collector output. Should be pulled up with  $4.7k 10k\Omega$  on host board to a voltage between 2.0V and 3.6V. Logic 0 indicates normal operation; logic 1 indicates loss of signal.



Figure 1. Diagram of Host Board Connector Block Pin Numbers and Names.



#### **II.** Absolute Maximum Ratings

Exceeding the limits below may damage the transceiver module permanently.

| Parameter                 | Symbol              | Min  | Тур | Max | Unit | Ref. |
|---------------------------|---------------------|------|-----|-----|------|------|
| Maximum Supply Voltage    | Vcc                 | -0.5 |     | 4.0 | V    |      |
| Storage Temperature       | $T_{S}$             | -40  |     | 85  | °C   |      |
| Relative Humidity         | RH                  | 0    |     | 85  | %    | 1    |
| Receiver Damage Threshold | R <sub>Damage</sub> |      |     | +5  | dBm  |      |

#### Notes:

1. Non-condensing.

## III. Electrical Characteristics ( $T_{OP} = -5 \text{ to } 75 \text{ }^{\circ}\text{C}$ )

| Parameter                      | Symbol               | Min           | Тур     | Max                  | Unit | Ref. |
|--------------------------------|----------------------|---------------|---------|----------------------|------|------|
| Supply Voltage                 | Vcc                  | 3.14          | 3.30    | 3.46                 | V    |      |
| Supply Current                 | Icc                  |               | 300     | 430                  | mA   |      |
| Power Dissipation              | $P_{diss}$           |               |         | 1.5                  | W    |      |
| Transmitter                    |                      |               |         |                      |      |      |
| Input differential impedance   | R <sub>in</sub>      |               | 100     |                      | Ω    | 1    |
| Differential data input swing  | Vin,pp               | 200           |         | 1800                 | mV   |      |
| Transmit Disable Voltage       | $V_{\mathrm{D}}$     | $V_{cc}$ -0.8 |         | $V_{cc}$             | V    |      |
| Transmit Enable Voltage        | $V_{\rm EN}$         | $V_{ee}$      |         | $V_{ee} + 0.8$       | V    |      |
| Receiver                       |                      |               |         |                      |      |      |
| Differential data output swing | V <sub>out</sub> ,pp | 300           |         | 850                  | mV   | 2    |
| Output rise time and fall time | $T_r, T_f$           | 28            |         |                      | ps   | 3    |
| LOS asserted                   | V <sub>LOS A</sub>   | $V_{cc}$ -0.8 |         | $V_{cc}$             | V    | 4    |
| LOS de-asserted                | V <sub>LOS D</sub>   | $V_{ee}$      |         | V <sub>ee</sub> +0.8 | V    | 4    |
| Power Supply Noise Tolerance   | VccT/VccR            | Per SI        | FF-8431 | Rev 3.0              | mVpp | 5    |

#### Notes:

- 1. Connected directly to TX data input pins. AC coupling from pins into laser driver IC.
- 2. Into  $100\Omega$  differential termination.
- 3. 20 80%. Measured with Module Compliance Test Board and OMA test pattern. Use of four 1's and four 0's sequence in the PRBS 9 is an acceptable alternative. SFF-8431 Rev 3.0.
- 4. LOS is an open collector output. Should be pulled up with  $4.7k\Omega 10k\Omega$  on the host board. Normal operation is logic 0; loss of signal is logic 1.
- 5. See Section 2.8.3 of SFF-8431 Rev 3.0.



## IV. Optical Characteristics ( $T_{OP} = -5$ to 75 °C, $V_{CC} = 3.14$ to 3.46 Volts)

| Parameter                    | Symbol                | Min                    | Тур  | Max  | Unit  | Note |     |
|------------------------------|-----------------------|------------------------|------|------|-------|------|-----|
| Transmitter (Tx)             |                       |                        |      |      |       |      |     |
| Average Launch Power         |                       | P <sub>AVE</sub>       | -3   |      | +4    | dBm  |     |
| Optical Wavelength           |                       | λ                      | 1290 |      | 1330  | nm   |     |
| Side-Mode Suppression Ratio  | )                     | SMSR                   | 30   |      |       | dB   |     |
| Optical Extinction Ratio     |                       | ER                     | 6    |      |       | dB   |     |
| Path Penalty                 |                       | $TDP_S$                |      |      | 1     | dB   |     |
| Transmitter and Dispersion P | enalty                | $TDP_{E}$              |      |      | 3.2   | dB   |     |
| Average Launch power when    | Tx is OFF             | P <sub>OFF</sub>       |      |      | -30   | dBm  |     |
| Tx Jitter 20kHz-80MHz        | Tx Jitter 20kHz-80MHz |                        |      |      | 0.3   | UI   | 1,2 |
| Tx Jitter 4MHz – 80MHz       | $Tx_{i1}$ $Tx_{i2}$   |                        |      | 0.1  | UI    | 1,2  |     |
| Relative Intensity Noise     | RIN                   |                        |      | -128 | dB/Hz |      |     |
| Receiver (Rx)                |                       |                        |      |      |       |      |     |
| Sensitivity                  | 8.5-10.7Gb/s          | R <sub>SENS1</sub>     |      |      | -20   | dBm  | 3,4 |
| (Average Power)              | 11.1-11.3Gb/s         | R <sub>SENS2</sub>     |      |      | -19   | dBm  | 3,5 |
| Sensitivity (OMA)            | 9.95-10.3Gb/s         | R <sub>SENS3</sub>     |      |      | -19.2 | dBm  | 3,4 |
| Stressed Sensitivity (OMA)   | 9.95-10.3Gb/s         | R <sub>SENS4</sub>     |      |      | -11.3 | dBm  | 6   |
| Overload (Average Power)     |                       | P <sub>AVE</sub>       | -7   |      |       | dBm  |     |
| Optical Center Wavelength    |                       | $\lambda_{\mathrm{C}}$ | 1260 |      | 1600  | Nm   |     |
| Receiver Reflectance         |                       | $R_{rx}$               |      |      | -14   | dB   |     |
| LOS De-Assert                |                       | $LOS_D$                |      |      | -22   | dBm  |     |
| LOS Assert                   |                       | $LOS_A$                | -42  |      |       | dBm  |     |
| LOS Hysteresis               |                       | $LOS_H$                | 0.5  |      |       | dB   |     |

#### Notes:

- 1. For SONET/SDH applications the jitter specifications are defined as per [9].
- 2. If the CDRs are in bypass mode, the Tx jitter is compliant to the specification defined in [4].
- 3. Measured with worst ER=6 dB;  $2^{31} 1 PRBS$ .
- 4. Measured for BER<10<sup>-12</sup>.
- 5. Measured for BER>10<sup>-5</sup>.
- 6. As per [4].

#### IV. General Specifications

Bit rates: CDR's lock at 8.5Gb/s, and from 9.83Gb/s to 11.3168Gb/s bit rates. With CDR's in bypass mode 6.144Gb/s CPRI is also supported.

| Parameter              | Symbol                   | Min | Тур | Max | Units | Note    |
|------------------------|--------------------------|-----|-----|-----|-------|---------|
| Cummented Links Langth | T                        | 10  |     | 30  | km    | 1,2,3   |
| Supported Link Length  | $\mathbf{L}_{	ext{MAX}}$ | 10  |     | 40  | km    | 1,2,3,4 |

#### Notes:

- 1. Tested with a  $2^{31} 1$  PRBS pattern and BER of 1E-12, over G.652 single mode fiber.
- 2. Assuming that the optical link loss due to fiber attenuation is 0.38dB/km.
- 3. The actual min. link length may differ as it is affected by the receiver overload limit.
- 4. Assuming FTLX1772M3BCL transceivers on both side of the link. If a PIN receiver is on the other side of the link, the optical link budget may not be enough to support 40km of fiber attenuation loss.



## VI. Environmental Specifications

The operating temperatures of Finisar FTLX1772M3BCL are shown in the following table

| Parameter                  | Symbol    | Min | Тур | Max | Units | Ref. |
|----------------------------|-----------|-----|-----|-----|-------|------|
| Case Operating Temperature | $T_{op}$  | -5  |     | 75  | °C    |      |
| Storage Temperature        | $T_{sto}$ | -40 |     | 85  | °C    |      |

### VII. Regulatory Compliance

Finisar transceivers are Class 1 Laser Products and comply with US FDA regulations. These products are certified by TÜV and CSA to meet the Class 1 eye safety requirements of EN (IEC) 60825 and the electrical safety requirements of EN (IEC) 60950. Copies of certificates are available at Finisar Corporation upon request.



#### **VIII.** Digital Diagnostic Functions

Finisar FTLX1772M3BCL SFP+ transceivers support the 2-wire serial communication protocol as defined in the SFP MSA [1]. It is very closely related to the E<sup>2</sup>PROM defined in the GBIC standard, with the same electrical specifications.

The standard SFP serial ID provides access to identification information that describes the transceiver's capabilities, standard interfaces, manufacturer, and other information.

Additionally, Finisar SFP+ transceivers provide a enhanced digital diagnostic monitoring interface, which allows real-time access to device operating parameters such as transceiver temperature, laser bias current, transmitted optical power, received optical power and transceiver supply voltage. It also defines a sophisticated system of alarm and warning flags, which alerts end-users when particular operating parameters are outside of a factory set normal range.

The SFP MSA defines a 256-byte memory map in E<sup>2</sup>PROM that is accessible over a 2-wire serial interface at the 8 bit address 1010000X (A0h). The digital diagnostic monitoring interface makes use of the 8 bit address 1010001X (A2h), so the originally defined serial ID memory map remains unchanged. The interface is identical to, and is thus fully backward compatible with both the GBIC Specification and the SFP Multi Source Agreement. The complete interface is described in Finisar Application Note AN-2030: "Digital Diagnostics Monitoring Interface for SFP Optical Transceivers".

The operating and diagnostics information is monitored and reported by a Digital Diagnostics Transceiver Controller (DDTC) inside the transceiver, which is accessed through a 2-wire serial interface. When the serial protocol is activated, the serial clock signal (SCL, Mod Def 1) is generated by the host. The positive edge clocks data into the SFP transceiver into those segments of the E<sup>2</sup>PROM that are not write-protected. The negative edge clocks data from the SFP transceiver. The serial data signal (SDA, Mod Def 2) is bi-directional for serial data transfer. The host uses SDA in conjunction with SCL to mark the start and end of serial protocol activation. The memories are organized as a series of 8-bit data words that can be addressed individually or sequentially.

For more information, please see the SFP MSA documentation [1], [6] and Finisar Application Note AN-2030. Please note that evaluation board FDB-1027 is available with Finisar ModDEMO software that allows simple to use communication over the 2-wire serial interface.



#### IX. Digital Diagnostic Specifications

The Digital Diagnostic Monitors of the FTLX1772M3BCL transceivers are factory set to external calibration.

| Parameter                            | Symbol                               | Units | Min | Max | Accuracy | Ref. |
|--------------------------------------|--------------------------------------|-------|-----|-----|----------|------|
| Accuracy                             |                                      |       |     |     |          |      |
| Transceiver temperature              | $\Delta \mathrm{DD}_{\mathrm{Temp}}$ | °C    | -10 | 80  | ±5°C     | 1    |
| Transceiver supply voltage           | $\Delta DD_{Voltage}$                | V     | 2.8 | 4.0 | ±3%      |      |
| Transmitter bias current             | $\Delta DD_{Bias}$                   | mA    | 0   | 20  | ±10%     | 2    |
| Transmitter output power             | $\Delta DD_{Tx-Power}$               | dBm   | -10 | +2  | ±2dB     |      |
| Receiver average optical input power | $\Delta DD_{Rx-Power}$               | dBm   | -22 | +2  | ±2dB     |      |

Notes: 1. Internally measured

## X. Internal CDR's Locking Modes

The FTLX1772M3BCL is equipped with internal CDR units on both the receiver and the transmitter sides. The host can set the CDR's to lock at 8.5Gb/s, 10G (9.83-11.3Gb/s), or in by-pass mode, by setting the rate select pins or the soft bits (logic OR). The different locking modes are shown in the following logic table:

| R/S 0             | R/S 1             | CDR's                                                        |
|-------------------|-------------------|--------------------------------------------------------------|
| Logic OR of:      | Logic OR of:      | Locking Mode                                                 |
| pin 7 & bit 110.3 | pin 9 & bit 118.3 | Locking Wode                                                 |
| Low or 0          | Low or 0          | Both CDR's lock at 8.5Gb/s                                   |
| I ave an O        | III.ah an 1       | Tx CDR is in bypass mode.                                    |
| Low or 0          | High or 1         | Rx CDR locks at 10G (9.83-11.3Gb/s)                          |
| High or 1         | Low or 0          | Tx & Rx CDR's in bypass mode                                 |
| High on 1         | High on 1         | Both CDR's lock at 10G (9.83-11.3Gb/s)                       |
| High or 1         | High or 1         | The bits 110.3 and 118.3 are set to 1 by default at power-up |

The RSO and RS1 pins are internally pulled-down to ground as per [1]. The soft bits 110.3 and 118.3 are both set to "1" at the transceiver power-up, to select the 10G locking mode by default. The host can change this configuration via the 2-wire communication as described in the SFP MSA [1]. Alternative configurations can be factory set upon request. Please refer to Finisar for additional details.

#### XI. SFF-8431 Power-up Sequence

The typical power consumption of the FTLX1772M3BCL will not exceed the limit of 1.5W specified in [1] for the Power Level II device. Moreover, the FTLX1772M3BCL is factory set to power-up directly to its operating conditions, but upon request, it can be factory set to follow the power-up sequence specified in the SFF-8431 for transceivers exceeding 1W. For additional details please, refer to [1] and Finisar's Application Note AN-2076.

<sup>2.</sup> Accuracy of measured Tx bias current is 10% of the actual bias current from the laser driver to the laser.



### **XII.** Mechanical Specifications

Finisar FTLX1772M3BCL SFP+ transceivers are compatible with the SFF-8432 specification for improved pluggable form factor and shown here for reference purposes only. Bail color is blue.



Figure 2. Mechanical Dimensions



# XIII. PCB Layout and Bezel Recommendations

<u>Matum and Basic Dimension Established by Customer</u>
<u>ARads and Vias are Chassis Ground, 11 Places</u>
<u>A</u>Through Holes are Unplated



Figure 3. PCB Layout and Bezel Recommendations







#### NOTES:

 $\stackrel{\textstyle \wedge}{\bigtriangleup}$  MINIMUM PITCH ILLUSTRATED, ENGLISH DIMENSIONS ARE FOR REFERENCE ONLY

2. NOT RECOMMENDED FOR PCI EXPANSION CARD APPLICATIONS



#### XIV. References

- 1. "Specifications for Enhanced 8.5 and 10 Gigabit Small Form Factor Pluggable Module 'SFP+ ", SFF Document Number SFF-8431, Revision 4.1, including SFF-8431 Rev 4.1 Addendum. September 15, 2013.
- 2. "Improved Pluggable Form factor", SFF Document Number SFF-8432, Revision 4.2, April 18, 2007.
- 3. ITU-T G.693, VSR2000-2R1 Optical interface parameters specified for SONET/SDH applications with 2km target distance
- 4. IEEE 802.3ae, Clause 52, PMD Type 10GBASE-ER. IEEE Standards Department.
- 5. American National Standard for Information Technology Fibre Channel 10 Gigabit Fibre Channel, Rev 3.5, April 9, 2003.
- 6. "Digital Diagnostics Monitoring Interface for Optical Transceivers". SFF Document Number SFF-8472, Revision 10.1, March 1, 2007.
- 7. Directive 2011/65/EU of the European Council Parliament and of the Council, "on the restriction of the use of certain hazardous substances in electrical and electronic equipment"
- 8. "Application Note AN-2038: Finisar Implementation of RoHS Compliant Transceivers"
- 9. ITU-T G.8251, The control of jitter and wander within the optical transport network (OTN)
- 10. Fibre Channel, Physical Interface-5, (FC-PI-5), REV 6.00, September 21, 2010

#### **XV.** Revision History

| Revision | Date      | Description                     |
|----------|-----------|---------------------------------|
| B1       | 4/18/2014 | Production Release              |
| C1       | 9/7/2015  | Updated logo and RoHS statement |

#### XVI. For More Information

Finisar Corporation 1389 Moffett Park Drive Sunnyvale, CA 94089-1133 Tel. 1-408-548-1000 Fax 1-408-541-6138 sales@finisar.com www.finisar.com