Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **GS1660** ## **HD/SD SDI Receiver Complete with SMPTE Video Processing** #### **Key Features** - Operation at 1.485Gb/s, 1.485/1.001Gb/s and 270Mb/s - Supports SMPTE 292, SMPTE 259M-C and DVB-ASI - Integrated Reclocker with low phase noise integrated VCO - Serial digital reclocked, or non-reclocked output - Ancillary data extraction - Parallel data bus selectable as either 20-bit or 10-bit - Comprehensive error detection and correction features - Output H, V, F or CEA 861 Timing Signals - 1.2V digital core power supply, 1.2V and 3.3V analog power supplies, and selectable 1.8V or 3.3V I/O power supply - GSPI Host Interface - -20°C to +85°C operating temperature range - Low power operation (typically 280mW) - Small 11mm x 11mm 100-ball BGA package - Pb-free and RoHS compliant #### **Errata** Refer to Errata document entitled **GS1660/GS1661 Errata** for this device (document number **53877**). ### **Applications** #### **Description** The GS1660 is a multi-rate SDI Receiver which includes complete SMPTE processing, as per 292M and SMPTE 259M-C. The SMPTE processing features can be bypassed to support signals with other coding schemes. The device features an integrated Reclocker with an internal VCO and a wide Input Jitter Tolerance (IJT) of 0.7UI. A serial digital loop through output is provided, which can be configured to output either reclocked or non-reclocked serial digital data. The Serial Digital Output can be connected to an external Cable Driver. The device operates in one of four basic modes: SMPTE mode, DVB-ASI mode, Data-Through mode or Standby mode. In SMPTE mode, the GS1660 performs SMPTE de-scrambling and NRZI to NRZ decoding and word alignment. Line-based CRC errors, line number errors, TRS errors and ancillary data check sum errors can all be detected. The GS1660 also provides ancillary data extraction. The entire ancillary data packet is extracted, and written to host-accessible registers. Other processing functions include H:V:F timing extraction, Luma and Chroma ancillary data indication, video standard detection, and SMPTE 352M packet detection and decoding. All of the processing features are optional and may be enabled or disabled via the Host Interface. In DVB-ASI mode, 8b/10b decoding is applied to the received data stream. In Data-Through mode, all forms of SMPTE and DVB-ASI decoding are disabled, and the device can be used as a simple serial to parallel converter. The device can also be placed in a lower power Standby mode. In this mode, no signal processing is carried out and the parallel output is held static. Parallel data outputs are provided in 20-bit or 10-bit multiplexed format for HD and SD video rates. The associated Parallel Clock input signal operates at 148.5 or $148.5/1.001 \rm MHz$ (HD 10-bit multiplexed modes), 74.25 or 74.25/1.001 MHz (for HD 20-bit mode), 27MHz (for SD 10-bit mode) and 13.5 MHz (for SD 20-bit mode). ## **Functional Block Diagram** **GS1660 Functional Block Diagram** ### **Revision History** | Version | ECR | PCN | Date | Changes and/or Modifications | |---------|--------|-----|----------------|--------------------------------------------------------------------------------| | 2 | 158468 | - | September 2012 | Changes throughout the document. | | 1 | 153472 | - | January 2010 | Converted to Data Sheet. | | 0 | 153079 | - | November 2009 | New document. Added reference to GS1660/GS1661 Errata (document number 53877). | ## **Contents** | Key Features | 1 | |--------------------------------------------|----| | Errata | 1 | | Applications | 1 | | Description | 1 | | Functional Block Diagram | 2 | | Revision History | 2 | | 1. Pin Out | 7 | | 1.1 Pin Assignment | 7 | | 1.2 Pin Descriptions | 7 | | 2. Electrical Characteristics | 14 | | 2.1 Absolute Maximum Ratings | 14 | | 2.2 Recommended Operating Conditions | 14 | | 2.3 DC Electrical Characteristics | 15 | | 2.4 AC Electrical Characteristics | 17 | | 3. Input/Output Circuits | 21 | | 4. Detailed Description | 24 | | 4.1 Functional Overview | 24 | | 4.2 Serial Digital Input | 24 | | 4.3 Serial Digital Loop-Through Output | 24 | | 4.4 Serial Digital Reclocker | 25 | | 4.4.1 PLL Loop Bandwidth | 25 | | 4.5 External Crystal/Reference Clock | 26 | | 4.6 Lock Detect | 27 | | 4.6.1 Asynchronous Lock | 28 | | 4.6.2 Signal Interruption | 28 | | 4.7 SMPTE Functionality | 29 | | 4.7.1 Descrambling and Word Alignment | 29 | | 4.8 Parallel Data Outputs | 30 | | 4.8.1 Parallel Data Bus Buffers | 30 | | 4.8.2 Parallel Output in SMPTE Mode | 32 | | 4.8.3 Output Data Format in DVB-ASI Mode | 32 | | 4.8.4 Parallel Output in Data-Through Mode | 33 | | 4.8.5 Parallel Output Clock (PCLK) | 33 | | 4.9 Timing Signal Generator | 34 | | 4.9.1 Manual Switch Line Lock Handling | 34 | | 4.9.2 Automatic Switch Line Lock Handling | 35 | | 4.10 Programmable Multi-function Outputs | 38 | | 4.11 H:V:F Timing Signal Generation | 39 | | 4.11.1 CEA-861 Timing Generation | 40 | | 4.12 Automatic Video Standards Detection | 47 | | 4.13 Data Format Detection & Indication | 49 | | 4.14 EDH Detection | 50 | | 4.14.1 EDH Packet Detection | 50 | | 4.14.2 EDH Flag Detection | 50 | | | | | 4.15 Video Signal Error Detection & Indication | 51 | |-------------------------------------------------------|----| | 4.15.1 TRS Error Detection | 52 | | 4.15.2 Line Based CRC Error Detection | 52 | | 4.15.3 EDH CRC Error Detection | 53 | | 4.15.4 HD Line Number Error Detection | 53 | | 4.16 Ancillary Data Detection & Indication | 53 | | 4.16.1 Programmable Ancillary Data Detection | 54 | | 4.16.2 SMPTE 352M Payload Identifier | 55 | | 4.16.3 Ancillary Data Checksum Error | 55 | | 4.16.4 Video Standard Error | 56 | | 4.17 Signal Processing | 56 | | 4.17.1 TRS Correction & Insertion | 57 | | 4.17.2 Line Based CRC Correction & Insertion | 58 | | 4.17.3 Line Number Error Correction & Insertion | 58 | | 4.17.4 ANC Data Checksum Error Correction & Insertion | 58 | | 4.17.5 EDH CRC Correction & Insertion | 58 | | 4.17.6 Illegal Word Re-mapping | 58 | | 4.17.7 TRS and Ancillary Data Preamble Remapping | 59 | | 4.17.8 Ancillary Data Extraction | 59 | | 4.18 GSPI - HOST Interface | 63 | | 4.18.1 Command Word Description | 63 | | 4.18.2 Data Read or Write Access | 64 | | 4.18.3 4GSPI Timing | 65 | | 4.19 Host Interface Register Maps | 67 | | 4.20 JTAG Test Operation | 75 | | 4.21 Device Power-up | 76 | | 4.22 Device Reset | 76 | | 4.23 Standby Mode | 76 | | 5. Application Reference Design | 77 | | 5.1 Typical Application Circuit | 77 | | 6. References & Relevant Standards | 78 | | 7. Package & Ordering Information | 79 | | 7.1 Package Dimensions | 79 | | 7.2 Packaging Data | 80 | | 7.3 Marking Diagram | 80 | | 7.4 Solder Reflow Profiles | 81 | | 7.5 Ordering Information | 81 | # **List of Figures** | Figure 3-1: Digital Input Pin with Schmitt Trigger | 21 | |-------------------------------------------------------------------------------------|----| | Figure 3-2: Bidirectional Digital Input/Output Pin | | | Figure 3-3: Bidirectional Digital Input/Output Pin with programmable drive strength | 22 | | Figure 3-4: XTAL1/XTAL2/XTAL-OUT | 22 | | Figure 3-5: VBG | 22 | | Figure 3-6: LB_CONT | 23 | | Figure 3-7: Loop Filter | 23 | | Figure 3-8: SDI/SDI and TERM | | | Figure 3-9: SDO/SDO | 23 | | Figure 4-1: 27MHz Clock Sources | 27 | | Figure 4-2: PCLK to Data and Control Signal Output Timing - SDR Mode 1 | 30 | | Figure 4-3: PCLK to Data and Control Signal Output Timing - SDR Mode 2 | 31 | | Figure 4-4: Switch Line Locking on a Non-Standard Switch Line | 35 | | Figure 4-5: H:V:F Output Timing - HDTV 20-bit Mode | 39 | | Figure 4-6: H:V:F Output Timing - HDTV 10-bit Mode | 39 | | Figure 4-7: H:V:F Output Timing - HD 20-bit Output Mode | 39 | | Figure 4-8: H:V:F Output Timing - HD 10-bit Output Mode | 40 | | Figure 4-9: H:V:F Output Timing - SD 20-bit Output Mode | 40 | | Figure 4-10: H:V:F Output Timing - SD 10-bit Output Mode | 40 | | Figure 4-11: H:V:DE Output Timing 1280 x 720p @ 59.94/60 (Format 4) | 41 | | Figure 4-12: H:V:DE Output Timing 1920 x 1080i @ 59.94/60 (Format 5) | 42 | | Figure 4-13: H:V:DE Output Timing 720 (1440) x 480i @ 59.94/60 (Format 6&7) | 43 | | Figure 4-14: H:V:DE Output Timing 1280 x 720p @ 50 (Format 19) | 43 | | Figure 4-15: H:V:DE Output Timing 1920 x 1080i @ 50 (Format 20) | 44 | | Figure 4-16: H:V:DE Output Timing 720 (1440) x 576 @ 50 (Format 21 & 22) | 45 | | Figure 4-17: H:V:DE Output Timing 1920 x 1080p @ 23.94/24 (Format 32) | 45 | | Figure 4-18: H:V:DE Output Timing 1920 x 1080p @ 25 (Format 33) | 46 | | Figure 4-19: H:V:DE Output Timing 1920 x 1080p @ 29.97/30 (Format 34) | 46 | | Figure 4-20: Y/1ANC and C/2ANC Signal Timing | 54 | | Figure 4-21: Ancillary Data Extraction - Step A | 60 | | Figure 4-22: Ancillary Data Extraction - Step B | 61 | | Figure 4-23: Ancillary Data Extraction - Step C | 62 | | Figure 4-24: Ancillary Data Extraction - Step D | 62 | | Figure 4-25: GSPI Application Interface Connection | 63 | | Figure 4-26: Command Word Format | 64 | | Figure 4-27: Data Word Format | 65 | | Figure 4-28: Write Mode | 65 | | Figure 4-29: Read Mode | 65 | | Figure 4-30: GSPI Time Delay | 65 | | Figure 4-31: In-Circuit JTAG | 75 | | Figure 4-32: System JTAG | 76 | | Figure 4-33: Reset Pulse | | | Figure 7-1: Pb-free Solder Reflow Profile | 81 | ## **List of Tables** | Table 1-1: Pin Descriptions | 7 | |-------------------------------------------------------------------------|----| | Table 2-1: Absolute Maximum Ratings | 14 | | Table 2-2: Recommended Operating Conditions | 14 | | Table 2-3: DC Electrical Characteristics | 15 | | Table 2-4: AC Electrical Characteristics | 17 | | Table 4-1: Serial Digital Output | 25 | | Table 4-2: PLL Loop Bandwidth | 26 | | Table 4-3: Input Clock Requirements | 27 | | Table 4-4: Lock Detect Conditions | 28 | | Table 4-5: GS1660 Output Video Data Format Selections | 31 | | Table 4-6: GS1660 PCLK Output Rates | 33 | | Table 4-7: Switch Line Position for Digital Systems | 36 | | Table 4-8: Output Signals Available on Programmable Multi-Function Pins | 38 | | Table 4-9: Supported CEA-861 Formats | 40 | | Table 4-10: Supported Video Standard Codes | 47 | | Table 4-11: Data Format Register Codes | 49 | | Table 4-12: Error Status Register and Error Mask Register | 52 | | Table 4-13: IOPROC_DISABLE Register Bits | 57 | | Table 4-14: GSPI Time Delay | 65 | | Table 4-15: GSPI Timing Parameters (50% levels; 3.3V or 1.8V operation) | 66 | | Table 4-16: Configuration and Status Registers | 67 | | Table 4-17: ANC Extraction FIFO Access Registers | 75 | | Table 7-1: Packaging Data | 80 | # 1. Pin Out # 1.1 Pin Assignment | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | |---|--------------|----------------|-------------|--------------|--------------|--------------|------------------------|-------------------|--------|--------| | Α | VBG | LF | LB_CONT | VCO_<br>VDD | STAT0 | STAT1 | IO_VDD | PCLK | DOUT18 | DOUT17 | | В | A_VDD | PLL_<br>VDD | RSV | VCO_<br>GND | STAT2 | STAT3 | IO_GND | DOUT19 | DOUT16 | DOUT15 | | C | SDI | A_GND | PLL_<br>VDD | PLL_<br>VDD | STAT4 | STAT5 | RESET<br>_TRST | DOUT12 | DOUT14 | DOUT13 | | D | SDI | A_GND | A_GND | PLL_<br>GND | CORE<br>_GND | CORE<br>_VDD | FW_EN<br>/DIS | JTAG/<br>HOST | IO_GND | IO_VDD | | Е | SDI_VDD | SDI_GND | A_GND | PLL_<br>GND | CORE<br>_GND | CORE<br>_VDD | SDOUT_<br>TDO | SDIN_<br>TDI | DOUT10 | DOUT11 | | F | TERM | RSV | A_GND | PLL_<br>GND | CORE<br>_GND | CORE<br>_VDD | CS_<br>TMS | SCLK_<br>TCK | DOUT8 | DOUT9 | | G | RSV | RSV | RC_BYP | CORE<br>_GND | CORE<br>_GND | CORE<br>_VDD | SMPTE_<br>BYPASS | DVB_ASI | IO_GND | IO_VDD | | Н | BUFF_<br>VDD | BUFF_<br>GND | RSV | RSV | TIM_861 | XTAL_<br>OUT | <u>20bit/</u><br>10bit | IOPROC_<br>EN/DIS | DOUT6 | DOUT7 | | J | SDO | SDO_<br>EN/DIS | RSV | RSV | RSV | XTAL2 | IO_GND | DOUT1 | DOUT4 | DOUT5 | | K | SDO | STANDBY | RSV | RSV | RSV | XTAL1 | IO_VDD | DOUT0 | DOUT2 | DOUT3 | ## **1.2 Pin Descriptions** **Table 1-1: Pin Descriptions** | Pin<br>Number | Name | Timing | Туре | Description | |---------------|---------|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1 | VBG | | Analog Input | Band Gap voltage filter connection. | | A2 | LF | | Analog Input | Loop Filter component connection. | | A3 | LB_CONT | | Analog Input | Connection for loop bandwidth control resistor. | | A4 | VCO_VDD | | Input Power | POWER pin for the VCO. Connect to 1.2V $\pm$ 5% analog supply followed by a RC filter (see 5.1 Typical Application Circuit). A 105 $\Omega$ 1% resistor must be used in the RC filter circuit. VCO_VDD is nominally 0.7V. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | | | |------------------------------------|-------------------------------|--------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--| | A5, A6, B5, | STAT[0:5] | | Output | MULTI-FUNCTIONAL OU | JTPUT PORT. | | | B6, C5, C6 | | | | | out Logic parameters in the DC Electrical rogic level threshold and compatibility. | | | | | | | Each of the STAT [0:5] pone of the following sign | ins can be configured individually to outpu<br>gnals: | | | | | | | Signal | Default | | | | | | | H/HSYNC | STAT0 | | | | | | | V/VSYNC | STAT1 | | | | | | | F/DE | STAT2 | | | | | | | LOCKED | STAT3 | | | | | | | Y/1ANC | STAT4 | | | | | | | C/2ANC | | | | | | | | DATA ERROR | STAT5 | | | | | | | VIDEO ERROR | _ | | | | | | | EDH DETECTED | <del>-</del> | | | | | | | CARRIER DETECT | _ | | | | | | | RATE_DET | | | | A7, D10,<br>G10, K7 | IO_VDD | | Input Power | POWER connection for digital. | digital I/O. Connect to 3.3V or 1.8V DC | | | A8 | PCLK | | Output | PARALLEL DATA BUS CL | OCK | | | | | | | | out Logic parameters in the DC Electrical rogic level threshold and compatibility. | | | | | | | HD 10-bit mode | PCLK @ 148.5 or 148.5/1.001MHz | | | | | | | HD 20-bit mode | PCLK @ 74.25 or 74.25/1.001MHz | | | | | | | SD 10-bit mode | PCLK @ 27MHz | | | | | | | SD 20-bit mode | PCLK @ 13.5MHz | | | A9, A10, B8, | DOUT18, 17, 19, | | Output | PARALLEL DATA BUS | | | | B9, B10,C8,<br>C9, C10, E9,<br>E10 | 16, 15, 12, 14, 13,<br>10, 11 | | | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | 0 | | | | 20-bit mode<br>20bit/ <del>10bit</del> = HIGH | SMPTE mode (SMPTE_BYPASS = HIGH<br>and DVB_ASI = LOW):<br>Luma data output for SD and HD data<br>rates. | | | | | | | | DVB-ASI mode (SMPTE_BYPASS = LOV<br>and DVB_ASI = HIGH):<br>Not defined | | | | | | | | Data-Through mode (SMPTE_BYPASS<br>LOW and DVB_ASI = LOW):<br>Data output | | | | | | | 10-bit mode<br>20bit/10bit = LOW | SMPTE mode (SMPTE_BYPASS = HIGH<br>and DVB_ASI = LOW):<br>Multiplexed Luma/Chroma data outpu<br>for SD and HD data rates. | | | | | | | | DVB-ASI mode (SMPTE_BYPASS = LOV<br>and DVB_ASI = HIGH):<br>8b/10b decoded DVB-ASI data | | | | | | | | Data-Through mode (SMPTE_BYPASS<br>LOW and DVB_ASI = LOW):<br>Data output | | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | |-----------------------|-----------------------|--------|--------------|------------------------------------------------------------------------------------------------------------------------------------| | B1 | A_VDD | | Input Power | POWER pin for analog circuitry. Connect to 3.3V DC analog. | | B2, C3, C4 | PLL_VDD | | Input Power | POWER pins for the Reclocker PLL. Connect to 1.2V DC analog. | | B3, F2, G1,<br>G2 | RSV | | | These pins must be left unconnected. | | B4 | VCO_GND | | Input Power | GND pin for the VCO. Connect to analog GND. | | B7, D9, G9,<br>J7 | IO_GND | | Input Power | GND connection for digital I/O. Connect to digital GND. | | C1, D1 | SDI, <del>SDI</del> | | Analog Input | Serial Digital Differential Input. | | C2, D2, D3,<br>E3, F3 | A_GND | | Input Power | GND pins for sensitive analog circuitry. Connect to analog GND. | | C7 | RESET_TRST | | Input | CONTROL SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to reset the internal operating conditions to default settings and to reset the JTAG sequence. | | | | | | Normal mode (JTAG/HOST = LOW): | | | | | | When LOW, all functional blocks are set to default conditions and all digital output signals become high impedance. | | | | | | When HIGH, normal operation of the device resumes. | | | | | | JTAG test mode (JTAG/HOST = HIGH): | | | | | | When LOW, all functional blocks are set to default and the JTAG tessequence is reset. | | | | | | When HIGH, normal operation of the JTAG test sequence resumes after $\overline{\text{RESET\_TRST}}$ is de-asserted. | | D4, E4, F4 | PLL_GND | | Input Power | GND pins for the Reclocker PLL. Connect to analog GND. | | D5, E5, F5,<br>G4, G5 | CORE_GND | | Input Power | GND connection for device core. Connect to digital GND. | | D6, E6, F6,<br>G6 | CORE_VDD | | Input Power | POWER connection for device core. Connect to 1.2V DC digital. | | D7 | SW_EN | | Input | CONTROL SIGNAL INPUT | | | | | | Signal levels are LVCMOS/LVTTL compatible. | | | | | | Used to enable switch-line locking, as described in Section 4.9.1. | | D8 | JTAG/ <del>HOST</del> | | Input | CONTROL SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to select JTAG test mode or host interface mode. | | | | | | When $\ensuremath{JTAG}\xspace/\ensuremath{HOST}\xspace$ is HIGH, the host interface port is configured for JTAG test. | | | | | | When JTAG/ $\overline{\text{HOST}}$ is LOW, normal operation of the host interface port resumes. | | E1 | SDI_VDD | | Input Power | POWER pin for SDI buffer. Connect to 3.3V DC analog. | | | | | Input Power | GND pin for SDI buffer. Connect to analog GND. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | |---------------|-----------|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------| | E7 | SDOUT_TDO | | Output | COMMUNICATION SIGNAL OUTPUT | | | | | | Please refer to the Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | GSPI serial data output/test data out. | | | | | | In JTAG mode (JTAG/ $\overline{\text{HOST}}$ = HIGH), this pin is used to shift test results from the device. | | | | | | In host interface mode, this pin is used to read status and configuration data from the device. | | | | | | <b>Note:</b> GSPI is slightly different than the SPI. For more details on GSPI, please refer to 4.18 GSPI - HOST Interface. | | E8 | SDIN_TDI | | Input | COMMUNICATION SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | GSPI serial data in/test data in. | | | | | | In JTAG mode (JTAG/ $\overline{\text{HOST}}$ = HIGH), this pin is used to shift test data into the device. | | | | | | In host interface mode, this pin is used to write address and configuration data words into the device. | | F1 | TERM | | Analog Input | Decoupling for internal SDI termination resistors. | | F7 | CS_TMS | | Input | COMMUNICATION SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Chip select / test mode start. | | | | | | In JTAG mode (JTAG/ $\overline{\text{HOST}}$ = HIGH), this pin is Test Mode Start, used to control the operation of the JTAG test. | | | | | | In host interface mode (JTAG/HOST = LOW), this pin operates as the host interface chip select and is active LOW. | | F8 | SCLK_TCK | | Input | COMMUNICATION SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Serial data clock signal. | | | | | | In JTAG mode (JTAG/ $\overline{HOST}$ = HIGH), this pin is the JTAG clock. | | | | | | In host interface mode (JTAG/ $\overline{\text{HOST}}$ = LOW), this pin is the host interface serial bit clock. | | | | | | All JTAG/host interface addresses and data are shifted into/out of the device synchronously with this clock. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | | |-------------------------------------|--------------------|--------|--------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | F9, F10, H9, | DOUT8, 9, 6, 7, 1, | | Output | PARALLEL DATA BUS | | | H10, J8, J9,<br>J10, K8, K9,<br>K10 | 4, 5, 0, 2, 3 | | | | t Logic parameters in the DC Electrical ogic level threshold and compatibility. | | | | | | 20-bit mode<br>20bit/10bit = HIGH | SMPTE mode (SMPTE_BYPASS = HIGH<br>and DVB_ASI = LOW):<br>Chroma data output for SD and HD<br>data rates. | | | | | | | DVB-ASI mode (SMPTE_BYPASS = LOW<br>and DVB_ASI = HIGH):<br>Not defined | | | | | | | Data-Through mode (SMPTE_BYPASS =<br>LOW and DVB_ASI = LOW):<br>Data output | | | | | | 10-bit mode<br>20bit/10bit = LOW | Forced LOW | | G3 | RC_BYP | | Input | CONTROL SIGNAL INPUT | | | | | | | • | ogic parameters in the DC Electrical ogic level threshold and compatibility. | | | | | | version of the input serial | e serial digital output is the buffered<br>data. When this pin is HIGH, the serial<br>cked version of the input serial data. | | G7 | SMPTE_BYPASS | | Input/Output | CONTROL SIGNAL INPUT/ | ОИТРИТ | | | | | | | Output Logic parameters in the DC able for logic level threshold and | | | | | | Indicates the presence of | valid SMPTE data. | | | | | | (Default), this pin is an Ol | in the host interface register is HIGH<br>JTPUT. SMPTE_BYPASS is HIGH when the<br>ompliant input. SMPTE_BYPASS is LOW<br>s. | | | | | | When the AUTO/MAN bit pin is an INPUT: | in the host interface register is LOW, this | | | | | | | es place, and none of the I/O processing available when SMPTE_BYPASS is set | | | | | | When SMPTE_BYPASS is so scrambling and I/O proces | et HIGH, the device carries out SMPTE ssing. | | | | | | When SMPTE_BYPASS and operates in Data-Through | d DVB_ASI are both set LOW, the device n mode. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | |----------------------------------|---------------------|--------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | G8 | DVB_ASI | | Input/Output | CONTROL SIGNAL INPUT | | | | | | Please refer to the Input/Output Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to enable/disable DVB-ASI data extraction in manual mode. | | | | | | When the AUTO/MAN bit in the host interface is LOW, this pin is a input and when the DVB_ASI pin is set HIGH the device carries ou DVB_ASI data extraction and processing. The SMPTE_BYPASS pin must be set LOW. When SMPTE_BYPASS and DVB_ASI are both set LOW, the device operates in Data-Through mode. | | | | | | When the AUTO/MAN bit in the host interface is HIGH (Default), DVB-ASI is configured as a status output (set LOW), and DVB-ASI input streams are not supported or recognized. | | H1 | BUFF_VDD | | Input Power | POWER pin for the serial digital output $50\Omega$ buffer. Connect to 3.3 DC analog. | | H2 | BUFF_GND | | Input Power | GND pin for the cable driver buffer. Connect to analog GND. | | H3, H4, J3,<br>J4, J5, K3,<br>K5 | RSV | | | These pins must be connected to CORE_GND. | | H5 | TIM_861 | | Input | CONTROL SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to select CEA-861 timing mode. | | | | | | When TIM_861 is HIGH, the device outputs CEA 861 timing signals (HSYNC/VSYNC/DE) instead of H:V:F digital timing signals. | | Н6 | XTAL_OUT | | Digital<br>Output | Buffered 27MHz crystal output. Can be used to cascade the crysta signal. | | H7 | 20bit/10bit | | Input | CONTROL SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to select the output bus width. | | | | | | HIGH = 20-bit, LOW = 10-bit. | | Н8 | IOPROC_EN/DIS | | Input | CONTROL SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to enable or disable video processing features. When IOPROC_EN is HIGH, the video processing features of the device a enabled. When IOPROC_EN is LOW, the processing features of the device are disabled, and the device is in a low-latency operating mode. | | J1, K1 | SDO, <del>SDO</del> | | Output | Serial Data Output Signal. | | | | | | $50\Omega$ CML buffer for interfacing to an external cable driver. | | | | | | Serial digital output signal operating at 1.485Gb/s, 1.485/1.001Gb, and 270Mb/s. | Table 1-1: Pin Descriptions (Continued) | Pin<br>Number | Name | Timing | Туре | Description | |---------------|------------------------|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------| | J2 | SDO_EN/ <del>DIS</del> | | Input | CONTROL SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | Used to enable/disable the serial digital output stage. | | | | | | When SDO_EN/DIS is LOW, the serial digital output signals, SDO and SDO, are both pulled HIGH. | | | | | | When SDO_EN/DIS is HIGH, the serial digital output signals, SDO and SDO, are enabled. | | J6, K6 | XTAL2, XTAL1 | | Analog Input | Input connection for 27MHz crystal. | | K2 | STANDBY | | Input | CONTROL SIGNAL INPUT | | | | | | Please refer to the Input Logic parameters in the DC Electrical Characteristics table for logic level threshold and compatibility. | | | | | | When this pin is set HIGH, the device is placed in a power-saving mode. No data processing occurs, and the digital I/Os are powered down. | | | | | | In this mode, the serial digital output signals, SDO and SDO, are both pulled HIGH. | | K4 | RSV | | | This pin must be left unconnected. | ## 2. Electrical Characteristics ## 2.1 Absolute Maximum Ratings **Table 2-1: Absolute Maximum Ratings** | Parameter | Value/Units | |--------------------------------------------------------|----------------------------------| | Supply Voltage, Digital Core (CORE_VDD) | -0.3V to +1.5V | | Supply Voltage, Digital I/O (IO_VDD) | -0.3V to +4.0V | | Supply Voltage, Analog 1.2V (PD_VDD, VCO_VDD) | -0.3V to +1.5V | | Supply Voltage, Analog 3.3V (SDI_VDD, BUFF_VDD, A_VDD) | -0.3V to +4.0V | | Input Voltage Range (digital inputs) | -2.0V to +5.25V | | Ambient Operating Temperature (T <sub>A</sub> ) | -40°C ≤ T <sub>A</sub> ≤ 95°C | | Storage Temperature (T <sub>STG</sub> ) | -40°C ≤ T <sub>STG</sub> ≤ 125°C | | Peak Reflow Temperature (JEDEC J-STD-020C) | 260°C | | ESD Sensitivity, HBM (JESD22-A114) | 2kV | #### NOTES: Absolute Maximum Ratings are those values beyond which damage may occur. Functional operation under these conditions or at any other condition beyond those indicated in the AC/DC Electrical Characteristics sections is not implied. ## 2.2 Recommended Operating Conditions **Table 2-2: Recommended Operating Conditions** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-----------------------------------------|----------------|------------|------|-----|------|-------|-------| | Operating Temperature Range,<br>Ambient | T <sub>A</sub> | - | -20 | - | 85 | °C | - | | Supply Voltage, Digital Core | CORE_VDD | - | 1.14 | 1.2 | 1.26 | V | = | | Supply Voltage Digital I/O | IO VDD - | 1.8V mode | 1.71 | 1.8 | 1.89 | V | = | | Supply Voltage, Digital I/O | 10_700 | 3.3V mode | 3.13 | 3.3 | 3.47 | V | = | | Supply Voltage, PLL | PLL_VDD | - | 1.14 | 1.2 | 1.26 | V | - | | Supply Voltage, VCO | VCO_VDD | - | _ | 0.7 | = | V | 1 | | Supply Voltage, Analog | A_VDD | - | 3.13 | 3.3 | 3.47 | V | 2 | | Supply Voltage, Serial Digital Input | SDI_VDD | _ | 3.13 | 3.3 | 3.47 | V | 2 | | Supply Voltage, CD Buffer | BUFF_VDD | - | 3.13 | 3.3 | 3.47 | V | 2 | #### NOTES - 1. This is 0.7V rather than 1.2V because there is a voltage drop across an external $105\Omega$ resistor. See Typical Application Circuit on page 77. - 2. The 3.3V supplies must track the 3.3V supply of an external EQ and external CD. ## 2.3 DC Electrical Characteristics **Table 2-3: DC Electrical Characteristics** Guaranteed over recommended operating conditions unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-------------------------------------|------------------|---------------------------|-----------------|----------------------|----------------------|-------|-------| | System | | | | | | | | | +1.2V Supply Current | I <sub>1V2</sub> | 10/20bit HD | - | 160 | 210 | mA | - | | 11,7 | | 10/20bit SD | - | 135 | 165 | mA | _ | | | | DVB_ASI | - | 135 | 165 | mA | _ | | +1.8V Supply Current | I <sub>1V8</sub> | 10/20bit HD | - | 20 | 21 | mA | _ | | | | 10/20bit SD | - | 6 | 7 | mA | _ | | | | DVB_ASI | - | 6 | 7 | mA | - | | +3.3V Supply Current | I <sub>3V3</sub> | 10/20bit HD | - | 65 | 75 | mA | - | | | | 10/20bit SD | - | 35 | 45 | mA | - | | | | DVB_ASI | - | 35 | 45 | mA | - | | Total Device Power | P <sub>1D8</sub> | 10/20bit HD | - | 280 | 335 | mW | - | | $(IO_VDD = 1.8V)$ | | 10/20bit SD | - | 240 | 305 | mW | _ | | | | DVB_ASI | - | 240 | 305 | mW | - | | | | Reset | - | 200 | - | mW | _ | | | | Standby | - | 16 | 44 | mW | - | | Total Device Power | P <sub>3D3</sub> | 10/20bit HD | - | 400 | 505 | mW | - | | $(IO_VDD = 3.3V)$ | | 10/20bit SD | - | 280 | 370 | mW | - | | | | DVB_ASI | - | 280 | 370 | mW | _ | | | | Reset | - | 220 | - | mW | - | | | | Standby | - | 16 | 44 | mW | - | | Digital I/O | | | | | | | | | Input Logic LOW | V <sub>IL</sub> | 3.3V or 1.8V operation | IO_VSS<br>-0.3 | - | 0.3 x<br>IO_VDD | V | _ | | Input Logic HIGH | V <sub>IH</sub> | 3.3V or 1.8V operation | 0.7 x<br>IO_VDD | - | IO_VDD<br>+0.3 | V | _ | | Output Logic LOW | ٧ | IOL = 5mA, 1.8V operation | - | - | 0.2 | V | _ | | Output Logic LOW | V <sub>OL</sub> | IOL = 8mA, 3.3V operation | - | - | 0.4 | V | - | | Output Logic HIGH | V <sub>OH</sub> | IOH = 5mA, 1.8V operation | 1.4 | _ | - | V | - | | Output Logic nign | <b>v</b> OH | IOH = 8mA, 3.3V operation | 2.4 | = | = | V | - | | Serial Input | | | | | | | | | Serial Input Common<br>Mode Voltage | - | 50 $\Omega$ load | 2.5 | SDI_VDD<br>-(0.75/2) | SDI_VDD<br>-(0.55/2) | V | _ | ### **Table 2-3: DC Electrical Characteristics (Continued)** Guaranteed over recommended operating conditions unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |-----------------------------------------|--------|------------|----------------------|-----------------------|-----------------------|-------|-------| | Serial Output | | | | | | | | | Serial Output<br>Common Mode<br>Voltage | - | 50Ω load | BUFF_VDD<br>-(0.6/2) | BUFF_VDD<br>-(0.45/2) | BUFF_VDD<br>-(0.35/2) | V | - | #### Notes: <sup>1.</sup> The output drive strength of the digital outputs can be programmed through the host interface. Please see Table 4-16: Configuration and Status Registers, register 06Dh for details. ## 2.4 AC Electrical Characteristics **Table 2-4: AC Electrical Characteristics** Guaranteed over recommended operating conditions unless otherwise noted. | Parameter | Symbol | Conditions | | Min | Тур | Max | Units | Notes | |--------------------------------|--------------------|----------------------------------------|------|------|-----|-------|-------|-------| | System | | | | | | | | | | Device Latency: | | HD | | 44 | - | 48 | PCLK | - | | SMPTE mode,<br>IOPROC_EN = 1 | _ | SD | | 46 | - | 53 | PCLK | - | | Device Latency: | | HD | | 33 | - | 36 | PCLK | | | SMPTE mode,<br>IOPROC_EN = 0 | _ | SD | | 32 | - | 35 | PCLK | - | | Device Latency: | | HD | | 6 | - | 9 | PCLK | - | | SMPTE bypass,<br>IOPROC_EN = 0 | - | SD | | 5 | - | 9 | PCLK | - | | Device Latency:<br>DVB-ASI | - | SD | | 12 | _ | 16 | PCLK | - | | Reset Pulse Width | t <sub>reset</sub> | _ | | 1 | - | - | ms | - | | Parallel Output | | | | | | | | | | Parallel Clock Frequency | f <sub>PCLK</sub> | - | | 13.5 | - | 148.5 | MHz | _ | | Parallel Clock Duty Cycle | DC <sub>PCLK</sub> | - | | 45 | - | 55 | % | = | | Output Data Hold Time (1.8V) | 0 | HD 10-bit<br>6pF Cload | DBUS | 1.0 | - | - | ns | 1 | | | | —————————————————————————————————————— | STAT | 1.0 | - | - | ns | 1 | | | | HD 20-bit<br>6pF Cload | DBUS | 1.0 | _ | - | ns | 1 | | | | | STAT | 1.0 | _ | - | ns | 1 | | | | SD 10-bit<br>6pF Cload | DBUS | 19.4 | - | - | ns | 1 | | | | | STAT | 19.4 | - | - | ns | 1 | | | | SD 20-bit<br>6pF Cload | DBUS | 38.0 | - | _ | ns | 1 | | | | opi cioda | STAT | 38.0 | - | _ | ns | 1 | | Output Data Hold Time (3.3V) | $t_{oh}$ | HD 10-bit<br>6pF Cload | DBUS | 1.0 | - | _ | ns | 2 | | | | | STAT | 1.0 | - | _ | ns | 2 | | | | HD 20-bit | DBUS | 1.0 | - | - | ns | 2 | | | | 6pF Cload | STAT | 1.0 | - | - | ns | 2 | | | | SD 10-bit | DBUS | 19.4 | - | - | ns | 2 | | | | 6pF Cload | STAT | 19.4 | - | - | ns | 2 | | | | SD 20-bit | DBUS | 38.0 | - | - | ns | 2 | | | | 6pF Cload - | STAT | 38.0 | - | = | ns | 2 | ### **Table 2-4: AC Electrical Characteristics (Continued)** $\label{prop:conditions} \textbf{Guaranteed over recommended operating conditions unless otherwise noted.}$ | Parameter | Symbol | Condit | ions | Min | Тур | Max | Units | Notes | |-----------------------------------|--------------------------------|------------------------------------|------------------------|------|-----|-------|-------|-------| | Output Data Delay Time (1.8V) | t <sub>od</sub> | HD 10-bit | DBUS | _ | _ | 3.7 | ns | 3 | | | | 15pF Cload | STAT | - | - | 4.4 | ns | 3 | | | | HD 20-bit | DBUS | - | - | 3.7 | ns | 3 | | | | 15pF Cload | STAT | - | - | 4.4 | ns | 3 | | | | SD 10-bit | DBUS | - | - | 22.2 | ns | 3 | | | | 15pF Cload | STAT | - | - | 22.2 | ns | 3 | | | | SD 20-bit | DBUS | - | - | 41.0 | ns | 3 | | | | 15pF Cload | STAT | - | - | 41.0 | ns | 3 | | Output Data Delay Time (3.3V) | t <sub>od</sub> | HD 10-bit | DBUS | - | - | 3.7 | ns | 4 | | | | 15pF Cload | STAT | - | - | 4.1 | ns | 4 | | | | HD 20-bit | DBUS | - | - | 3.7 | ns | 4 | | | | 15pF Cload | STAT | - | - | 4.1 | ns | 4 | | | | SD 10-bit | DBUS | - | - | 22.2 | ns | 4 | | | 15pr | 15pF Cload | STAT | - | - | 22.2 | ns | 4 | | | | SD 20-bit | DBUS | - | - | 41.0 | ns | 4 | | | | 15pF Cload | STAT | - | - | 41.0 | ns | 4 | | Output Data Rise/Fall Time (1.8V) | | All modes | STAT | - | - | 0.4 | ns | 1 | | | | 6pF Cload | DBUS | - | - | 0.4 | ns | 1 | | | | All modes | STAT | - | - | 1.5 | ns | 3 | | | | 15pF Cload | DBUS | - | - | 1.4 | ns | 3 | | Output Data Rise/Fall Time (3.3V) | t <sub>r</sub> /t <sub>f</sub> | All modes | STAT | - | - | 0.5 | ns | 2 | | | | 6pF Cload | DBUS | - | - | 0.4 | ns | 2 | | | | All modes | STAT | - | - | 1.6 | ns | 4 | | | | 15pF Cload | DBUS | - | - | 1.4 | ns | 4 | | Serial Digital Input | | | | | | | | | | Serial Input Data Rate | DR <sub>SDI</sub> | _ | | 0.27 | - | 1.485 | Gb/s | - | | Serial Input Swing | $\Delta V_{SDI}$ | Differential with $100\Omega$ load | | 500 | 800 | 1100 | mVp-p | - | | Serial Input Jitter Tolerance | IJT | Nominal<br>loop<br>bandwidth | Square<br>wave<br>mod. | 0.7 | 0.8 | - | UI | - | | Serial Digital Output | | | | | | | | | | Serial Output Data Rate | DR <sub>SDO</sub> | _ | | 0.27 | | 1.485 | Gb/s | _ | ### **Table 2-4: AC Electrical Characteristics (Continued)** Guaranteed over recommended operating conditions unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |----------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------|-------|-----|-----|-------|-------| | Serial Output Swing | $\Delta V_{ m SDO}$ | Differential<br>with 100Ω<br>load | 350 | - | 600 | mVp-p | - | | Serial Output Rise Time<br>20% ~ 80% | tr <sub>SDO</sub> | _ | - | - | 180 | ps | - | | Serial Output Fall Time<br>20% ~ 80% | tf <sub>SDO</sub> | _ | - | - | 180 | ps | - | | Serial Output Intrinsic Jitter | t <sub>OJ</sub> | SMPTE<br>colour bar<br>HD signal | - | - | 100 | ps | - | | | | SMPTE<br>colour bar<br>SD signal | - | - | 400 | ps | - | | Serial Output Duty Cycle | DCD <sub>SDD</sub> | HD | _ | 10 | - | ps | - | | Distortion | | SD | _ | 20 | - | ps | - | | Synchronous lock time | - | _ | _ | - | 25 | μs | 6 | | Asynchronous lock time | - | _ | 100 | - | 825 | μs | - | | Lock time from power-up | _ | After 20<br>minutes at<br>-20°C | _ | 325 | | ms | - | | GSPI | | | | | | | | | GSPI Input Clock Frequency | f <sub>SCLK</sub> | | - | - | 60 | MHz | 5 | | GSPI Input Clock Duty Cycle | DC <sub>SCLK</sub> | 50% levels | 40 | 50 | 60 | % | 5 | | GSPI Input Data Setup Time | _ | _ 3.3V or 1.8V<br>operation | 1.5 | - | _ | ns | 5 | | GSPI Input Data Hold Time | - | | 1.5 | _ | - | ns | 5 | | GSPI Output Data Hold Time | - | - | 1.5 | _ | - | ns | 5 | | CS low before SCLK rising edge | _ | 50% levels<br>3.3V or 1.8V<br>operation | 1.5 | - | _ | ns | 5 | | Time between end of command<br>word (or data in Auto-Increment<br>mode) and the first SCLK of the<br>following data word - write cycle | - | 50% levels<br>3.3V or 1.8V<br>operation | 37.1 | - | - | ns | 5 | | Time between end of command<br>word (or data in Auto-Increment<br>mode) and the first SCLK of the<br>following data word - read cycle | - | 50% levels<br>3.3V or 1.8V<br>operation | 148.4 | - | - | ns | 5 | ### **Table 2-4: AC Electrical Characteristics (Continued)** Guaranteed over recommended operating conditions unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Notes | |---------------------------------|--------|-----------------------------------------|------|-----|-----|-------|-------| | CS high after SCLK falling edge | - | 50% levels<br>3.3V or 1.8V<br>operation | 37.1 | - | - | ns | 5 | #### Notes: - 1. 1.89V and 0°C. - 2. 3.47V and 0°C. - 3. 1.71V and 85°C - 4. 3.13V and 85°C - 5. Timing parameters defined in Section 4.18.3 # 3. Input/Output Circuits Figure 3-1: Digital Input Pin with Schmitt Trigger (20BIT/10BIT, CS\_TMS, SW\_EN, IOPROC\_EN/DIS, JTAG/HOST, RC\_BYP, RESET\_TRST, SCLK\_TCK, SDIN\_TDI, SDO\_EN/DIS, STANDBY, TIM\_861) Figure 3-2: Bidirectional Digital Input/Output Pin - Configured to Output unless in Reset Mode. (DVB\_ASI, SMPTE\_BYPASS) Figure 3-3: Bidirectional Digital Input/Output Pin with programmable drive strength. These pins are configured to output unless in Reset Mode; in which case they are high-impedance. The drive strength can be set by writing to address 06Dh in the host interface register. (DOUT0, DOUT1, DOUT2, DOUT3, DOUT4, DOUT5, DOUT6, DOUT7, DOUT8, DOUT9, SDOUT\_TDO, STAT0, STAT1, STAT2, STAT3, STAT4, STAT5, XTAL\_OUT, DOUT10, DOUT11, DOUT12, DOUT13, DOUT14, DOUT15, DOUT16, DOUT17, DOUT18, DOUT19, PCLK) Figure 3-4: XTAL1/XTAL2/XTAL-OUT Figure 3-5: VBG Figure 3-6: LB\_CONT Figure 3-7: Loop Filter Figure 3-8: SDI/SDI and TERM Figure 3-9: SDO/SDO ## 4. Detailed Description Refer to the document entitled **GS1660/GS1661 Errata** for this device (document number **53877**). ### **4.1 Functional Overview** The GS1660 is a multi-rate, multi-standard receiver with integrated SMPTE video processing, compliant with SMPTE 292 and SMPTE 259M-C signals. When used in conjunction with Gennum's HD/SD-capable equalizers, a complete receive solution that supports full bandwidth 1080p video at 1.485Gb/s can be realized. The GS1660 includes an integrated reclocker, serial data loop through output, robust serial-to-parallel conversion, integrated SMPTE video processing, and additional processing functions such as ancillary data extraction, EDH support, and DVB-ASI decoding. The device supports four distinct modes of operation that can be set through external device pins or by programming internal registers through the host interface; SMPTE mode, Data-Through mode, DVB-ASI mode and Standby mode. In SMPTE mode, all video processing features are enabled by default. In DVB-ASI mode, the GS1660 carries out 8b/10b decoding and generates 10-bit parallel DVB-ASI compliant data. In Data-Through mode, the device operates as a simple serial to parallel converter. No additional processing features are enabled. Standby mode is the low power consumption mode of the device. In this mode, the internal reclocker unlocks, and the internal configuration registers are not accessible through the host interface. The GS1660 includes a JTAG interface for boundary scan testing. ## 4.2 Serial Digital Input The GS1660 can accept serial digital inputs compliant with SMPTE 292 and SMPTE 259M-C. The serial digital input buffer features $50\Omega$ input termination and can be DC-coupled to Gennum's HD/SD-capable equalizers. ## 4.3 Serial Digital Loop-Through Output The GS1660 contains a $100\Omega$ differential serial output buffer which can be configured to output either a retimed or a buffered version of the serial digital input. The SDO and $\overline{\text{SDO}}$ outputs of this buffer can interface directly to a 1.485Gb/s-capable, SMPTE compliant Gennum cable driver. See 5.1 Typical Application Circuit on page 77. When the $\overline{RC_BYP}$ pin is set HIGH, the serial digital output is the re-timed version of the serial input. When the $\overline{RC\_BYP}$ pin is set LOW, the serial digital output is simply the buffered version of the serial input, bypassing the internal reclocker. The output can be disabled by setting the SDO\_EN/ $\overline{DIS}$ pin LOW. The output is also disabled when the STANDBY pin is asserted HIGH. When the output is disabled, both SDO and $\overline{SDO}$ pins are set to VDD and remain static. The SDO output is muted when the $\overline{RC_BYP}$ pin is set HIGH and the PLL is unlocked (LOCKED pin is LOW). When muted, the output is held static at logic '0' or logic '1'. **Table 4-1: Serial Digital Output** | SDO_EN/DIS | RC_BYP | SDO/ <del>SDO</del> | |------------|--------|-------------------------| | 0 | Х | Disabled | | 1 | 1 | Re-timed | | 1 | 0 | Buffered (not re-timed) | **NOTE:** The serial digital output is muted when the GS1660 is unlocked. ## 4.4 Serial Digital Reclocker The GS1660 includes both a PLL stage and a sampling stage. The PLL is comprised of two distinct loops: - A coarse frequency acquisition loop sets the centre frequency of the integrated Voltage Controlled Oscillator (VCO) using an external 27MHz reference clock - A fine frequency and phase locked loop aligns the VCO's phase and frequency to the input serial digital stream The frequency lock loop results in a very fast lock time. The sampling stage re-times the serial digital input with the locked VCO clock. This generates a clean serial digital stream, which may be output on the SDO/ $\overline{\text{SDO}}$ output pins and converted to parallel data for further processing. Parallel data is not affected by $\overline{\text{RC\_BYP}}$ . Only the SDO is affected by this pin. ## 4.4.1 PLL Loop Bandwidth The fine frequency and phase lock loop in the GS1660 reclocker is non-linear. The PLL loop bandwidth scales with the jitter amplitude of the input data stream; automatically reduces bandwidth in response to higher jitter. This allows the PLL to reject more of the jitter in the input data stream and produce a very clean reclocked output. The loop bandwidth of the GS1660 PLL is defined with 0.2UI input jitter. The bandwidth is controlled by the LB\_CONT pin. Under nominal conditions, with the LB\_CONT pin floating and 0.2UI input jitter applied, the loop bandwidth is set to 1/1000 of the frequency of the input data stream. Connecting the LB\_CONT pin to 3.3V reduces the bandwidth to half of the nominal setting. Connecting the LB\_CONT pin to GND increases the bandwidth to double the nominal setting. Table 4-2 below summarizes this information.