## imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





Is Now Part of



## **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconduc

#### FAIRCHILD

SEMICONDUCTOR

#### GTLP16612 18-Bit TTL/GTLP Universal Bus Transceiver

#### **General Description**

The GTLP16612 is an 18-bit universal bus transceiver which provides TTL to GTLP signal level translation. The device is designed to provide a high speed interface between cards operating at TTL logic levels and a backplane operation is a direct result of GTLP's reduced output swing (<1V), reduced input threshold levels and output edge rate control which minimizes signal settling times. GTLP is a Fairchild Semiconductor derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD8-3.

Fairchild's GTLP has internal edge-rate control and is Process, Voltage, and Temperature (PVT) compensated. Its function is similar to BTL or GTL but with different driver output levels and receiver threshold. GTLP output low voltage is typically less than 0.5V, the output high is 1.5V and the receiver threshold is 1.0V.

#### **Features**

Bidirectional interface between GTLP and TTL logic levels

March 1995

Revised March 2001

- Designed with an edge rate control circuit to reduce output noise on GTLP port
- V<sub>REF</sub> pin provides external supply reference voltage for receiver threshold adjustability
- Special PVT compensation circuitry to provide consistent performance over variations of process, supply voltage and temperature
- TTL compatible Driver and Control inputs
- Designed using Fairchild advanced CMOS technology
  Bushold data inputs on A port to eliminate the need for
- external pull-up resistors for unused inputs
- Power up/down and power off high impedance for live insertion
- 5V tolerant inputs and outputs on LVTTL port
- Open drain on GTLP to support wired-or connection
- Flow-through pinout optimizes PCB layout
- D-type flip-flop, latch and transparent data paths
- A Port outputs source/sink -32 mA/+32 mA

#### **Ordering Code:**

| Order Number             | Package Number            | Package Description                                                         |
|--------------------------|---------------------------|-----------------------------------------------------------------------------|
| GTLP16612MEA             | MS56A                     | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300 Wide       |
| GTLP16612MTD             | MTD56                     | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide |
| Device also available in | Tape and Reel. Specify by | y appending suffix letter "X" to the ordering code.                         |

# GTLP16612

| Pin Descriptions |                                        |  |  |  |  |
|------------------|----------------------------------------|--|--|--|--|
| Pin<br>Names     | Description                            |  |  |  |  |
| OEAB             | A-to-B Output Enable (Active LOW)      |  |  |  |  |
| OEBA             | B-to-A Output Enable (Active LOW)      |  |  |  |  |
| CEAB             | A-to-B Clock Enable (Active LOW)       |  |  |  |  |
| CEBA             | B-to-A Clock Enable (Active LOW)       |  |  |  |  |
| LEAB             | A-to-B Latch Enable (Transparent HIGH) |  |  |  |  |
| LEBA             | B-to-A Latch Enable (Transparent HIGH) |  |  |  |  |
| CLKAB            | A-to-B Clock Pulse                     |  |  |  |  |
| CLKBA            | B-to-A Clock Pulse                     |  |  |  |  |
| V <sub>REF</sub> | GTLP Input Reference Voltage           |  |  |  |  |
| A1–A18           | A-to-B TTL Data Inputs or              |  |  |  |  |
|                  | B-to-A 3-STATE Outputs                 |  |  |  |  |
| B1–B18           | B-to-A GTLP Data Inputs or             |  |  |  |  |
|                  | A-to-B Open Drain Outputs              |  |  |  |  |

| $\begin{array}{c cccc} \hline 0EAB & -1 & 56 & -\overline{CEAB} \\ LEAB & -2 & 55 & -CLKAB \\ A 1 & -3 & 54 & -B1 \\ 6ND & 4 & 53 & -6ND \\ A 2 & -5 & 522 & -B2 \\ A 3 & -6 & -51 & -B3 \\ V_{CC} (3.3V) & 7 & 50 & -V_{CCQ} (5.0V) \\ A 4 & -8 & 49 & -B4 \\ A 5 & -9 & 48 & -B5 \end{array}$ |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                           |
| $\begin{array}{ccc} A3 & -6 & 51 & -83 \\ V_{CC} & (3.3V) & -7 & 50 & -V_{CCD} & (5.0V) \\ A4 & -8 & 49 & -84 \end{array}$                                                                                                                                                                      |
| A4 — 8 49 — B4                                                                                                                                                                                                                                                                                  |
| AD 9 40 BD                                                                                                                                                                                                                                                                                      |
| A6 - 10 47 - B6<br>GND <sub>Q</sub> <sup>*</sup> - 11 46 - GND                                                                                                                                                                                                                                  |
| A7 - 12 $45 - B7A8 - 13$ $44 - B8A9 - 14$ $43 - B9$                                                                                                                                                                                                                                             |
| A10 - 15 42 - B10<br>A11 - 16 41 - B11                                                                                                                                                                                                                                                          |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                            |
| A12 $-$ 20 37 $-$ B14<br>A15 $-$ 21 36 $-$ B15                                                                                                                                                                                                                                                  |
| $V_{CC}(3.3V) - 22$ 35 $V_{REF}$<br>A16 - 23 34 B16                                                                                                                                                                                                                                             |
| A 17 - 24 33 - B17<br>GND - 25 32 - GND<br>A 18 - 26 31 - B18                                                                                                                                                                                                                                   |
| OEBA 27 30 CLKBA<br>LEBA 28 29 CEBA                                                                                                                                                                                                                                                             |

#### **Functional Description**

The GTLP16612 combines a universal transceiver function with a TTL to GTLP translation. The A Port and control pins operate at LVTTL or 5V TTL levels while the B Port operates at GTLP levels. The transceiver logic includes D-type latches and D-type flip-flops to allow data flow in transparent, latched and clock mode.

The functional operation is described in the truth table below.

#### **Truth Table**

(Note 1)

|      | Inputs |      |       |   |                         | Mode            |
|------|--------|------|-------|---|-------------------------|-----------------|
| CEAB | OEAB   | LEAB | CLKAB | Α | В                       |                 |
| Х    | Н      | Х    | Х     | Х | Z                       | Latched         |
| L    | L      | L    | н     | х | B <sub>0</sub> (Note 2) | storage         |
| L    | L      | L    | L     | х | B <sub>0</sub> (Note 3) | of A data       |
| х    | L      | Н    | Х     | Г | L                       | Transparent     |
| х    | L      | Н    | Х     | Н | Н                       |                 |
| L    | L      | L    | Ŷ     | Г | L                       | Clocked storage |
| L    | L      | L    | Ŷ     | Н | Н                       | of A data       |
| Н    | L      | L    | Х     | Х | B <sub>0</sub> (Note 3) | Clock inhibit   |

Note 1: A-to-B data flow is shown. B-to-A data flow is similar but uses OEBA, LEBA, CLKBA, and CEBA.

Note 2: Output level before the indicated steady-state input conditions were established, provided that CLKAB was HIGH before LEAB went LOW. Note 3: Output level before the indicated steady-state input conditions were established.



GTLP16612

www.fairchildsemi.com

#### Absolute Maximum Ratings(Note 4)

| Supply Voltage (V <sub>CC</sub> , V <sub>CCQ</sub> )     | -0.5V to +7.0V                    |
|----------------------------------------------------------|-----------------------------------|
| DC Input Voltage (VI)                                    | -0.5V to +7.0V                    |
| DC Output Voltage (V <sub>O</sub> )                      |                                   |
| Outputs 3-STATE                                          | -0.5V to +7.0V                    |
| Outputs Active (Note 5)                                  | $-0.5V$ to $V_{CC} + 0.5V$        |
| DC Output Sink Current into                              |                                   |
| A Port I <sub>OL</sub>                                   | 64 mA                             |
| DC Output Source Current from                            |                                   |
| A Port I <sub>OH</sub>                                   | –64 mA                            |
| DC Output Sink Current                                   |                                   |
| into B Port in the LOW State, $\mathrm{I}_{\mathrm{OL}}$ | 80 mA                             |
| DC Input Diode Current (IIK)                             |                                   |
| V <sub>1</sub> < 0V                                      | –50 mA                            |
| DC Output Diode Current (I <sub>OK</sub> )               |                                   |
| V <sub>O</sub> < 0V                                      | –50 mA                            |
| $V_{O} > V_{CC}$                                         | +50 mA                            |
| Storage Temperature (T <sub>STG</sub> )                  | $-65^{\circ}C$ to $+150^{\circ}C$ |
| ESD Performance                                          | >2000V                            |
|                                                          |                                   |

#### Recommended Operating

Conditions (Note 6)

| Supply Voltage V <sub>CC</sub>               |                                  |
|----------------------------------------------|----------------------------------|
| V <sub>CC</sub>                              | 3.15V to 3.45V                   |
| V <sub>CCQ</sub>                             | 4.75V to 5.25V                   |
| Bus Termination Voltage (V <sub>TT</sub> )   | 1.35V to 1.65V                   |
| Input Voltage (V <sub>I</sub> )              |                                  |
| on A Port and Control Pins                   | 0.0V to 5.5V                     |
| HIGH Level Output Current (I <sub>OH</sub> ) |                                  |
| A Port                                       | –32 mA                           |
| LOW Level Output Current (I <sub>OL</sub> )  |                                  |
| A Port                                       | +32 mA                           |
| B Port                                       | +34 mA                           |
| Operating Temperature (T <sub>A</sub> )      | $-40^{\circ}C$ to $+85^{\circ}C$ |

Note 4: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristic tables are not guaranteed at the absolute maximum rating. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 5:  $\mathrm{I}_\mathrm{O}$  Absolute Maximum Rating must be observed.

Note 6: Unused inputs must be held HIGH or LOW.

#### **DC Electrical Characteristics**

Over Recommended Operating Free-Air Temperature Range,  $V_{\mbox{REF}}$  = 1.0V (Unless Otherwise Noted).

|                      | Symbol       | Test Condit                                              | ions                           | Min                   | Typ<br>(Note 7) | Мах                   | Units |
|----------------------|--------------|----------------------------------------------------------|--------------------------------|-----------------------|-----------------|-----------------------|-------|
| VIH                  | B Port       |                                                          |                                | V <sub>REF</sub> +0.1 |                 | V <sub>TT</sub>       | V     |
|                      | Others       |                                                          |                                | 2.0                   |                 |                       | V     |
| VIL                  | B Port       |                                                          |                                | 0.0                   |                 | V <sub>REF</sub> -0.1 | v     |
|                      | Others       |                                                          |                                |                       |                 | 0.8                   | v     |
| V <sub>REF</sub>     |              |                                                          |                                |                       | 1.0             |                       | V     |
| V <sub>IK</sub>      |              | $V_{CC} = 3.15V,$<br>$V_{CCQ} = 4.75V$                   | I <sub>I</sub> = -18 mA        |                       |                 | -1.2                  | V     |
| V <sub>OH</sub>      | A Port       | V <sub>CC</sub> , V <sub>CCQ</sub> = Min to Max (Note 8) | I <sub>OH</sub> = -100 μA      | V <sub>CC</sub> - 0.2 |                 |                       |       |
|                      |              | $V_{CC} = 3.15V$                                         | I <sub>OH</sub> = -8 mA        | 2.4                   |                 |                       | V     |
|                      |              | $V_{CCQ} = 4.75V$                                        | I <sub>OH</sub> = -32 mA       | 2.0                   |                 |                       | Ì     |
| V <sub>OL</sub>      | A Port       | V <sub>CC</sub> , V <sub>CCQ</sub> = Min to Max (Note 8) | I <sub>OL</sub> = 100 μA       |                       |                 | 0.2                   |       |
|                      |              | $V_{CC} = 3.15V$                                         | I <sub>OL</sub> = 32 mA        |                       |                 | 0.5                   | V     |
|                      |              | $V_{CCQ} = 4.75V$                                        |                                |                       |                 |                       |       |
|                      | B Port       | $V_{CC} = 3.15 V V_{CCQ} = 4.75 V$                       | I <sub>OL</sub> = 34 mA        |                       |                 | 0.65                  | V     |
| I <sub>I</sub>       | Control Pins | $V_{CC}$ , $V_{CCQ} = 0$ or Max                          | $V_I = 5.5V \text{ or } 0V$    |                       |                 | ±10                   | μA    |
|                      | A Port       | $V_{CC} = 3.45V$                                         | $V_{I} = 5.5V$                 |                       |                 | 20                    |       |
|                      |              | $V_{CCQ} = 5.25V$                                        | $V_I = V_{CC}$                 |                       |                 | 1                     | μA    |
|                      |              |                                                          | $V_I = 0$                      |                       |                 | -30                   | Ì     |
|                      | B Port       | $V_{CC} = 3.45V$                                         | $V_I = V_{CCQ}$                |                       |                 | 5                     | μA    |
|                      |              | $V_{CCQ} = 5.25V$                                        | $V_I = 0$                      |                       |                 | -5                    | μπ    |
| I <sub>OFF</sub>     | A Port       | $V_{CC} = V_{CCQ} = 0$                                   | $V_{I}$ or $V_{O} = 0$ to 4.5V |                       |                 | 100                   | μA    |
| I <sub>I(hold)</sub> | A Port       | $V_{CC} = 3.15V,$                                        | $V_{I} = 0.8V$                 | 75                    |                 |                       | μA    |
|                      |              | $V_{CCQ} = 4.75V$                                        | $V_{I} = 2.0V$                 | -20                   |                 |                       | μΑ    |
| I <sub>OZH</sub>     | A Port       | $V_{CC} = 3.45V,$                                        | $V_{O} = 3.45V$                |                       |                 | 1                     | μA    |
|                      | B Port       | $V_{CCQ} = 5.25V$                                        | $V_{O} = 1.5V$                 |                       |                 | 5                     | μΑ    |
| I <sub>OZL</sub>     | A Port       | V <sub>CC</sub> = 3.45V,                                 | V <sub>O</sub> = 0             |                       |                 | -20                   |       |
|                      | B Port       | $V_{CCQ} = 5.25V$                                        | $V_{O} = 0.65V$                | Ì                     |                 | -10                   | μA    |

|                              | Symbol                     | Test 0                                                                                       | Conditions                    | Min | Typ<br>(Note 7) | Мах | Units |
|------------------------------|----------------------------|----------------------------------------------------------------------------------------------|-------------------------------|-----|-----------------|-----|-------|
| Iccq                         | A or B                     | V <sub>CC</sub> = 3.45V,                                                                     | Outputs HIGH                  |     | 30              | 40  |       |
| (V <sub>CCQ</sub> )          | Ports                      | $V_{CCQ} = 5.25V,$<br>$I_Q = 0,$                                                             | Outputs LOW                   |     | 30              | 40  | mA    |
|                              |                            | V <sub>I</sub> = V <sub>CCQ</sub> or GND                                                     | Outputs Disabled              |     | 30              | 40  |       |
| I <sub>CC</sub>              | A or B                     | $V_{CC} = 3.45V,$                                                                            | Outputs HIGH                  |     | 0               | 1   |       |
| (V <sub>CC</sub> )           | Ports                      | $\begin{split} V_{CCQ} &= 5.25V, \\ I_{O} &= 0, \end{split}$                                 | Outputs LOW                   |     | 0               | 1   | mA    |
|                              |                            | $V_I = V_{CCQ}$ or GND                                                                       | Outputs Disabled              |     | 0               | 1   |       |
| ∆I <sub>CC</sub><br>(Note 9) | A Port and<br>Control Pins | $V_{CC} = 3.45V,$<br>$V_{CCO} = 5.25V,$<br>A or Control Inputs at<br>$V_{CC} \text{ or GND}$ | One Input at 2.7V             |     | 0               | 1   | mA    |
| CIN                          | Control Pins               |                                                                                              | $V_I = V_{CCQ} \text{ or } 0$ |     | 8               |     |       |
| C <sub>I/O</sub>             | A Port                     |                                                                                              | $V_I = V_{CCQ} \text{ or } 0$ |     | 9               |     | pF    |
| C <sub>I/O</sub>             | B Port                     |                                                                                              | $V_1 = V_{CCO}$ or 0          |     | 6               |     |       |

Note 8: For conditions shown as Min or Max, use the appropriate value specified under recommended operating conditions.

Note 9: This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.

#### **AC Operating Requirements**

Over recommended ranges of supply voltage and operating free-air temperature, V<sub>REF</sub> = 1.0V (unless otherwise noted).

|                  | Sym                     | bol                           | Min | Max | Unit |
|------------------|-------------------------|-------------------------------|-----|-----|------|
| f <sub>MAX</sub> | Maximum Clock Frequency |                               | 150 |     | MHz  |
| t <sub>W</sub> P | Pulse Duration          | LEAB or LEBA HIGH             | 3.0 |     |      |
|                  |                         | CLKAB or CLKBA HIGH or LOW    | 3.2 |     | ns   |
| ts               | Setup Time              | A before CLKAB↑               | 0.5 |     |      |
|                  |                         | B before CLKBA↑               | 3.1 |     | ns   |
|                  |                         | A before LEAB $\downarrow$    | 1.3 |     |      |
|                  |                         | B before LEBA $\downarrow$    | 3.7 |     |      |
|                  |                         | CEAB before CLKAB↑            | 0.4 |     |      |
|                  |                         | CEBA before CLKBA↑            | 1.0 |     |      |
| t <sub>H</sub>   | Hold Time               | A after CLKAB↑                | 1.5 |     |      |
|                  |                         | B after CLKBA↑                | 0.0 |     | 1    |
|                  |                         | A after LEAB↓                 | 0.5 |     | 1    |
|                  |                         | B after LEBA↓                 | 0.0 |     | ns   |
|                  |                         | CEAB after CLKAB <sup>↑</sup> | 1.5 |     | Ī    |
|                  |                         | CEBA after CLKBA1             | 1.7 |     | T    |

www.fairchildsemi.com

#### **AC Electrical Characteristics**

Over recommended range of supply voltage and operating free-air temperature,  $V_{REF} = 1.0V$  (unless otherwise noted).  $C_1 = 30 \text{ pF}$  for B Port and  $C_1 = 50 \text{ pF}$  for A Port.

| Symbol                              | From                  | То                 | Min | Тур       | Max | Unit |
|-------------------------------------|-----------------------|--------------------|-----|-----------|-----|------|
|                                     | (Input)               | (Output)           |     | (Note 10) |     |      |
| t <sub>PLH</sub>                    | А                     | В                  | 1.0 | 4.3       | 6.5 | 20   |
| t <sub>PHL</sub>                    |                       |                    | 1.0 | 5.0       | 8.2 | ns   |
| t <sub>PLH</sub>                    | LEAB                  | В                  | 1.8 | 4.5       | 6.7 | ne   |
| t <sub>PHL</sub>                    |                       |                    | 1.5 | 5.3       | 8.6 | ns   |
| t <sub>PLH</sub>                    | CLKAB                 | В                  | 1.8 | 4.6       | 6.7 | ns   |
| t <sub>PHL</sub>                    |                       |                    | 1.5 | 5.4       | 8.7 | 115  |
| t <sub>PLH</sub>                    | OEAB                  | В                  | 1.6 | 4.4       | 6.2 |      |
| t <sub>PHL</sub>                    |                       |                    | 1.3 | 6.1       | 9.8 | ns   |
| t <sub>RISE</sub>                   | Transition time, B ou | tputs (20% to 80%) |     | 2.6       |     | ns   |
| t <sub>FALL</sub>                   | Transition time, B ou | tputs (20% to 80%) |     | 2.6       |     |      |
| t <sub>PLH</sub>                    | В                     | А                  | 2.0 | 5.6       | 8.2 | ns   |
| t <sub>PHL</sub>                    |                       |                    | 1.4 | 5.0       | 7.2 | 115  |
| t <sub>PLH</sub>                    | LEBA                  | А                  | 2.1 | 4.2       | 6.3 | ns   |
| t <sub>PHL</sub>                    |                       |                    | 1.9 | 3.3       | 5.0 | 115  |
| t <sub>PLH</sub>                    | CLKBA                 | А                  | 2.3 | 4.4       | 6.8 | ns   |
| t <sub>PHL</sub>                    |                       |                    | 2.2 | 3.5       | 5.2 | 115  |
| t <sub>PZH</sub> , t <sub>PZL</sub> | OEBA                  | А                  | 1.5 | 5.0       | 6.2 | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> |                       |                    | 1.9 | 3.9       | 7.9 | 115  |

Note 10: All typical values are at  $V_{CC}$  = 3.3V,  $V_{CCQ}$  = 5.0V, and  $T_A$  = 25°C.









GTLP16612 18-Bit TTL/GTLP Universal Bus Transceive

www.fairchildsemi.com

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC