

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# **HEF4024B**

# 7-stage binary counter Rev. 7 — 18 November 2011

**Product data sheet** 

#### **General description** 1.

The HEF4024B is a 7-stage binary ripple counter with a clock input ( $\overline{CP}$ ), and overriding asynchronous master reset input (MR) and seven fully buffered parallel outputs (Q0 to Q6). The counter advances on the HIGH to LOW transition of  $\overline{\text{CP}}$ . A HIGH on MR clears all counter stages and forces all outputs LOW, independent of CP. Each counter stage is a static toggle flip-flop.

It operates over a recommended V<sub>DD</sub> power supply range of 3 V to 15 V referenced to V<sub>SS</sub> (usually ground). Unused inputs must be connected to V<sub>DD</sub>, V<sub>SS</sub>, or another input.

#### Features and benefits 2.

- Tolerant of slow clock rise and fall time
- Fully static operation
- 5 V, 10 V, and 15 V parametric ratings
- Standardized symmetrical output characteristics
- Specified from -40 °C to +85 °C
- Complies with JEDEC standard JESD 13-B

#### 3. **Applications**

- Frequency dividers
- Time delay circuits

#### Ordering information 4.

#### Table 1. **Ordering information**

All types operate from −40 °C to +85 °C

| Type number | Package | Package                                                    |          |  |  |  |  |  |
|-------------|---------|------------------------------------------------------------|----------|--|--|--|--|--|
|             | Name    | Description                                                | Version  |  |  |  |  |  |
| HEF4024BP   | DIP14   | plastic dual in-line package; 14 leads (300 mil)           | SOT27-1  |  |  |  |  |  |
| HEF4024BT   | SO14    | plastic small outline package; 14 leads; body width 3.9 mm | SOT108-1 |  |  |  |  |  |



# 5. Functional diagram





# 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

Table 2. Pin description

| Symbol         Pin         Description           CP         1         clock input (HIGH to LOW edge-triggered)           MR         2         master reset input           V <sub>SS</sub> 7         ground (0 V)           n.c.         8, 10, 13         not connected           Q0 to Q6         12, 11, 9, 6, 5, 4, 3,         buffered parallel outputs           V <sub>DD</sub> 14         supply voltage |                 |                        |                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|------------------------------------------|
| MR 2 master reset input  V <sub>SS</sub> 7 ground (0 V)  n.c. 8, 10, 13 not connected  Q0 to Q6 12, 11, 9, 6, 5, 4, 3, buffered parallel outputs                                                                                                                                                                                                                                                                 | Symbol          | Pin                    | Description                              |
| V <sub>SS</sub> 7         ground (0 V)           n.c.         8, 10, 13         not connected           Q0 to Q6         12, 11, 9, 6, 5, 4, 3,         buffered parallel outputs                                                                                                                                                                                                                                | CP              | 1                      | clock input (HIGH to LOW edge-triggered) |
| n.c.       8, 10, 13       not connected         Q0 to Q6       12, 11, 9, 6, 5, 4, 3,       buffered parallel outputs                                                                                                                                                                                                                                                                                           | MR              | 2                      | master reset input                       |
| Q0 to Q6 12, 11, 9, 6, 5, 4, 3, buffered parallel outputs                                                                                                                                                                                                                                                                                                                                                        | V <sub>SS</sub> | 7                      | ground (0 V)                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                  | n.c.            | 8, 10, 13              | not connected                            |
| V <sub>DD</sub> 14 supply voltage                                                                                                                                                                                                                                                                                                                                                                                | Q0 to Q6        | 12, 11, 9, 6, 5, 4, 3, | buffered parallel outputs                |
|                                                                                                                                                                                                                                                                                                                                                                                                                  | $V_{DD}$        | 14                     | supply voltage                           |

# 7. Functional description

Table 3. Functional table[1]

| Input<br>CP  |    | Output    |
|--------------|----|-----------|
| СР           | MR | Q0 to Q6  |
| $\uparrow$   | L  | no change |
| <del>\</del> | L  | count     |
| X            | Н  | L         |

[1] H = HIGH voltage level; L = LOW voltage level; X = don't care;  $\uparrow = positive-going transition$ ;  $\downarrow = negative-going transition$ .

# 8. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                                  | Min          | Max            | Unit |
|------------------|-------------------------|-------------------------------------------------------------|--------------|----------------|------|
| $V_{DD}$         | supply voltage          |                                                             | -0.5         | +18            | V    |
| I <sub>IK</sub>  | input clamping current  | $V_{I} < -0.5 \text{ V or } V_{I} > V_{DD} + 0.5 \text{ V}$ | -            | ±10            | mA   |
| V <sub>I</sub>   | input voltage           |                                                             | -0.5         | $V_{DD} + 0.5$ | V    |
| l <sub>OK</sub>  | output clamping current | $V_O < -0.5 \text{ V or } V_O > V_{DD} + 0.5 \text{ V}$     | -            | ±10            | mA   |
| I <sub>I/O</sub> | input/output current    |                                                             | -            | ±10            | mA   |
| I <sub>DD</sub>  | supply current          |                                                             | -            | 50             | mA   |
| T <sub>stg</sub> | storage temperature     |                                                             | -65          | +150           | °C   |
| T <sub>amb</sub> | ambient temperature     | in free air                                                 | -40          | +85            | °C   |
| P <sub>tot</sub> | total power dissipation | T <sub>amb</sub> –40 °C to +85 °C                           |              |                |      |
|                  |                         | DIP14 package                                               | <u> 11</u> - | 750            | mW   |
|                  |                         | SO14 package                                                | [2] -        | 500            | mW   |
| Р                | power dissipation       | per output                                                  | -            | 100            | mW   |

<sup>[1]</sup> For DIP14 package:  $P_{tot}$  derates linearly with 12 mW/K above 70 °C.

# 9. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol              | Parameter                           | Conditions              | Min | Max      | Unit |
|---------------------|-------------------------------------|-------------------------|-----|----------|------|
| $V_{DD}$            | supply voltage                      |                         | 3   | 15       | V    |
| VI                  | input voltage                       |                         | 0   | $V_{DD}$ | V    |
| T <sub>amb</sub>    | ambient temperature                 | in free air             | -40 | +85      | °C   |
| $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{DD} = 5 V$          | -   | 3.75     | μs/V |
|                     |                                     | $V_{DD} = 10 \text{ V}$ | -   | 0.5      | μs/V |
|                     |                                     | V <sub>DD</sub> = 15 V  | -   | 0.08     | μs/V |

### 10. Static characteristics

Table 6. Static characteristics

 $V_{SS} = 0 \ V$ ;  $V_{I} = V_{SS}$  or  $V_{DD}$ ; unless otherwise specified.

| Symbol          | Parameter                | Conditions        | $V_{DD}$ | T <sub>amb</sub> = | –40 °C | T <sub>amb</sub> = | 25 °C | T <sub>amb</sub> = | : 85 °C | Unit |
|-----------------|--------------------------|-------------------|----------|--------------------|--------|--------------------|-------|--------------------|---------|------|
|                 |                          |                   |          | Min                | Max    | Min                | Max   | Min                | Max     |      |
| $V_{IH}$        | HIGH-level input voltage | $ I_O <1~\mu A$   | 5 V      | 3.5                | -      | 3.5                | -     | 3.5                | -       | V    |
|                 |                          |                   | 10 V     | 7.0                | -      | 7.0                | -     | 7.0                | -       | V    |
|                 |                          |                   | 15 V     | 11.0               | -      | 11.0               | -     | 11.0               | -       | V    |
| V <sub>IL</sub> | LOW-level input voltage  | $ I_O  < 1 \mu A$ | 5 V      | -                  | 1.5    | -                  | 1.5   | -                  | 1.5     | V    |
|                 |                          |                   | 10 V     | -                  | 3.0    | -                  | 3.0   | -                  | 3.0     | V    |
|                 |                          |                   | 15 V     | -                  | 4.0    | -                  | 4.0   | -                  | 4.0     | V    |

HEF4024B

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

<sup>[2]</sup> For SO14 package: Ptot derates linearly with 8 mW/K above 70 °C.

NXP Semiconductors HEF4024B

7-stage binary counter

 Table 6.
 Static characteristics ...continued

 $V_{SS} = 0 \ V$ ;  $V_{I} = V_{SS} \ or \ V_{DD}$ ; unless otherwise specified.

| Symbol          | Parameter                 | Conditions              | $V_{DD}$ | T <sub>amb</sub> = | -40 °C | T <sub>amb</sub> = | 25 °C | T <sub>amb</sub> = | = 85 °C | Unit |
|-----------------|---------------------------|-------------------------|----------|--------------------|--------|--------------------|-------|--------------------|---------|------|
|                 |                           |                         |          | Min                | Max    | Min                | Max   | Min                | Max     |      |
| V <sub>OH</sub> | HIGH-level output voltage | $ I_O  < 1 \mu A$       | 5 V      | 4.95               | -      | 4.95               | -     | 4.95               | -       | V    |
|                 |                           |                         | 10 V     | 9.95               | -      | 9.95               | -     | 9.95               | -       | ٧    |
|                 |                           |                         | 15 V     | 14.95              | -      | 14.95              | -     | 14.95              | -       | V    |
| V <sub>OL</sub> | LOW-level output voltage  | $ I_O  < 1 \mu A$       | 5 V      | -                  | 0.05   | -                  | 0.05  | -                  | 0.05    | V    |
|                 |                           |                         | 10 V     | -                  | 0.05   | -                  | 0.05  | -                  | 0.05    | V    |
|                 |                           |                         | 15 V     | -                  | 0.05   | -                  | 0.05  | -                  | 0.05    | V    |
| I <sub>OH</sub> | HIGH-level output current | $V_0 = 2.5 \text{ V}$   | 5 V      | -                  | -1.7   | -                  | -1.4  | -                  | -1.1    | mΑ   |
|                 |                           | $V_{O} = 4.6 \text{ V}$ | 5 V      | -                  | -0.52  | -                  | -0.44 | -                  | -0.36   | mΑ   |
|                 |                           | $V_0 = 9.5 \text{ V}$   | 10 V     | -                  | -1.3   | -                  | -1.1  | -                  | -0.9    | mΑ   |
|                 |                           | $V_0 = 13.5 \text{ V}$  | 15 V     | -                  | -3.6   | -                  | -3.0  | -                  | -2.4    | mΑ   |
| l <sub>OL</sub> | LOW-level output current  | $V_{O} = 0.4 \text{ V}$ | 5 V      | 0.52               | -      | 0.44               | -     | 0.36               | -       | mΑ   |
|                 |                           | $V_{O} = 0.5 \text{ V}$ | 10 V     | 1.3                | -      | 1.1                | -     | 0.9                | -       | mΑ   |
|                 |                           | $V_0 = 1.5 \text{ V}$   | 15 V     | 3.6                | -      | 3.0                | -     | 2.4                | -       | mΑ   |
| l <sub>l</sub>  | input leakage current     |                         | 15 V     | -                  | ±0.3   | -                  | ±0.3  | -                  | ±1.0    | μΑ   |
| $I_{DD}$        | supply current            | I <sub>O</sub> = 0 A    | 5 V      | -                  | 20     | -                  | 20    | -                  | 30      | μΑ   |
|                 |                           |                         | 10 V     | -                  | 40     | -                  | 40    | -                  | 60      | μΑ   |
|                 |                           |                         | 15 V     | -                  | 80     | -                  | 80    | -                  | 120     | μΑ   |
| Cı              | input capacitance         |                         | -        | -                  | -      | -                  | 7.5   | -                  | -       | рF   |

# 11. Dynamic characteristics

Table 7. Dynamic characteristics

 $V_{SS} = 0 \text{ V}$ ;  $T_{amb} = 25 \text{ °C}$ ; for test circuit see <u>Figure 6</u>; unless otherwise specified.

| <b>Symbol</b>    | Parameter         | Conditions                        | $V_{DD}$ | Extrapolation formula[1]                  | Min | Тур | Max | Unit |
|------------------|-------------------|-----------------------------------|----------|-------------------------------------------|-----|-----|-----|------|
| t <sub>PHL</sub> | HIGH to LOW       | CP ® Q0;                          | 5 V      | 73 ns + $(0.55 \text{ ns/pF})C_L$         | -   | 100 | 200 | ns   |
|                  | propagation delay | see <u>Figure 5</u>               | 10 V     | 29 ns + $(0.23 \text{ ns/pF})C_L$         | -   | 40  | 75  | ns   |
|                  |                   |                                   | 15 V     | 17 ns + $(0.16 \text{ ns/pF})C_L$         | -   | 25  | 50  | ns   |
|                  |                   | $Qn \rightarrow Qn + 1;$          | 5 V      | $33 \text{ ns} + (0.55 \text{ ns/pF})C_L$ | -   | 60  | 120 | ns   |
|                  |                   | see <u>Figure 5</u>               | 10 V     | 14 ns + $(0.23 \text{ ns/pF})C_L$         | -   | 25  | 50  | ns   |
|                  |                   |                                   | 15 V     | 12 ns + $(0.16 \text{ ns/pF})C_L$         | -   | 20  | 40  | ns   |
|                  |                   | MR $\rightarrow$ Qn; see Figure 5 | 5 V      | 93 ns + $(0.55 \text{ ns/pF})C_L$         | -   | 120 | 240 | ns   |
|                  |                   |                                   | 10 V     | $34 \text{ ns} + (0.23 \text{ ns/pF})C_L$ | -   | 45  | 90  | ns   |
|                  |                   |                                   | 15 V     | 22 ns + $(0.16 \text{ ns/pF})C_L$         | -   | 30  | 60  | ns   |
| t <sub>PLH</sub> | LOW to HIGH       | CP ® Q0;                          | 5 V      | 78 ns + $(0.55 \text{ ns/pF})C_L$         | -   | 105 | 210 | ns   |
|                  | propagation delay | see Figure 5                      | 10 V     | $34 \text{ ns} + (0.23 \text{ ns/pF})C_L$ | -   | 45  | 85  | ns   |
|                  |                   |                                   | 15 V     | 22 ns + $(0.16 \text{ ns/pF})C_L$         | -   | 30  | 60  | ns   |
|                  |                   | $Qn \rightarrow Qn + 1$           | 5 V      | 23 ns + $(0.55 \text{ ns/pF})C_L$         | -   | 50  | 100 | ns   |
|                  |                   | see Figure 5                      | 10 V     | 9 ns + $(0.23 \text{ ns/pF})C_L$          | -   | 20  | 40  | ns   |
|                  |                   |                                   | 15 V     | 7 ns + $(0.16 \text{ ns/pF})C_L$          | -   | 15  | 30  | ns   |

 Table 7.
 Dynamic characteristics ...continued

 $V_{SS} = 0 \text{ V; } T_{amb} = 25 \text{ °C; for test circuit see } \frac{\text{Figure 6}}{\text{circuit see }}; \text{ unless otherwise specified.}$ 

| 00               |                 |                           | •        | •                                 |     |     |     |      |
|------------------|-----------------|---------------------------|----------|-----------------------------------|-----|-----|-----|------|
| Symbol           | Parameter       | Conditions                | $V_{DD}$ | Extrapolation formula[1]          | Min | Тур | Max | Unit |
| t <sub>t</sub>   | transition time | see Figure 5              | 5 V 🔼    | 10 ns + $(1.00 \text{ ns/pF})C_L$ | -   | 60  | 120 | ns   |
|                  |                 |                           | 10 V     | 9 ns + $(0.42 \text{ ns/pF})C_L$  | -   | 30  | 60  | ns   |
|                  |                 |                           | 15 V     | 6 ns + $(0.28 \text{ ns/pF})C_L$  | -   | 20  | 40  | ns   |
| t <sub>W</sub>   | pulse width     | CP HIGH;                  | 5 V      |                                   | 60  | 30  | -   | ns   |
|                  |                 | minimum width             | 10 V     |                                   | 30  | 15  | -   | ns   |
|                  |                 | see Figure 5              | 15 V     |                                   | 20  | 10  | -   | ns   |
|                  |                 | MR HIGH;<br>minimum width | 5 V      |                                   | 80  | 40  | -   | ns   |
|                  |                 |                           | 10 V     |                                   | 35  | 20  | -   | ns   |
|                  |                 | see <u>Figure 5</u>       | 15 V     |                                   | 25  | 15  | -   | ns   |
| t <sub>rec</sub> | recovery time   | MR;                       | 5 V      |                                   | 20  | 10  | -   | ns   |
|                  |                 | see <u>Figure 5</u>       | 10 V     |                                   | 15  | 5   | -   | ns   |
|                  |                 |                           | 15 V     |                                   | 15  | 5   | -   | ns   |
| max              | maximum         |                           | 5 V      |                                   | 5   | 10  | -   | MHz  |
|                  | frequency       |                           | 10 V     |                                   | 13  | 25  | -   | MHz  |
|                  |                 |                           | 15 V     |                                   | 18  | 35  | -   | MHz  |
|                  |                 |                           |          |                                   |     |     |     |      |

<sup>[1]</sup> The typical values of the propagation delay and transition times are calculated from the extrapolation formulas shown (C<sub>L</sub> in pF).

Table 8. Dynamic power dissipation P<sub>D</sub>

 $P_D$  can be calculated from the formulas shown.  $V_{SS} = 0$  V;  $t_r = t_f \le 20$  ns;  $T_{amb} = 25$  °C.

| Symbol | Parameter     | $V_{DD}$ | Typical formula for $P_D$ ( $\mu W$ )                              | Where:                                         |
|--------|---------------|----------|--------------------------------------------------------------------|------------------------------------------------|
| $P_D$  | dynamic power | 5 V      | $P_D = 500 \times f_i + \Sigma (f_o \times C_L) \times V_{DD}{}^2$ | $f_i$ = input frequency in MHz;                |
|        | dissipation   | 10 V     | $P_D = 2100 \times f_i + \Sigma (f_o \times C_L) \times V_{DD}^2$  | f <sub>o</sub> = output frequency in MHz;      |
|        |               | 15 V     | $P_D = 5200 \times f_i + \Sigma (f_o \times C_L) \times V_{DD}^2$  | $C_L$ = output load capacitance in pF;         |
|        |               |          |                                                                    | $V_{DD}$ = supply voltage in V;                |
|        |               |          |                                                                    | $\Sigma(f_0 \times C_L)$ = sum of the outputs. |

<sup>[2]</sup>  $t_t$  is the same as  $t_{TLH}$  and  $t_{THL}$ .

### 12. Waveforms



 $V_{OH}$  and  $V_{OL}$  are typical output voltages levels that occur with the output load. Measurement points are given in Table 9.

Fig 5. Waveforms showing propagation delays for MR to Qn and  $\overline{\text{CP}}$  to Q0, minimum MR and  $\overline{\text{CP}}$  pulse widths and recovery time for MR.

Table 9. Measurement points

| Supply voltage | Input              | Output             |
|----------------|--------------------|--------------------|
| $V_{DD}$       | V <sub>M</sub>     | V <sub>M</sub>     |
| 5 V to 15 V    | 0.5V <sub>DD</sub> | 0.5V <sub>DD</sub> |



#### a. Input waveforms



#### b. Test circuit

Test data is given in <u>Table 10</u>.

Definitions for test circuit:

DUT = Device Under Test.

C<sub>L</sub> = load capacitance including jig and probe capacitance.

 $R_T$  = termination resistance should be equal to the output impedance  $Z_0$  of the pulse generator.

Fig 6. Test circuit for measuring switching times

#### Table 10. Test data

| Supply voltage | Input                              |                                 | Load  |
|----------------|------------------------------------|---------------------------------|-------|
| $V_{DD}$       | VI                                 | t <sub>r</sub> , t <sub>f</sub> | CL    |
| 5 V to 15 V    | V <sub>SS</sub> or V <sub>DD</sub> | ≤ 20 ns                         | 50 pF |

# 13. Package outline

#### DIP14: plastic dual in-line package; 14 leads (300 mil)

SOT27-1



1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

0.044

0.015

0.009

| OUTLINE | REFERENCES |        |           |  | EUROPEAN   | ISSUE DATE                      |
|---------|------------|--------|-----------|--|------------|---------------------------------|
| VERSION | IEC        | JEDEC  | JEITA     |  | PROJECTION | ISSUE DATE                      |
| SOT27-1 | 050G04     | MO-001 | SC-501-14 |  |            | <del>99-12-27</del><br>03-02-13 |

0.24

0.12

0.31

Package outline SOT27-1 (DIP14) Fig 7.

HEF4024B

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1



#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  | REFERENCES |        |       |  | EUROPEAN   | ICCUE DATE                      |
|----------|------------|--------|-------|--|------------|---------------------------------|
| VERSION  | IEC        | JEDEC  | JEITA |  | PROJECTION | ISSUE DATE                      |
| SOT108-1 | 076E06     | MS-012 |       |  |            | <del>99-12-27</del><br>03-02-19 |

Fig 8. Package outline SOT108-1 (SO14)

HEF4024B

# 14. Revision history

### Table 11. Revision history

| Document ID      | Release date                                                                      | Data sheet status                | Change notice                          | Supersedes       |  |  |  |
|------------------|-----------------------------------------------------------------------------------|----------------------------------|----------------------------------------|------------------|--|--|--|
| HEF4024B v.7     | 20111118                                                                          | Product data sheet               | -                                      | HEF4024B v.6     |  |  |  |
| Modifications:   | <ul> <li>Legal pages</li> </ul>                                                   | updated.                         |                                        |                  |  |  |  |
|                  | <ul> <li>Changes in "General description" and "Features and benefits".</li> </ul> |                                  |                                        |                  |  |  |  |
|                  | • <u>Table 1</u> , des                                                            | cription below table title: +125 | $^{\circ}$ C changed to +85 $^{\circ}$ | C.               |  |  |  |
| HEF4024B v.6     | 20111010                                                                          | Product data sheet               | -                                      | HEF4024B v.5     |  |  |  |
| HEF4024B v.5     | 20091109                                                                          | Product data sheet               | -                                      | HEF4024B v.4     |  |  |  |
| HEF4024B v.4     | 20090902                                                                          | Product data sheet               | -                                      | HEF4024B_CNV v.3 |  |  |  |
| HEF4024B_CNV v.3 | 19950101                                                                          | Product specification            | -                                      | HEF4024B_CNV v.2 |  |  |  |
| HEF4024B_CNV v.2 | 19950101                                                                          | Product specification            | -                                      | -                |  |  |  |

### 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

HEF4024B

NXP Semiconductors HEF4024B

#### 7-stage binary counter

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 16. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com



# 17. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits              |
| 3    | Applications                       |
| 4    | Ordering information 1             |
| 5    | Functional diagram 2               |
| 6    | Pinning information 3              |
| 6.1  | Pinning                            |
| 6.2  | Pin description                    |
| 7    | Functional description 3           |
| 8    | Limiting values 4                  |
| 9    | Recommended operating conditions 4 |
| 10   | Static characteristics 4           |
| 11   | Dynamic characteristics 5          |
| 12   | Waveforms                          |
| 13   | Package outline                    |
| 14   | Revision history 11                |
| 15   | Legal information 12               |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks                         |
| 16   | Contact information                |
| 17   | Contents                           |
|      |                                    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.