

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# **HEF4070B**

# Quad 2-input EXCLUSIVE-OR gate Rev. 5 — 16 December 2015

**Product data sheet** 

#### 1. **General description**

The HEF4070B is a quad 2-input EXCLUSIVE-OR gate. The outputs are fully buffered for the highest noise immunity and pattern insensitivity to output impedance.

It operates over a recommended V<sub>DD</sub> power supply range of 3 V to 15 V referenced to V<sub>SS</sub> (usually ground). Unused inputs must be connected to  $V_{DD},\,V_{SS},\,$  or another input.

#### Features and benefits 2.

- Fully static operation
- 5 V, 10 V, and 15 V parametric ratings
- Standardized symmetrical output characteristics
- Specified from -40 °C to +85 °C
- Complies with JEDEC standard JESD 13-B

#### **Applications** 3.

- Logical comparators
- Parity checkers and generators

#### Ordering information 4.

Table 1. **Ordering information** 

| Type number | Package           |      |                                                            |          |  |  |
|-------------|-------------------|------|------------------------------------------------------------|----------|--|--|
|             | Temperature range | Name | Description                                                | Version  |  |  |
| HEF4070BT   | –40 °C to +85 °C  | SO14 | plastic small outline package; 14 leads; body width 3.9 mm | SOT108-1 |  |  |



**Quad 2-input EXCLUSIVE-OR gate** 

## 5. Functional diagram



## 6. Pinning information

## 6.1 Pinning



## 6.2 Pin description

Table 2. Pin description

| Symbol          | Pin          | Description    |
|-----------------|--------------|----------------|
| 1A, 2A, 3A, 4A  | 1, 5, 8, 12  | data input     |
| 1B, 2B, 3B, 4B  | 2, 6, 9, 13  | data input     |
| 1Y, 2Y, 3Y, 4Y  | 3, 4, 10, 11 | data output    |
| V <sub>SS</sub> | 7            | ground (0 V)   |
| $V_{DD}$        | 14           | supply voltage |

**Quad 2-input EXCLUSIVE-OR gate** 

## 7. Functional description

Table 3. Functional table[1]

| Input | Output |    |
|-------|--------|----|
| nA    | nB     | nY |
| L     | L      | L  |
| L     | Н      | Н  |
| Н     | L      | Н  |
| Н     | Н      | L  |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level

## 8. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to  $V_{SS} = 0 \text{ V}$  (ground).

| Symbol           | Parameter               | Conditions                                                          |     | Min  | Max            | Unit |
|------------------|-------------------------|---------------------------------------------------------------------|-----|------|----------------|------|
| $V_{DD}$         | supply voltage          |                                                                     |     | -0.5 | +18            | ٧    |
| I <sub>IK</sub>  | input clamping current  | $V_I < -0.5 \text{ V or } V_I > V_{DD} + 0.5 \text{ V}$             |     | -    | ±10            | mA   |
| V <sub>I</sub>   | input voltage           |                                                                     |     | -0.5 | $V_{DD} + 0.5$ | ٧    |
| I <sub>OK</sub>  | output clamping current | $V_{O} < -0.5 \text{ V or } V_{O} > V_{DD} + 0.5 \text{ V}$         |     | -    | ±10            | mA   |
| I <sub>I/O</sub> | input/output current    |                                                                     |     | -    | ±10            | mA   |
| I <sub>DD</sub>  | supply current          |                                                                     |     | -    | 50             | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                     |     | -65  | +150           | °C   |
| T <sub>amb</sub> | ambient temperature     |                                                                     |     | -40  | +85            | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |     |      |                |      |
|                  |                         | SO14                                                                | [1] | -    | 500            | mW   |
| Р                | power dissipation       | per output                                                          |     | -    | 100            | mW   |

<sup>[1]</sup> For SO14 packages: above  $T_{amb}$  = 70 °C,  $P_{tot}$  derates linearly with 8 mW/K.

## 9. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol              | Parameter                           | Conditions             | Min | Max      | Unit |
|---------------------|-------------------------------------|------------------------|-----|----------|------|
| $V_{DD}$            | supply voltage                      |                        | 3   | 15       | V    |
| VI                  | input voltage                       |                        | 0   | $V_{DD}$ | V    |
| T <sub>amb</sub>    | ambient temperature                 | in free air            | -40 | +85      | °C   |
| $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{DD} = 5 V$         | -   | 3.75     | μs/V |
|                     |                                     | V <sub>DD</sub> = 10 V | -   | 0.5      | μs/V |
|                     |                                     | V <sub>DD</sub> = 15 V | -   | 0.08     | μs/V |

## Quad 2-input EXCLUSIVE-OR gate

## 10. Static characteristics

Table 6. Static characteristics

 $V_{SS} = 0 \ V$ ;  $V_{I} = V_{SS}$  or  $V_{DD}$ ; unless otherwise specified

| Symbol          | Parameter                | Conditions                    | $V_{DD}$ | T <sub>amb</sub> = | -40 °C | T <sub>amb</sub> = +25 °C |       | T <sub>amb</sub> = +85 °C |       | Unit |
|-----------------|--------------------------|-------------------------------|----------|--------------------|--------|---------------------------|-------|---------------------------|-------|------|
|                 |                          |                               |          | Min                | Max    | Min                       | Max   | Min                       | Max   |      |
| V <sub>IH</sub> | HIGH-level               | I <sub>O</sub>   < 1 μA       | 5 V      | 3.5                | -      | 3.5                       | -     | 3.5                       | -     | ٧    |
|                 | input voltage            |                               | 10 V     | 7.0                | -      | 7.0                       | -     | 7.0                       | -     | V    |
|                 |                          |                               | 15 V     | 11.0               | -      | 11.0                      | -     | 11.0                      | -     | ٧    |
| $V_{IL}$        | LOW-level                | $ I_O  < 1 \mu A$             | 5 V      | -                  | 1.5    | -                         | 1.5   | -                         | 1.5   | V    |
|                 | input voltage            |                               | 10 V     | -                  | 3.0    | -                         | 3.0   | -                         | 3.0   | V    |
|                 |                          |                               | 15 V     | -                  | 4.0    | -                         | 4.0   | -                         | 4.0   | V    |
| V <sub>OH</sub> | HIGH-level               | $ I_O  < 1 \mu A$             | 5 V      | 4.95               | -      | 4.95                      | -     | 4.95                      | -     | V    |
|                 | output voltage           |                               | 10 V     | 9.95               | -      | 9.95                      | -     | 9.95                      | -     | V    |
|                 |                          |                               | 15 V     | 14.95              | -      | 14.95                     | -     | 14.95                     | -     | ٧    |
| V <sub>OL</sub> | LOW-level                | $ I_O  < 1 \mu A$             | 5 V      | -                  | 0.05   | -                         | 0.05  | -                         | 0.05  | V    |
|                 | output voltage           |                               | 10 V     | -                  | 0.05   | -                         | 0.05  | -                         | 0.05  | V    |
|                 |                          | 15 V                          | -        | 0.05               | -      | 0.05                      | -     | 0.05                      | ٧     |      |
| I <sub>OH</sub> | HIGH-level               | V <sub>O</sub> = 2.5 V        | 5 V      | -                  | -1.7   | -                         | -1.4  | -                         | -1.1  | mA   |
|                 | output current           | $V_{O} = 4.6 \text{ V}$       | 5 V      | -                  | -0.52  | -                         | -0.44 | -                         | -0.36 | mA   |
|                 |                          | $V_{O} = 9.5 \text{ V}$       | 10 V     | -                  | -1.3   | -                         | -1.1  | -                         | -0.9  | mA   |
|                 |                          | V <sub>O</sub> = 13.5 V       | 15 V     | -                  | -3.6   | -                         | -3.0  | -                         | -2.4  | mA   |
| I <sub>OL</sub> | LOW-level                | V <sub>O</sub> = 0.4 V        | 5 V      | 0.52               | -      | 0.44                      | -     | 0.36                      | -     | mA   |
|                 | output current           | $V_{O} = 0.5 \text{ V}$       | 10 V     | 1.3                | -      | 1.1                       | -     | 0.9                       | -     | mA   |
|                 |                          | V <sub>O</sub> = 1.5 V        | 15 V     | 3.6                | -      | 3.0                       | -     | 2.4                       | -     | mA   |
| l <sub>1</sub>  | input leakage<br>current |                               | 15 V     | -                  | ±0.3   | -                         | ±0.3  | -                         | ±1.0  | μА   |
| I <sub>DD</sub> | supply current           | all valid input combinations; | 5 V      | -                  | 1.0    | -                         | 1.0   | -                         | 7.5   | μА   |
|                 |                          | $I_O = 0 A$                   | 10 V     | -                  | 2.0    | -                         | 2.0   | -                         | 15.0  | μΑ   |
|                 |                          |                               | 15 V     | -                  | 4.0    | -                         | 4.0   | -                         | 30.0  | μА   |
| C <sub>I</sub>  | input<br>capacitance     |                               |          | -                  | -      | -                         | 7.5   | -                         | -     | pF   |

## **Quad 2-input EXCLUSIVE-OR gate**

## 11. Dynamic characteristics

Table 7. Dynamic characteristics

 $T_{amb}$  = 25 °C; waveforms see <u>Figure 4</u>; test circuit see <u>Figure 5</u>; unless otherwise specified.[1]

| Symbol           | Parameter         | Conditions       | $V_{DD}$ | Extrapolation formula              | Min | Тур | Max | Unit |
|------------------|-------------------|------------------|----------|------------------------------------|-----|-----|-----|------|
| t <sub>PHL</sub> | HIGH to LOW       | nA or nB to nY   | 5 V      | 58 ns + (0.55 ns/pF)C <sub>L</sub> | -   | 85  | 175 | ns   |
|                  | propagation delay |                  | 10 V     | 24 ns + (0.23 ns/pF)C <sub>L</sub> | -   | 35  | 75  | ns   |
|                  |                   |                  | 15 V     | 21 ns + (0.16 ns/pF)C <sub>L</sub> | -   | 30  | 55  | ns   |
| t <sub>PLH</sub> | LOW to HIGH       | nA or nB to nY   | 5 V      | 43 ns + (0.55 ns/pF)C <sub>L</sub> | -   | 75  | 150 | ns   |
|                  | propagation delay | ropagation delay | 10 V     | 19 ns + (0.23 ns/pF)C <sub>L</sub> | -   | 30  | 65  | ns   |
|                  |                   |                  | 15 V     | 17 ns + (0.16 ns/pF)C <sub>L</sub> | -   | 25  | 50  | ns   |
| t <sub>t</sub>   | transition time   |                  | 5 V [2]  | 10 ns + (1.00 ns/pF)C <sub>L</sub> | -   | 60  | 120 | ns   |
|                  |                   |                  | 10 V     | 9 ns + (0.42 ns/pF)C <sub>L</sub>  | -   | 30  | 60  | ns   |
|                  |                   |                  | 15 V     | 6 ns + (0.28 ns/pF)C <sub>L</sub>  | -   | 20  | 40  | ns   |

<sup>[1]</sup> The typical value of the propagation delay and output transition time can be calculated with the extrapolation formula (C<sub>L</sub> in pF).

Table 8. Dynamic power dissipation

 $V_{SS} = 0 \ V; \ t_r = t_f \le 20 \ ns; \ T_{amb} = 25 \ ^{\circ}C.$ 

| Symbol | Parameter                 | $V_{DD}$ | Typical formula                                                            | where:                                                |
|--------|---------------------------|----------|----------------------------------------------------------------------------|-------------------------------------------------------|
| $P_D$  | dynamic power dissipation | 5 V      | $P_D = 1100 \times f_i + \Sigma (f_o \times C_L) \times V_{DD}^2 (\mu W)$  | $f_i$ = input frequency in MHz;                       |
|        |                           | 10 V     | $P_D = 4900 \times f_i + \Sigma (f_o \times C_L) \times V_{DD}^2 (\mu W)$  | fo = output frequency in MHz;                         |
|        |                           | 15 V     | $P_D = 14400 \times f_i + \Sigma (f_o \times C_L) \times V_{DD}^2 (\mu W)$ | $C_L$ = output load capacitance in pF;                |
|        |                           |          |                                                                            | $\Sigma(f_0 \times C_L) = \text{sum of the outputs};$ |
|        |                           |          |                                                                            | $V_{DD}$ = supply voltage in V.                       |

<sup>[2]</sup>  $t_t$  is the same as  $t_{THL}$  and  $t_{TLH}$ .

## **Quad 2-input EXCLUSIVE-OR gate**

## 12. Waveforms



Measurement points are given in Table 9.

Logic levels:  $V_{OL}$  and  $V_{OH}$  are typical output voltage levels that occur with the output load.

Fig 4. Input to output propagation delay and output transition times

Table 9. Measurement points

| Supply voltage | Input              | Output             |
|----------------|--------------------|--------------------|
| $V_{DD}$       | V <sub>M</sub>     | V <sub>M</sub>     |
| 5 V to 15 V    | 0.5V <sub>DD</sub> | 0.5V <sub>DD</sub> |



Test data is given in  $\underline{\text{Table 10}}$ .

Definitions for test circuit:

DUT = Device Under Test.

C<sub>L</sub> = load capacitance including jig and probe capacitance.

 $R_T$  = termination resistance should be equal to the output impedance  $Z_0$  of the pulse generator.

Fig 5. Test circuit for measuring switching times

Table 10. Test data

| Supply voltage | Input                              | Load                            |       |
|----------------|------------------------------------|---------------------------------|-------|
| $V_{DD}$       | VI                                 | t <sub>r</sub> , t <sub>f</sub> | CL    |
| 5 V to 15 V    | V <sub>SS</sub> or V <sub>DD</sub> | ≤ 20 ns                         | 50 pF |

## **Quad 2-input EXCLUSIVE-OR gate**

## 13. Package outline

#### SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1



## Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|--------|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT108-1 | 076E06 | MS-012 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 6. Package outline SOT108-1 (SO14)

HEF4070B

Quad 2-input EXCLUSIVE-OR gate

## 14. Abbreviations

#### Table 11. Abbreviations

| Acronym | Description       |
|---------|-------------------|
| DUT     | Device Under Test |

# 15. Revision history

## Table 12. Revision history

| Document ID      | Release date                                                                                                                                | Data sheet status     | Change notice | Supersedes       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|------------------|
| HEF4070B v.5     | 20151216                                                                                                                                    | Product data sheet    | -             | HEF4070B v.4     |
| Modifications:   | Type number HEF4070BP (SOT27-1) removed.                                                                                                    |                       |               |                  |
| HEF4070B v.4     | 20140327                                                                                                                                    | Product data sheet    | -             | HEF4070B_CNV v.3 |
| Modifications:   | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> |                       |               |                  |
|                  | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul>                                                |                       |               | e appropriate.   |
| HEF4070B_CNV v.3 | 19950101                                                                                                                                    | Product specification | -             | -                |

#### **Quad 2-input EXCLUSIVE-OR gate**

## 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nexperia.com.

#### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

HEF4070B

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2017. All rights reserved

## **Quad 2-input EXCLUSIVE-OR gate**

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 17. Contact information

For more information, please visit: http://www.nexperia.com

For sales office addresses, please send an email to: salesaddresses@nexperia.com

## Quad 2-input EXCLUSIVE-OR gate

## 18. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits              |
| 3    | Applications                       |
| 4    | Ordering information 1             |
| 5    | Functional diagram 2               |
| 6    | Pinning information 2              |
| 6.1  | Pinning                            |
| 6.2  | Pin description 2                  |
| 7    | Functional description 3           |
| 8    | Limiting values 3                  |
| 9    | Recommended operating conditions 3 |
| 10   | Static characteristics 3           |
| 11   | Dynamic characteristics 5          |
| 12   | Waveforms 6                        |
| 13   | Package outline                    |
| 14   | Abbreviations 8                    |
| 15   | Revision history 8                 |
| 16   | Legal information 9                |
| 16.1 | Data sheet status 9                |
| 16.2 | Definitions 9                      |
| 16.3 | Disclaimers                        |
| 16.4 | Trademarks10                       |
| 17   | Contact information 10             |
| 18   | Contents                           |