# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



### HFBR-7934WZ/EWZ/HWZ/EHWZ

Four-Channel Pluggable Parallel Fiber Optic Transceiver



## **Data Sheet**



#### Description

The HFBR-7934WZ transceiver is a high performance fiber optic module for parallel optical data communication applications. It incorporates 8 independent data channels (4 for transmit and 4 for receive) operating from 1 to 3.125 Gb/s 8B/10B encoded per channel providing a cost effective solution for very short reach applications requiring 12.5 Gb/s aggregate bandwidth. The module is designed to operate on multimode fiber systems at a nominal wavelength of 850 nm. It incorporates high performance, highly reliable, short wavelength optical devices coupled with proven circuit technology to provide long life and consistent service.

The HFBR-7934WZ transceiver module incorporates a 4 channel VCSEL (Vertical Cavity Surface Emitting Laser) array together with a custom 4 channel laser driver integrated circuit providing IEC-825 and CDRH Class 1M laser eye safety. It also contains a 4 channel PIN photodiode array coupled with a custom preamplifier / post amplifier integrated circuit.

Operating on 3.3 V power supply this module provides LVTTL/LVCMOS control interfaces and CML compatible high speed data lines which simplify external circuitry. The transceiver is housed in MTP<sup>®</sup>/MPO receptacled package with integral finned heatsink. Electrical connections to the device are achieved by means of a pluggable 10x10 connector array.

#### Features

- RoHS Compliant
- Four Transmit and Four Receive Channels; 1 to 3.125 Gb/s 8B/10B encoded per channel
- Compatible with SONET scrambled and 8B10B encoded data formats
- 850 nm VCSEL array source
- Conforms to "POP4" Four-Channel Pluggable Optical Transceiver Multisource Agreement
- 50/125 µm multimode fiber operation
  - Distance up to 150 m with 500 MHz.km fiber at 3.125 Gb/s
  - Distance up to 350 m with 2000 MHz.km fiber at 3.125 Gb/s
- Pluggable package
- Outputs (Tx & Rx) are squelched for loss of signal
- Control I/O is compatible with LVTTL and LVCMOS
- Standard MTP<sup>®</sup> MPO ribbon fiber connector interface
- Integrated heat sink
- Manufactured in an ISO 9002 certified facility
- Rx Signal Detect

#### **Applications**

- Telecom and Datacom Switch/Router Rack-to-Rack
  Connections
- Computer Cluster Interconnects



Figure 1. Block Diagram (dimensions in mm)



Figure 2. Case temperature measurement



Figure 3. Ambient air temperature and air flow for  $T_C$  = +80  $^\circ C$ 

#### **Package Dimensions**



Figure 4B - HFBR-7934EWZ Package dimensions (dimensions in mm)

2X Ø1.1

18

BOTTOM VIEW



Figure 5A - HFBR-7934HWZ Package Dimensions (dimensions in mm)



BOTTOM VIEW

Figure 5B - HFBR-7934EHWZ Package Dimensions (dimensions in mm)



PCB TOP VIEW

NOTE: The host electrical connector attached to the PCB must be a 100-position FCI Meg-Array<sup>®</sup> plug (FCI PN: 84512-102) or equivalent.





Figure 7 - Host Frontplate Layout (dimensions in mm)

#### **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can cause catastrophic damage to the device. Limits apply to each parameter in isolation, all other parameters having values within the recommended operating conditions. It should not be assumed that limiting values of more than one parameter can be applied to the product at the same time. Exposure to the absolute maximum ratings for extended periods can adversely affect device reliability.

| Parameter                              | Symbol          | Minimum | Typical | Maximum               | Unit | Reference |
|----------------------------------------|-----------------|---------|---------|-----------------------|------|-----------|
| Storage Temperature                    | Ts              | -40     |         | +100                  | °C   |           |
| Supply Voltage                         | V <sub>CC</sub> | -0.5    |         | 4.6                   | V    |           |
| Data/Control Signal Input Voltage      | VI              | -0.5    |         | V <sub>CC</sub> + 0.5 | V    |           |
| Transmitter Differential Input Voltage | V <sub>D</sub>  |         |         | 2                     | V    | 1         |
| Output Current (dc)                    | ID              |         |         | 25                    | mA   |           |
| Relative Humidity (Non Condensing)     | RH              | 5       |         | 95                    | %    |           |

#### **Recommended Operating Conditions**

Recommended Operating Conditions specify conditions for which the optical and electrical characteristics hold. Optical and electrical characteristics are not specified for operation beyond the Recommended Operating Conditions, reliability is not implied and damage to the device may occur for such operation over an extended time period.

| Parameter                                            | Symbol                          | Minimum         | Typical | Maximum         | Unit       | Reference        |
|------------------------------------------------------|---------------------------------|-----------------|---------|-----------------|------------|------------------|
| Case Temperature                                     | T <sub>C</sub>                  | 0               |         | +80             | °C         | 2, Figures 2,    |
| Supply Voltage                                       | V <sub>CC</sub>                 | 3.135           | 3.3     | 3.465           | V          | Figure 8         |
| Signaling Rate/Channel                               |                                 | 1               |         | 3.125           | GBd        | 6                |
| Data Input Differential<br>Peak-to-PeakVoltage Swing | $\Delta V_{\text{DINP-P}}$      | 175             |         | 1600            | $mV_{P-P}$ | 3, Figures 11,12 |
| Data Input Rise & Fall Time (20-80%)                 | t <sub>r</sub> , t <sub>f</sub> |                 |         | 160             | ps         |                  |
| Control Input Voltage High                           | VIH                             | 2.0             |         | V <sub>CC</sub> | V          |                  |
| Control Input Voltage Low                            | V <sub>IL</sub>                 | V <sub>EE</sub> |         | 0.8             | V          |                  |
| Power Supply Noise                                   | N <sub>P</sub>                  |                 |         | 200             | $mV_{P-P}$ | 4, Figure 8      |
| Data I/O Coupling Capacitors                         | C <sub>AC</sub>                 |                 | 0.1     |                 | μF         | 5, Figure 9      |
| Receiver Differential Data Output Load               | R <sub>DL</sub>                 |                 | 100     |                 | Ω          | Figure 9         |
| Transmitter Input Electrical<br>Deterministic Jitter | DJ                              |                 |         | 0.15<br>48      | UI<br>ps   |                  |
| Transmitter Input Electrical Total Jitter            | LΤ                              |                 |         | 0.33<br>106     | UI<br>ps   |                  |

#### Notes:

1. This is the maximum voltage that can be applied across the Transmitter Differential Data Inputs without damaging the input circuit.

2. Case Temperature is measured as indicated in Figure 2.

3. Data inputs are CML compatible. Coupling capacitors are required to block dc.  $\Delta V_{DIN p-p} = \Delta V_{DINH} - \Delta V_{DINL}$ , where  $\Delta V_{DINH} =$  High State Differential Data Input Voltage and  $\Delta V_{DINL} =$  Low State Differential Data Input Voltage.

 Power Supply Noise is defined at the supply side of the recommended filter for all V<sub>CC</sub> supplies over the frequency range from 500 Hz to 2700 MHz with the recommended power supply filter in place.

5. For data patterns with restricted run lengths, e.g. 8B10B encoded data, smaller value capacitors may provide acceptable results.

6. 8B/10B encoded

#### **Transmitter Electrical Characteristics**

| Parameter              | Parameter                             |                  | Minimum         | Typical | Maximum         | Unit | Reference                      |
|------------------------|---------------------------------------|------------------|-----------------|---------|-----------------|------|--------------------------------|
| Differential Input Imp | edance                                | Z <sub>in</sub>  | 80              | 100     | 120             | Ω    | 1, Figure 9                    |
| FAULT* Assert time     |                                       | T <sub>OFF</sub> |                 |         | 100             | μs   | Figure 13                      |
| RESET* Assert time     |                                       | T <sub>OFF</sub> |                 |         | 7.5             | μs   | Figure 14                      |
| RESET* De-assert time  | e                                     | T <sub>ON</sub>  |                 |         | 18              | ms   | Figure 14                      |
| Transmit Enable (TX_   | ransmit Enable (TX_EN) Assert time    |                  |                 |         | 18              | ms   | Figure 15                      |
| Transmit Enable (TX_   | ransmit Enable (TX_EN) De-assert time |                  |                 |         | 7.5             | μs   | Figure 15                      |
| Transmit Disable (TX_  | DIS) Assert time                      | T <sub>OFF</sub> |                 |         | 7.5             | μs   | Figure 15                      |
| Transmit Disable (TX_  | DIS) De-assert time                   | T <sub>ON</sub>  |                 |         | 18              | ms   | Figure 15                      |
| Power-On Initiation T  | ime                                   |                  |                 | 21      |                 | ms   | Figure 17                      |
| Control I/Os           | Input Current High                    | I <sub>IH</sub>  |                 |         | 0.5             | mA   | $2.0V \le V_{IH} \le V_{CC}$   |
| TX _DIS, TX _EN, TX _  | Input Current Low                     | IIL              |                 |         | 0.5             | mA   | $V_{EE}{\leq}V_{IH}{\leq}0.8V$ |
| FAULT*,TX_RESET*       | Output Voltage Low                    | V <sub>OL</sub>  | V <sub>EE</sub> |         | 0.4             | V    | I <sub>OL</sub> = 4.0 mA       |
|                        | Output Voltage High                   | V <sub>OH</sub>  | 2.4             |         | V <sub>CC</sub> | V    | I <sub>OH</sub> = -0.5 mA      |

(Over recommended operating conditions: Tc= 0°C to +80°C, Vcc= $3.3V \pm 5\%$ )

#### **Transmitter Optical Characteristics**

(Over recommended operating conditions: Tc= 0°C to +80°C, Vcc= $3.3V \pm 5\%$ )

| Parameter                                      |               | Symbol                          | Minimum | Typical | Maximum | Unit     | Reference |
|------------------------------------------------|---------------|---------------------------------|---------|---------|---------|----------|-----------|
| Optical Modulation A                           | mplitude      | OMA                             | -7.22   |         |         | dBm      |           |
| Center Wavelength                              |               | λς                              | 830     | 850     | 860     | nm       |           |
| Spectral Width - rms                           |               | σ                               |         |         | 0.85    | nm rms   |           |
| Rise, Fall Time                                |               | t <sub>r</sub> , t <sub>f</sub> |         | 60      | 100     | ps       | 2         |
| Inter-channel Skew                             |               |                                 |         | 50      | 100     | ps       | 3         |
| Relative Intensity Noi                         | ise OMA       | RIN <sub>12</sub> OMA           |         |         | -119.5  | dB/Hz    |           |
| Jitter Contribution                            | Deterministic | DJ                              |         |         | 60      | ps       | 4         |
|                                                | Total         | TJ                              |         |         | 120     | ps       | 5         |
| Output Optical Power, 50/125 um, Fiber NA =0.2 |               | POUT                            |         |         | -2.0    | dBm Avg. | 6         |

Notes:

1. Differential impedance is measured between  $D_{IN}$ + and  $D_{IN}$ - over the range 4 MHz to 2 GHz.

2. These are unfiltered 20% - 80% values measured with a 550 MBd 101010 pattern.

3. Inter-channel Skew is defined for the condition of equal amplitude, zero ps skew input signals.

4. Deterministic Jitter (DJ) is defined as the combination of Duty Cycle Distortion (Pulse-Width Distortion) and Data Dependent Jitter. Deterministic Jitter is measured at the 50% signal threshold level using a 3.125 GBd Pseudo Random Bit Sequence of length 2<sup>7</sup> -1 (PBRS7), or equivalent, test pattern with zero skew between the differential data input signals.

5. Total Jitter (TJ) includes Deterministic Jitter and Random Jitter (RJ). Total Jitter is specified at a BER of 10<sup>-12</sup> for the same 3.125 GBd test pattern as for DJ and is measured with all channels operating.

6. The specified optical output power, measured at the output of a 2meter test cable, will be compliant with IEC 60825-1 Amendment 2, Class 1M Accessible Emission Limits, AEL Regulatory Compliance section.

#### **Receiver Electrical Characteristics**

(Over recommended operating conditions: Tc= 0°C to +80°C, Vcc= $3.3V \pm 5\%$ )

| Parameter                                | Symbol                     | Minimum                         | Typical         | Maximum | Unit            | Reference  |                           |
|------------------------------------------|----------------------------|---------------------------------|-----------------|---------|-----------------|------------|---------------------------|
| Differential Output Impedance            |                            | Z <sub>OUT</sub>                |                 | 100     |                 | Ω          | 1, Figure 9               |
| Data Output Diffe<br>Peak-to-Peak Volta  |                            | $\Delta V_{DOUTP-P}$            | 500             | 650     | 800             | $mV_{P-P}$ | 2, Figure 10              |
| Inter-channel Ske                        | W                          |                                 |                 | 50      | 100             | ps         | 3                         |
| Data Output Rise,                        | Fall Time                  | t <sub>r</sub> , t <sub>f</sub> |                 | 120     | 150             | ps         | 4                         |
| Control I/O                              | Output Voltage Low         | V <sub>OL</sub>                 | V <sub>EE</sub> |         | 0.4             | V          | I <sub>OL</sub> = 4.0 mA  |
| Signal Detect                            | Output Voltage High        | V <sub>OH</sub>                 | 2.4             |         | V <sub>CC</sub> | V          | I <sub>OH</sub> = -0.5 mA |
| Compatible                               | Assert Time (OFF-to-ON)    | t <sub>SDA</sub>                |                 | 50      |                 | μs         | 5                         |
| ·                                        | De-assert Time (ON-to-OFF) | t <sub>SDD</sub>                |                 | 50      |                 | μs         | 6                         |
| Optical Link Output Deterministic Jitter |                            | DJ                              |                 |         | 0.4<br>128      | UI<br>ps   | 7                         |
| Optical Link Output Total Jitter         |                            | TJ                              |                 |         | 0.7<br>225      | UI<br>ps   | 7                         |
| Receiver Electrical                      |                            | 0.3<br>96                       |                 |         | UI<br>ps        | 7          |                           |

#### **Receiver Optical Characteristics**

(Over recommended operating conditions: Tc= 0°C to +80°C, Vcc= $3.3V \pm 5\%$ )

| Parameter                |                  | Symbol                          | Minimum | Typical | Maximum | Unit     | Reference |
|--------------------------|------------------|---------------------------------|---------|---------|---------|----------|-----------|
| Input OMA - Sensi        | tivity           | P <sub>INMIN</sub>              | -14.22  |         |         | dBm OMA  | 8         |
| Input Optical Pow        | er - Saturation  | P <sub>IN MAX</sub>             | -2.0    |         |         | dBm avg. |           |
| Operating Center         | Wavelength       | λ <sub>C</sub>                  | 830     |         | 860     | nm       |           |
| Return Loss              |                  |                                 | 12      |         |         | dB       | 9         |
| Signal Detect            | Asserted         | PA                              |         | -21     | -16     | dBm      | 10        |
|                          | Deasserted       | PD                              | -30     | -26     |         | dBm      |           |
|                          | Hysteresis       | P <sub>A</sub> - P <sub>D</sub> | 0.5     | 1.0     |         | dB       |           |
| Contributed Deter        | rministic Jitter | DJ                              |         |         | 0.063   | UI       |           |
|                          |                  |                                 |         |         | 20      | ps       |           |
| Contributed Total Jitter |                  | LT                              |         |         | 0.214   | UI       |           |
|                          |                  |                                 |         |         | 68      | ps       |           |

#### Notes:

1. Measured over the range 4 MHz to 2 GHz.

- 2.  $\Delta V_{\text{DourP-P}} = \Delta V_{\text{DourH}} \Delta V_{\text{DourL}}$ , where  $\Delta V_{\text{DourH}} =$  High State Differential Data Output Voltage and  $\Delta V_{\text{DourL}} =$  Low State Differential Data Output Voltage.  $\Delta V_{\text{DourH}} = \Lambda V_{\text{DourH}} V_{\text{DourH}}$ , measured with a 100  $\Omega$  differential load connected with the recommended coupling capacitors and with a 2500 MBd, 101010 pattern.
- 3. Inter-channel Skew is defined for the condition of equal amplitude, zero ps skew input signals.
- 4. Rise and Fall Times are measured between the 20% and 80% levels using a 550 MHd square wave signal.

5. The Signal Detect output will change from logic "0" (Low) to "1" (High) within the specified assert time for a step transition in optical input power from the deasserted condition to the specified asserted optical power level.

6. The Signal Detect output will change from logic "1" (High) to "0" (Low) within the specified de-assert time for a step transition in optical input power from the specified asserted optical power level to the deasserted condition.

7. Assumes a link where the transmitter is an HFBR-7934WZ or equivalent operating per the recommended operating conditions and with maximum cable links.

8. Sensitivity is defined as the maximum Input OMA necessary to produce a BER < 10<sup>-12</sup> at the center of the signal period. For this parameter, input OMA is equivalent to that provided by an ideal source, i.e. one with RIN and switching attributes that do not degrade the sensitivity measurement. All channels not under test are operating receiving data with an average input OMA of up to 6 dB above P<sub>IN MIN</sub>. Sensitivity for signal rates from 1 to 3.125 GBd is defined for 8B/10B encoded data.

9. Return loss is defined as the ratio, in dB, of the received optical power to the optical power reflected back down the fiber.

10. Signal Detect assertion requires all optical inputs to exhibit a minimum OMA of -16dBm. All channels not under test are operating with PRBS7 patterns, asynchronous with the channel under test, and average input power of up to 6 dB above the specified PIN MIN.

#### **General/Control Electrical Characteristics**

(Over recommended operating conditions: Tc= 0°C to +80°C, Vcc= $3.3V \pm 5\%$ )

| Parameter         | Symbol            | Minimum | Typical | Maximum | Unit | Reference |
|-------------------|-------------------|---------|---------|---------|------|-----------|
| Supply Current    | I <sub>CCT</sub>  |         | 300     | 420     | mA   |           |
| Power Dissipation | P <sub>DIST</sub> |         | 1.0     | 1.46    | W    |           |

#### **Regulatory Compliance**

The overall equipment design will determine the certification level. The module performance is offered as a figure of merit to assist the designer in considering their use in equipment designs.

#### Electrostatic Discharge (ESD)

There are two design cases in which immunity to ESD damage is important.

The first case is during handling of the module prior to mounting it on the circuit board. It is important to use normal ESD handling precautions for ESD sensitive devices. These precautions include using grounded wrist straps, workbenches and floor mats in ESD controlled areas. The module performance has been shown to provide adequate performance in typical industry production environments.

The second case to consider is static discharges to the exterior of the equipment chassis containing the module parts. To the extent that the MT-based connector receptacle is exposed to the outside of the equipment chassis it may be subject to whatever system-level ESD test criteria that the equipment is intended to meet. The module performance exceeds typical industry equipment requirements of today.

#### **Electromagnetic Interference (EMI)**

Most equipment designs using these high-speed modules from Avago Technologies will be required to meet the requirements of FCC in the United States, CENELEC EN55022 (CISPR 22) in Europe and VCCI in Japan. These modules, with their shielded design, perform to the limits listed in Table 1 to assist the designer in the management of the overall equipment EMI performance.

#### Immunity

Equipment utilizing these modules will be subject to radio frequency electromagnetic fields in some environments. These modules have good immunity to such fields due to their shielded design.

#### **Eye Safety**

These 850 nm VCSEL-based transceiver modules provide eye safety by design.

The HFBR-7934WZ has been registered with CDRH and certified by TUV as a Class 1M device under Amendment 2 of IEC 60825-1. See the Regulatory Compliannce Table for further detail. If Class 1M exposure is possible, a safety-warning label should be placed on the product stating the following:

#### LASER RADIATION

DO NOT VIEW DIRECTLY WITH OPTICAL INSTRUMENTS. CLASS 1M LASER PRODUCT

#### MTP<sup>®</sup>(MPO) Optics Cleaning Statement

The optical port has recessed optics that are visible through the nose of the port. The port plug provided should be installed whenever a fiber cable is not connected. This ensures the optics remain clean and no cleaning should be necessary. In the event of the optics being contaminated, forced nitrogen or dry clean air at less than 20 psi is the recommended cleaning agent. The features of the optical port and guide pins preclude the use of any solid instrument. Liquids are not advised due to potential damage.

Application of wave soldering, reflow soldering and/or aqueous wash processes with the HFBR-7934WZ modules device on board is not recommended as damage may occur.

Normal handling precautions for electrostatic sensitive devices should be taken (see ESD section).

#### Table 1 - Regulatory Compliance

| Feature                                                         | Test Method                                                                                                                                                                         | Performance                                                                                                                                      |
|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Electrostatic Discharge<br>(ESD to the Electrical Pads)         | JEDEC Human Body (HBM)<br>(JESD22-A114-B)                                                                                                                                           | Module > 1000 V                                                                                                                                  |
| Electrostatic Discharge                                         | JEDEC Machine Model (MM)<br>Variation of IEC 61000-4-2                                                                                                                              | Module > 50 V                                                                                                                                    |
| Electrostatic Discharge<br>(ESD to the Connector<br>Receptacle) | variation of fec 61000-4-2                                                                                                                                                          | Typically withstand at least 6 kV<br>(module biased) without damage when the<br>connector receptacle is contacted by a Human<br>Body Model probe |
| Electromagnetic Interfer-<br>ence (EMI)                         | FCC Class B<br>CENELEC EN55022 Class B<br>(CISPR 22A) VCCI Class 1                                                                                                                  | Typically pass with 5 dB margin.<br>(See Notes 24 and 25)                                                                                        |
| Immunity                                                        | Variation of IEC 61000-4-3                                                                                                                                                          | Typically show no measurable effect from a 10<br>V/m field swept from 80 MHz to 1 GHz applied<br>to the module without a chassis enclosure.      |
| Laser Eye Safety<br>and Equipment Type<br>Testing               | IEC 60825-1 Amendment 2<br>CFR 21 Section 1040                                                                                                                                      | IEC AEL & US FDA CDRH Class 1M<br>CDRH Accession Number: 9720151-22<br>TUV Bauart License: E2171095.04                                           |
| Component<br>Recognition                                        | Underwriters Laboratories and Canadian Stan-<br>dards Association Joint Component Recogni-<br>tion for Information Technology Equipment<br>Including Electrical Business Equipment. | UL File Number: E173874                                                                                                                          |
| RoHS Compliance                                                 |                                                                                                                                                                                     | Less than 1000 ppm of cadmium, lead, mercury,<br>hexavalent chromium,polybrominated biphe-<br>nyls, and polybrominated biphenyl ethers.          |

Notes:

EMI performance only refers to shielded version (HFBR-7934EWZ and HFBR-7934HEWZ).
 EMI performance could be improved by connecting the following pads to electrical ground : C9, G7 and H9.

#### 4+4 Transceiver Module Pad Assignment - HFBR-7934WZ

|    | к                    | J                    | н                    | G                   | F                  | E                  | D                  | C                  | В                  | A                  |
|----|----------------------|----------------------|----------------------|---------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| 1  | DOUT00-              | V <sub>EE</sub> RX   | DOUT03+              | V <sub>EE</sub> RX  | V <sub>EE</sub> RX | V <sub>EE</sub> TX | V <sub>EE</sub> тх | DIN03-             | V <sub>EE</sub> ТХ | DIN00+             |
| 2  | DOUT00+              | V <sub>EE</sub> RX   | DOUT03-              | V <sub>EE</sub> RX  | V <sub>EE</sub> RX | V <sub>EE</sub> TX | V <sub>EE</sub> TX | DIN03+             | V <sub>EE</sub> тх | DIN00-             |
| 3  | V <sub>EE</sub> RX   | V <sub>EE</sub> RX   | V <sub>EE</sub> RX   | V <sub>EE</sub> RX  | V <sub>EE</sub> RX | V <sub>EE</sub> TX | V <sub>EE</sub> TX | V <sub>EE</sub> тх | V <sub>EE</sub> TX | V <sub>EE</sub> TX |
| 4  | DOUT1+               | V <sub>EE</sub> RX   | DOUT02-              | DNC                 | DNC                | DNC                | DNC                | DIN02+             | V <sub>EE</sub> TX | DIN01-             |
| 5  | DOUT1-               | V <sub>EE</sub> RX   | DOUT02+              | DNC                 | DNC                | DNC                | DNC                | DIN02-             | V <sub>EE</sub> TX | DIN01+             |
| 6  | V <sub>EE</sub> RX   | V <sub>EE</sub> RX   | V <sub>EE</sub> RX   | DNC                 | DNC                | DNC                | DNC                | V <sub>EE</sub> TX | V <sub>EE</sub> TX | V <sub>EE</sub> TX |
| 7  | V <sub>CC</sub> B RX | V <sub>CC</sub> B RX | V <sub>CC</sub> B RX | DNC                 | DNC                | DNC                | DNC                | V <sub>CC</sub> TX | V <sub>CC</sub> TX | V <sub>CC</sub> TX |
| 8  | DNC                  | Reserved<br>TBD MSA  | Reserved<br>TBD MSA  | Reserved<br>TBD MSA | DNC                | TX_DIS             | TX_EN              | DNC                | DNC                | DNC                |
| 9  | DNC                  | Reserved<br>TBD MSA  | Reserved<br>TBD MSA  | SD                  | DNC                | RESET*             | FAULT*             | DNC                | DNC                | DNC                |
| 10 | V <sub>CC</sub> A RX | V <sub>CC</sub> A RX | V <sub>EE</sub> RX   | DNC                 | DNC                | DNC                | DNC                | V <sub>EE</sub> TX | V <sub>CC</sub> TX | V <sub>CC</sub> TX |

TOP VIEW (PCB LAYOUT) (10 x 10 ARRAY)

| Symbol                                            | Functional Description                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Din Ch 0 - 3 +/-<br>through<br>Din Ch 0 - 3 +/-   | Transmitter differential data inputs for channels 0 through 3: Data inputs are CML compatible.                                                                                                                                                                                                                                                                                                                  |
| TX_DIS                                            | Transmitter Disable: LVCMOS Input (Internal pull down). Control input used to turn off the transmitter optical outputs. High Active. VCSEL array is off when High. Normal operation is enabled when Low.                                                                                                                                                                                                        |
| TX_EN                                             | Transmitter Enable: LVCMOS Input (Internal pull up). Control input used to enable the trans-<br>mitter optical outputs. High Active. VCSEL array is off when Low. Normal operation is enabled when High.                                                                                                                                                                                                        |
| TX_FAULT*                                         | Transmitter Fault: LVCMOS Output. Transmitter status output indicating an eye-safety over-cur-<br>rent condition for any VCSEL, an out of temperature range condition and/or a calibration data<br>corruption detection. High output state indicates normal operation. Low output state indicates<br>the fault condition. An asserted FAULT* condition disables the VCSEL array and is cleared by<br>TX_RESET*. |
| TX_RESET*                                         | Transmitter Reset: LVCMOS Input (Internal pull up). Control input used to reset the transmitter logic functions. Active Low. VCSEL array is off when Low. Normal operation is enabled when High.                                                                                                                                                                                                                |
| V <sub>EE</sub> _TX                               | Transmitter signal common. All transmitter voltages are referenced to this potential unless oth-<br>erwise stated. Directly connect these pads to the PC board transmitter ground plane.                                                                                                                                                                                                                        |
| V <sub>CC</sub> _TX                               | Transmitter power supply.                                                                                                                                                                                                                                                                                                                                                                                       |
| Dout Ch 0 - 3 +/-<br>through<br>Dout Ch 0 - 3 +/- | Receiver differential data outputs for channels 0 through 3: Data outputs are CML compatible.<br>Data outputs are squelched for de-asserted Signal Detect.                                                                                                                                                                                                                                                      |
| SD                                                | Receiver Signal Detect: LVCMOS Output. Receiver status output indicating valid signal in all channels. High output state (asserted) indicates valid optical inputs to each and every channel. Low output state (de-asserted) indicates loss of signal at any of the monitored receiver inputs. All channels are monitored.                                                                                      |
| DNC                                               | Do NOT Connect. Do not connect to any electrical potential.                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>EE_</sub> RX                               | Receiver signal common. All receiver voltages are referenced to this potential unless otherwise stated. Directly connect these pads to the PC board receiver ground plane.                                                                                                                                                                                                                                      |
| V <sub>CC</sub> A_RX                              | Pin preamplifier power supply rail.                                                                                                                                                                                                                                                                                                                                                                             |
| V <sub>CC</sub> B_RX                              | Receiver quantizer power supply rail.                                                                                                                                                                                                                                                                                                                                                                           |
| minimize the impact of                            | can be connected to the same power supply. However, to insure maximum receiver sensitivity and f noise from the power supply, it is recommended to keep the power supplies separate and to use the supply filtering network on V <sub>CC</sub> A_RX (see Figure 8).                                                                                                                                             |
| Module Case                                       | Transceiver Case Common. Transceiver Case Common incorporates all exposed conductive sur-<br>faces and is electrically isolated from Transmitter Signal Common and Receiver Signal Common.                                                                                                                                                                                                                      |



Figure 8 - Recommended power supply filter



AC COUPLING CAPACITORS (DC BLOCKING CAPACITORS) SHOULD BE USED TO CONNECT DATA OUTPUTS TO THE LOAD. THE DIFFERENTIAL DATA PAIR SHOULD BE TERMINATED WITH A DIFFERENTIAL LOAD, RDL, OF 100  $\mid$  USING EITHER AN INTERNAL LOAD, ZIN, AS SHOWN ABOVE, OR AN EXTERNAL LOAD, IF NECESSARY.

#### Figure 9 - Recommended AC coupling and data signal termination



Figure 10 - Differential signals



Figure 11 - Transmitter data input equivalent circuit



Figure 12 - Receiver data output equivalent circuit.



Figure 13 - Transmitter FAULT\* signal timing diagram



Figure 14 - Transmitter RESET\* timing diagram







NOTE <sup>[1]</sup>. TX\_DIS, WHICH IS NOT SHOWN, IS THE FUNCTIONAL COMPLEMENT OF TX\_EN.

Figure 16 - Transmitter fault recovery via TX\_EN timing diagram



Figure 17. Typical Transmitter Power-Up Sequence

#### **Ordering Information**

The HFBR-7934WZ product is available for production orders through the Avago Technologies Component Field Sales Office.

- HFBR-7934WZ No EMI Nose Shield, with heatsink
- HFBR-7934EWZ with EMI Nose Shield, with heatsink
- HFBR-7934HWZ No heatsink, No EMI Nose Shield
- HFBR-7934EHWZ No heatsink, with EMI Nose Shield

For product information and a complete list of distributors, please go to our web site: www.avagotech.com

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries. Data subject to change. Copyright © 2005-2013 Avago Technologies. All rights reserved. AV02-1185EN - January 29, 2013

