# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# HI-5200 10 Base-T/100Base-TX Physical Layer Transceiver with Extended Temperature Operation

May 2018

# Table of Contents

| 1. | Gene                     | General Description7 |                                     |    |  |  |  |  |
|----|--------------------------|----------------------|-------------------------------------|----|--|--|--|--|
| 2. | Featu                    | ıres                 |                                     | 7  |  |  |  |  |
| 3. | Pin C                    | onfigura             | ations (Top)                        | 8  |  |  |  |  |
| 4. | Block                    | Diagra               | m                                   | 9  |  |  |  |  |
| 5. | Pin D                    | escriptio            | ons                                 |    |  |  |  |  |
|    | 5.1.                     | Strappi              | ng Options                          | 13 |  |  |  |  |
| 6. | Funct                    | tional De            | escription                          |    |  |  |  |  |
|    | 6.1.                     | 100Bas               | e-TX Transmit                       | 15 |  |  |  |  |
|    | 6.2.                     | 100Bas               | e-TX Receive                        | 15 |  |  |  |  |
|    | 6.3.                     | PLL Clo              | ock Synthesizer                     | 15 |  |  |  |  |
|    | 6.4.                     | Scramb               | oler/De-Scrambler (100Base-TX only) | 16 |  |  |  |  |
|    | 6.5.                     | 10Base               | e-T Transmit                        | 16 |  |  |  |  |
|    | 6.6.                     | 10Base               | e-T Receive                         | 16 |  |  |  |  |
|    | 6.7.                     | SQE an               | nd Jabber Function (10Base-T only)  | 16 |  |  |  |  |
|    | 6.8.                     | Auto-Ne              | egotiation                          | 16 |  |  |  |  |
|    | 6.9.                     | MII Mar              | nagement (MIIM) Interface           |    |  |  |  |  |
|    | 6.10.                    |                      |                                     |    |  |  |  |  |
|    | 6.11. MII Data Interface |                      |                                     |    |  |  |  |  |
|    | 6.12.                    | MII Sigr             | nal Definition                      |    |  |  |  |  |
|    |                          | 6.12.1.              | Transmit Clock (TXC)                | 19 |  |  |  |  |
|    |                          | 6.12.2.              | Transmit Enable (TXEN)              |    |  |  |  |  |
|    |                          | 6.12.3.              | Transmit Data [3:0] (TXD[3:0])      | 19 |  |  |  |  |
|    |                          | 6.12.4.              | Receive Clock (RXC)                 | 20 |  |  |  |  |
|    |                          | 6.12.5.              | Receive Data Valid (RXDV)           | 20 |  |  |  |  |
|    |                          | 6.12.6.              | Receive Data [3:0] (RXD[3:0])       | 20 |  |  |  |  |
|    |                          | 6.12.7.              | Receive Error (RXER)                | 20 |  |  |  |  |
|    |                          | 6.12.8.              | Carrier Sense (CRS)                 | 20 |  |  |  |  |
|    |                          | 6.12.9.              | Collision (COL)                     | 20 |  |  |  |  |
|    | 6.13.                    | Reduce               | ed MII (RMII) Data Interface        | 21 |  |  |  |  |
|    | 6.14.                    | RMII Si              | gnal Definition                     | 21 |  |  |  |  |
|    |                          | 6.14.1.              | Reference Clock (REFCLK)            | 21 |  |  |  |  |

|     |                                    | 6.14.2.  | Transmit Enable (TXEN)                           | 22 |  |  |
|-----|------------------------------------|----------|--------------------------------------------------|----|--|--|
|     |                                    | 6.14.3.  | Transmit Data [1:0] (TXD[1:0])                   | 22 |  |  |
|     |                                    | 6.14.4.  | Carrier Sense/Receive Data Valid (CRSDV)         | 22 |  |  |
|     |                                    | 6.14.5.  | Receive Data [1:0] (RXD[1:0])                    | 22 |  |  |
|     |                                    | 6.14.6.  | Receive Error (RXER)                             | 22 |  |  |
|     |                                    | 6.14.7.  | Collision Detection                              | 22 |  |  |
|     | 6.15.                              | RMII Sig | gnal Diagram                                     | 22 |  |  |
|     | 6.16.                              | HP Auto  | MDI/MDI-X                                        | 24 |  |  |
|     |                                    | 6.16.1.  | Straight Cable                                   | 24 |  |  |
|     |                                    | 6.16.2.  | Crossover Cable                                  | 25 |  |  |
|     | 6.17.                              | Referen  | ce Clock Connection Options                      | 26 |  |  |
| 7.  | Powe                               | r Manag  | gement                                           |    |  |  |
|     | 7.1.                               | Power S  | Saving Mode                                      | 27 |  |  |
|     | 7.2.                               | Power-D  | Down Mode                                        | 27 |  |  |
|     | 7.3.                               | Referen  | ce Circuit for Power and Ground Connections      | 27 |  |  |
| 8.  | Regis                              | ter Map  |                                                  |    |  |  |
| 9.  | Regis                              | ter Desc | cription                                         |    |  |  |
|     | 9.1.                               | Register | r 0h – Basic Control                             |    |  |  |
|     | 9.2.                               | Register | 1h – Basic Status                                | 31 |  |  |
|     | 9.3.                               | Register | 2h – PHY Identifier 1                            | 31 |  |  |
|     | 9.4.                               | Register | 3h – PHY Identifier 2                            | 32 |  |  |
|     | 9.5.                               | Register | 4h – Auto-Negotiation Advertisement              | 32 |  |  |
|     | 9.6.                               |          | 5h – Auto-Negotiation Link Partner Ability       |    |  |  |
|     | 9.7.                               | Register | 6h – Auto-Negotiation Expansion                  | 34 |  |  |
|     | 9.8.                               | Register | 7 7h – Auto-Negotiation Next Page                | 34 |  |  |
|     | 9.9.                               | Register | <sup>r</sup> 8h – Link Partner Next Page Ability | 35 |  |  |
|     | 9.10.                              | Register | r 14h – MII Control                              |    |  |  |
|     | 9.11.                              | Register | 15h – RXER Counter                               | 36 |  |  |
|     | 9.12.                              |          |                                                  |    |  |  |
|     | 9.13. Register 1Eh – PHY Control 1 |          |                                                  |    |  |  |
|     | 9.14.                              | Register | 1Fh – PHY Control 2                              | 39 |  |  |
| 10. | Absol                              | ute Max  | imum Ratings <sup>1</sup>                        | 41 |  |  |
| 11. | Opera                              | ating Ra | tings <sup>3</sup>                               | 41 |  |  |

| 12. | Electr                                        | ical Characteristics <sup>1</sup>         | 42   |  |  |  |  |
|-----|-----------------------------------------------|-------------------------------------------|------|--|--|--|--|
|     | 12.1.                                         | Recommended Transformer Characteristics   | 43   |  |  |  |  |
|     | 12.2.                                         | Typical Reference Crystal Characteristics | 43   |  |  |  |  |
| 13. | Timing                                        | g Diagrams                                | . 44 |  |  |  |  |
|     | 13.1.                                         | MII Timing                                | 44   |  |  |  |  |
|     | 13.2.                                         | RMII Timing                               | 49   |  |  |  |  |
|     | 13.3.                                         | Auto-Negotiation Timing                   | 50   |  |  |  |  |
|     | 13.4.                                         | MDC/MDIO Timing                           | 51   |  |  |  |  |
|     | 13.5.                                         | Power-Up/Reset Timing                     | 52   |  |  |  |  |
| 14. | Reset                                         | Circuits                                  | . 53 |  |  |  |  |
| 15. | . Reference Circuits for LED Strapping Pins54 |                                           |      |  |  |  |  |
| 16. | . Recommended Single Port Magnetics 55        |                                           |      |  |  |  |  |
| 17. | Ordering Information                          |                                           |      |  |  |  |  |
| 18. | 8. Revision History                           |                                           |      |  |  |  |  |
| 19. | . Package Dimensions                          |                                           |      |  |  |  |  |

# List of Figures

| Figure 1. HI-5200: 32-Pin Plastic 5mm x 5mm QFN                                        | 8    |
|----------------------------------------------------------------------------------------|------|
| Figure 2. HI-5200: 32-Pin Plastic 9mm x 9mm TQFP                                       | 8    |
| Figure 3. HI-5200 Block Diagram                                                        | 9    |
| Figure 4. Auto Negotiation Flow Chart                                                  | . 17 |
| Figure 5. HI-5200 RMII Interface                                                       | . 23 |
| Figure 6. Typical Straight Cable Connection                                            | . 24 |
| Figure 7. Typical Crossover Cable Connection                                           | . 25 |
| Figure 8. a) 25MHz Crystal or b) 25MHz Oscillator Reference Clock for HI-5200 MII Mode | . 26 |
| Figure 9. 50MHz Reference Clock for HI-5200 RMII Mode                                  | . 26 |
| Figure 10. HI-5200 Power and Ground Connections                                        | . 27 |
| Figure 11. MII SQE Timing (10Base-T)                                                   | . 44 |
| Figure 12. MII Transmit Timing (10Base-T)                                              | . 45 |
| Figure 13. MII Receive Timing (10Base-T)                                               | . 46 |
| Figure 14. MII Transmit Timing (100Base-Tx)                                            | . 47 |
| Figure 15. MII Receive Timing (100Base-Tx)                                             | . 48 |
| Figure 16. RMII Transmit Timing                                                        | . 49 |
| Figure 17. RMII Receive Timing                                                         | . 49 |
| Figure 18. Auto-Negotiation Fast Link Pulse (FLP) Timing                               | . 50 |
| Figure 19. MDC/MDIO Timing                                                             | . 51 |
| Figure 20. Power-Up/Reset Timing                                                       | . 52 |
| Figure 21. Recommended Reset Circuit                                                   | . 53 |
| Figure 22. Recommended Reset Circuit for interfacing with CPU/FPGA Reset Output        | . 53 |
| Figure 23. Reference Circuits for LED Strapping Pins                                   | . 54 |

# List of Tables

| Table 1. HI-5200 Pin Descriptions                                  |    |
|--------------------------------------------------------------------|----|
| Table 2. HI-5200 Strapping Options                                 |    |
| Table 3. MII Management Frame Format                               |    |
| Table 4. MII Signal Definition                                     |    |
| Table 5. HI-5200 RMII Signal Definition                            | 21 |
| Table 6. MDI/MDI-X Pin Description                                 | 24 |
| Table 7. HI-5200 Power and Ground Connections                      |    |
| Table 8. MII SQE Timing (10Base-T) Parameters                      |    |
| Table 9. MII Transmit Timing (10Base-T) Parameters                 |    |
| Table 10. MII Receive Timing (10Base-T) Parameters                 |    |
| Table 11. MII Transmit Timing (100Base-Tx) Parameters              |    |
| Table 12. MII Receive Timing (100Base-Tx) Parameters               |    |
| Table 13. RMII Timing Parameters                                   |    |
| Table 14. Auto-Negotiation Fast Link Pulse (FLP) Timing Parameters |    |
| Table 15. MDC/MDIO Timing Parameters                               | 51 |
| Table 16. Power-Up/Reset Timing Parameters                         |    |

# 1. General Description

The HI-5200 is a single supply 10Base-T/100Base-TX physical layer transceiver, which provides MII/RMII interfaces to transmit and receive data.

HP Auto MDI/MDI-X provides the most robust solution for eliminating the need to differentiate between crossover and straight-through cables. An optional interrupt pin provides status updates to the external controller, avoiding the need for continuous polling.

The HI-5200 is available in 32-pin QFN (5mm x 5mm) or QFP packages. The device is capable of enhanced ( $-40^{\circ}$ C to  $+105^{\circ}$ C) and extended ( $-55^{\circ}$ C to  $+125^{\circ}$ C) operating temperature ranges.

# 2. Features

- Single-chip 10Base-T/100Base-TX physical layer solution with auto-negotiation
- · Pin selectable 10Base-T or 100Base-Tx at power-up/reset with auto-negotiation disable option
- Fully compliant to IEEE 802.3u standard
- Low power CMOS design, power consumption of <180mW
- HP auto MDI/MDI-X for reliable detection and correction for straight-through and crossover cables with disable and enable option
- · Robust operation over standard cables
- · Power down and power saving modes
- · MII interface support
- RMII interface support with external 50MHz system clock
- MIIM (MDC/MDIO) management bus to 6.25MHz for rapid PHY register configuration
- Interrupt pin option
- · Programmable LED outputs for link, activity and speed
- ESD rating (6kV)
- Single power supply (3.3V)
- Built-in 1.8V regulator for core
- Enhanced (-40°C to +105°C) and extended (-55°C to +125°C) operating temperature ranges
- Full range of supporting magnetics available in both industrial and extended operating temperature ranges
- Available in a 32-pin QFN (5mm x 5mm) or thermally enhanced QFP packages

# 3. Pin Configurations (Top)



Figure 1. HI-5200: 32-Pin Plastic 5mm x 5mm QFN



Figure 2. HI-5200: 32-Pin Plastic 9mm x 9mm TQFP

# 4. Block Diagram



Figure 3. HI-5200 Block Diagram

# 5. Pin Descriptions

| Table 1. H | HI-5200 Pin | Descriptions |
|------------|-------------|--------------|
|------------|-------------|--------------|

| Pin Number     Pin Name     Function <sup>(1)</sup>  |                | Function <sup>(1)</sup>                                                                                                                | Description                                                                                                                            |                                        |                                     |
|------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------|
| 1                                                    | GND            | Gnd                                                                                                                                    | Ground.                                                                                                                                |                                        |                                     |
|                                                      |                | _                                                                                                                                      | 1.8V Analog V <sub>DD</sub>                                                                                                            |                                        |                                     |
| 2                                                    | VDDPLL_1.8     | Р                                                                                                                                      | Decouple with 1.0pF and 0.1pF capacitors to ground.                                                                                    |                                        |                                     |
| 3                                                    | VDDA_3.3       | Р                                                                                                                                      | 3.3V Analog V <sub>DD</sub> .                                                                                                          |                                        |                                     |
| 4                                                    | RX-            | I/O                                                                                                                                    | Physical receive or transmit signal (- differential).                                                                                  |                                        |                                     |
| 5                                                    | RX+            | I/O                                                                                                                                    | Physical receive or transmit signal (+ differential).                                                                                  |                                        |                                     |
| 6                                                    | TX-            | I/O                                                                                                                                    | Physical transmit or receive signal (- differential).                                                                                  |                                        |                                     |
| 7                                                    | TX+            | I/O                                                                                                                                    | Physical transmit or receive signal (+ differential).                                                                                  |                                        |                                     |
|                                                      |                |                                                                                                                                        | Crystal Feedback.                                                                                                                      |                                        |                                     |
| 8                                                    | хо             | Ο                                                                                                                                      | This pin is used only in MII mode when a 25MHz crystal is used.                                                                        |                                        |                                     |
| Ŭ                                                    |                | 0                                                                                                                                      | This pin is a no connect if oscillator or external clock source is used, or if RMII mode is selected.                                  |                                        |                                     |
|                                                      |                | I                                                                                                                                      | Crystal / Oscillator / External Clock Input:                                                                                           |                                        |                                     |
| 9                                                    | XI /<br>REFCLK |                                                                                                                                        | MII Mode: 25MHz ± 50ppm (crystal, oscillator or external clock)                                                                        |                                        |                                     |
|                                                      |                |                                                                                                                                        | <b>RMII Mode:</b> 50MHz ± 50ppm (oscillator or external clock only)                                                                    |                                        |                                     |
|                                                      |                | I/O                                                                                                                                    | Set physical transmit output current.                                                                                                  |                                        |                                     |
| 10                                                   | REXT           |                                                                                                                                        | Connect a $6.49k\Omega$ resistor in parallel with a 100pF capacitor to ground on this pin. See HI-5200 reference schematics.           |                                        |                                     |
| 11                                                   | ΜΠΙΟ           | MDIO                                                                                                                                   | MDIO I/O                                                                                                                               | 1/0                                    | Management Interface (MII) Data I/O |
|                                                      |                | 1/0                                                                                                                                    | This pin requires an external 4.7kΩ pull-up resistor.                                                                                  |                                        |                                     |
| 12                                                   | MDC            | 12 MDC                                                                                                                                 |                                                                                                                                        | Management Interface (MII) Clock Input |                                     |
|                                                      |                |                                                                                                                                        | This pin is synchronous to the MDIO data interface.                                                                                    |                                        |                                     |
|                                                      |                | MII Mode: Receive Data Output[3] <sup>(2)</sup> .                                                                                      |                                                                                                                                        |                                        |                                     |
| 13                                                   | PHYAD0         | lpu/O                                                                                                                                  | <b>Config Mode:</b> The pull-up/pull-down value is latched as PHYADDR[0] during power-up / reset. See "Strapping Options" for details. |                                        |                                     |
|                                                      | RXD2 /         |                                                                                                                                        | MII Mode: Receive Data Output[2] <sup>(2)</sup> .                                                                                      |                                        |                                     |
| 14 PHYAD1 I IPa/O Config Mode: The pull-up/pull-down |                | <b>Config Mode:</b> The pull-up/pull-down value is latched as PHYADDR[1] during power-up / reset. See "Strapping Options" for details. |                                                                                                                                        |                                        |                                     |
|                                                      | RXD1 /         |                                                                                                                                        | MII Mode: Receive Data Output[1] <sup>(2)</sup> .                                                                                      |                                        |                                     |
| 15                                                   | RXD[1] /       | lpd/O                                                                                                                                  | RMII Mode: Receive Data Output[1] <sup>(3)</sup> .                                                                                     |                                        |                                     |
|                                                      | PHYAD2         |                                                                                                                                        | <b>Config Mode:</b> The pull-up/pull-down value is latched as PHYADDR[2] during power-up / reset. See "Strapping Options" for details. |                                        |                                     |

| Pin Number | Pin Name           | Function <sup>(1)</sup> | Description                                                                                                                         |                                  |
|------------|--------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
|            |                    |                         | MII Mode: Receive Data Output[0] <sup>(2)</sup> .                                                                                   |                                  |
| 16         | RXD0 /<br>RXD[0] / | lpu/O                   | RMII Mode: Receive Data Output[0] <sup>(3)</sup> .                                                                                  |                                  |
|            | DUPLEX             |                         | <b>Config Mode:</b> Latched as DUPLEX (register 0h, bit 8) during power-up / reset. See "Strapping Options" for details.            |                                  |
| 17         | VDDIO_3.3          | Р                       | 3.3V Digital V <sub>DD</sub> .                                                                                                      |                                  |
|            |                    |                         | MII Mode: Receive Data Valid Output.                                                                                                |                                  |
| 18         | RXDV /<br>CRSDV /  | Ipd/O                   | RMII Mode: Carrier Sense/Receive Data Valid Output.                                                                                 |                                  |
|            | CONFIG2            |                         | <b>Config Mode:</b> The pull-up/pull-down value is latched as CONFIG2 during power-up / reset. See "Strapping Options" for details. |                                  |
| 19         | RXC                | 0                       | MII Mode: Receive Clock Output.                                                                                                     |                                  |
|            |                    |                         | MII Mode: Receive Error Output.                                                                                                     |                                  |
| 20         | RXER /<br>RX ER /  | lpd/O                   | RMII Mode: Receive Error Output.                                                                                                    |                                  |
|            | ISO                | ipu/O                   | <b>Config Mode:</b> The pull-up/pull-down value is latched as ISOLATE during power-up / reset. See "Strapping Options" for details. |                                  |
|            | INTRP              | Ори                     | Programmable Interrupt Output                                                                                                       |                                  |
| 21         |                    |                         | Register 1Bh is the Interrupt Control/Status Register for programming the interrupt conditions and reading the interrupt status.    |                                  |
|            |                    |                         | Register 1Fh bit 9 sets the interrupt output to active low (default) or active high.                                                |                                  |
| 22         | TXC                | 0                       | MII Mode: Transmit Clock Output.                                                                                                    |                                  |
|            | TXEN /             | TXEN /                  |                                                                                                                                     | MII Mode: Transmit Enable Input. |
| 23         | TX_EN              |                         | RMII Mode: Transmit Enable Input.                                                                                                   |                                  |
| 24         | TXD0 /             |                         | <b>MII Mode:</b> Transmit Data Input[0] <sup>(4)</sup> .                                                                            |                                  |
| 24         | TXD[0]             |                         | RMII Mode: Transmit Data Input[0] <sup>(5)</sup> .                                                                                  |                                  |
| 25         | TXD1 /             |                         | <b>MII Mode:</b> Transmit Data Input[1] <sup>(4)</sup> .                                                                            |                                  |
|            | TXD[1]             |                         | <b>RMII Mode:</b> Transmit Data Input[1] <sup>(5)</sup> .                                                                           |                                  |
| 26         | TXD2               | I                       | <b>MII Mode:</b> Transmit Data Input[2] <sup>(4)</sup> . Connect to GND in RMII Mode.                                               |                                  |
| 27         | TXD3               |                         | <b>MII Mode:</b> Transmit Data Input[3] <sup>(4)</sup> . Connect to GND in RMII Mode.                                               |                                  |
|            | COL/               |                         | MII Mode: Collision Detect Output.                                                                                                  |                                  |
| 29         | CONFIG0            | lpd/O                   | <b>Config Mode:</b> The pull-up/pull-down value is latched as CONFIG0 during power-up / reset. See "Strapping Options" for details. |                                  |
|            |                    |                         | MII Mode: Carrier Sense Output.                                                                                                     |                                  |
| 29         | CRS /<br>CONFIG1   | lpd/O                   | <b>Config Mode:</b> The pull-up/pull-down value is latched as CONFIG1 during power-up / reset. See "Strapping Options" for details. |                                  |

| Pin Number        | Pin Name    | Function <sup>(1)</sup> | Description                                                                                                                                                                                                                                                                                               |                                                                                        |                                     |  |  |
|-------------------|-------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------|--|--|
|                   |             |                         | LED Mode: Programmable LED0 Output.                                                                                                                                                                                                                                                                       |                                                                                        |                                     |  |  |
|                   |             |                         | <b>Config Mode:</b> Latched as Auto-Negotiation Enable (register 0h, bit 12) during power-up / reset. See "Strapping Options" for details.                                                                                                                                                                |                                                                                        |                                     |  |  |
|                   |             |                         | The LED0 pin is progra defined as follows:                                                                                                                                                                                                                                                                | The LED0 pin is programmable via register 1Eh bits [15:14], and is defined as follows: |                                     |  |  |
|                   |             |                         | LED Mode = [00] (regis                                                                                                                                                                                                                                                                                    | ster 1Eh [15:14] = [0:0])                                                              |                                     |  |  |
|                   |             |                         | Link/Activity                                                                                                                                                                                                                                                                                             | LED0 Pin State                                                                         | LED Definition                      |  |  |
|                   |             |                         | No Link                                                                                                                                                                                                                                                                                                   | Н                                                                                      | OFF                                 |  |  |
|                   | LED0 /      |                         | Link                                                                                                                                                                                                                                                                                                      | L                                                                                      | ON                                  |  |  |
| 30                | NWAYEN      | lpu/O                   | Activity                                                                                                                                                                                                                                                                                                  | Toggle                                                                                 | Blinking                            |  |  |
|                   |             |                         |                                                                                                                                                                                                                                                                                                           | ster 1Eh [15:14] = [0:1])                                                              |                                     |  |  |
|                   |             |                         | Link                                                                                                                                                                                                                                                                                                      | LED0 Pin State                                                                         | LED Definition                      |  |  |
|                   |             |                         | No Link                                                                                                                                                                                                                                                                                                   | Н                                                                                      | OFF                                 |  |  |
|                   |             |                         | Link                                                                                                                                                                                                                                                                                                      | L                                                                                      | ON                                  |  |  |
|                   |             |                         | LED Mode: Programmable LED1 Output /<br>Config Mode: Latched as SPEED (register 0h, bit 13) during power-u<br>/ reset. See "Strapping Options" for details.<br>The LED1 pin is programmable via register 1Eh bits [15:14], and i<br>defined as follows:<br>LED Mode = [00] (register 1Eh [15:14] = [0:0]) |                                                                                        |                                     |  |  |
|                   |             |                         | Speed                                                                                                                                                                                                                                                                                                     | LED1 Pin State                                                                         | LED Definition                      |  |  |
|                   |             |                         | 10BT                                                                                                                                                                                                                                                                                                      | Н                                                                                      | OFF                                 |  |  |
| 31                | LED1 /      | Ipu/O                   | 100BT                                                                                                                                                                                                                                                                                                     | L                                                                                      | ON                                  |  |  |
|                   | SPEED       |                         | LED Mode = [01] (regist<br>Activity<br>No Activity<br>Activity<br>LED Mode = [10] or [11]<br>Reserved.                                                                                                                                                                                                    | ster 1Eh [15:14] = [0:1])<br>LED1 Pin State<br>H<br>Toggle                             | LED Definition     OFF     Blinking |  |  |
| 32                | DOT#        | I                       |                                                                                                                                                                                                                                                                                                           |                                                                                        |                                     |  |  |
| PACKAGE<br>PADDLE | RST#<br>GND | Gnd                     | Chip Reset (active low).<br>Ground.                                                                                                                                                                                                                                                                       |                                                                                        |                                     |  |  |

#### Notes:

- P = Power supply. Gnd = Ground.
  I = Input.
  O = Output.
  I/O = Bi-directional.
  Opu = Output with internal pull-up (40K ± 30%).
  Ipu/O = Input with internal pull-up (40K ± 30%) during power-up/reset; output pin otherwise.
  Ipd/O = Input with internal pull-down (40K ± 30%) during power-up/reset; output pin otherwise.
- 2. MII Rx Mode: The RXD[3..0] bits are synchronous with RXCLK. When RXDV is asserted, RXD[3..0] presents valid data to MAC through the MII. RXD[3..0] is invalid when RXDV is de-asserted.
- 3. RMII Rx Mode: The RXD[1:0] bits are synchronous with REF\_CLK. For each clock period in which CRS\_DV is asserted, two bits of recovered data are sent from the PHY.
- 4. MII Tx Mode: The TXD[3..0] bits are synchronous with TXCLK. When TXEN is asserted, TXD[3..0] presents valid data from the MAC through the MII. TXD[3..0] has no effect when TXEN is de-asserted.
- 5. RMII Tx Mode: The TXD[1:0] bits are synchronous with REF\_CLK. For each clock period in which TX\_EN is asserted, two bits of data are received by the PHY from the MAC.

# 5.1. Strapping Options

Pin strap-ins are latched during power-up or reset. In some systems, the MAC receive input pins may drive high during power-up or reset, and consequently cause the PHY strap-in pins on the MII/RMII signals to be latched high. In this case, it is recommended to add 1K pull-downs on these PHY strap-in pins to ensure the PHY does not strap-in to ISOLATE mode, or is not configured with an incorrect PHY Address.

| Pin<br>Number | Pin Name | Function <sup>(1)</sup> | Desci                                                                                       | ription               |                                          |
|---------------|----------|-------------------------|---------------------------------------------------------------------------------------------|-----------------------|------------------------------------------|
| 15            | PHYAD2   | Ipd/O                   | The PHY Address is latched at power-up / reset and is configurable to                       |                       |                                          |
| 14            | PHYAD1   | lpd/O                   |                                                                                             | ny value from 1 to 7. |                                          |
| 13            | PHYAD0   | lpd/O                   | O The CONFIG[2:0] strap-in pins are latched at power-up / reset and are defined as follows: |                       |                                          |
| 18            | CONFIG2  | Ipd/O                   |                                                                                             |                       | pins are latched at power-up / reset and |
| 29            | CONFIG1  | lpd/O                   |                                                                                             |                       |                                          |
|               | CONFIG0  |                         |                                                                                             | CONFIG[2:0]           | Mode                                     |
|               |          |                         |                                                                                             | 000                   | MII (default)                            |
|               |          |                         |                                                                                             | 001                   | RMII                                     |
|               |          |                         |                                                                                             | 010                   | Reserved - not used                      |
| 28            |          | FIG0 Ipd/O              |                                                                                             | 011                   | Reserved - not used                      |
|               |          |                         |                                                                                             | 100                   | MII 100Mbps Preamble Restore             |
|               |          |                         |                                                                                             | 101                   | Reserved – not used                      |
|               |          |                         |                                                                                             | 110                   | Reserved – not used                      |
|               |          |                         |                                                                                             | 111                   | Reserved – not used                      |

| Pin<br>Number | Pin Name | Function <sup>(1)</sup> | Description                                                                                                                                                                                                   |
|---------------|----------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |          |                         | ISOLATE Mode:                                                                                                                                                                                                 |
| 20            | ISO      | lpd/O                   | Pull-up = Enable<br>Pull-down (default) = Disable                                                                                                                                                             |
|               |          |                         | During power-up / reset, this pin value is latched into register 0h bit 10.                                                                                                                                   |
|               |          |                         | SPEED Mode:                                                                                                                                                                                                   |
| 31            | SPEED    | lpu/O                   | Pull-up (default) = 100Mbps<br>Pull-down = 10Mbps                                                                                                                                                             |
|               |          |                         | During power-up / reset, this pin value is latched into register 0h bit<br>13 as the Speed Select, and also is latched into register 4h (Auto-<br>Negotiation Advertisement) as the Speed capability support. |
|               | DUPLEX   | X Ipu/O                 | DUPLEX Mode:                                                                                                                                                                                                  |
| 16            |          |                         | Pull-up (default) = Half Duplex<br>Pull-down = Full Duplex                                                                                                                                                    |
|               |          |                         | During power-up / reset, this pin value is latched into register 0h bit 8 as the Duplex Mode.                                                                                                                 |
|               | NWAYEN   | NWAYEN Ipu/O            | Nway Auto-Negotiation Enable                                                                                                                                                                                  |
| 30            |          |                         | Pull-up (default) = Enable Auto-Negotiation                                                                                                                                                                   |
|               |          |                         | Pull-down = Disable Auto-Negotiation                                                                                                                                                                          |
|               |          |                         | During power-up / reset, this pin value is latched into register 0h bit 12.                                                                                                                                   |

#### Notes:

1. Ipu/O = Input with internal pull-up ( $40K \pm 30\%$ ) during power-up/reset; output pin otherwise.

Ipd/O = Input with internal pull-down (40K ± 30%) during power-up/reset; output pin otherwise.

# 6. Functional Description

The HI-5200 is a single 3.3V supply Fast Ethernet transceiver. It is fully compliant with the IEEE 802.3u Specification.

The device supports 10Base-T and 100Base-TX with HP auto MDI/MDI-X for reliable detection of and correction for straight-through and crossover cables.

The HI-5200 offers a choice of MII or RMII data interface connection with the MAC processor. The MII management bus option gives the MAC processor complete access to the HI-5200 control and status registers. Additionally, an interrupt pin eliminates the need for the processor to poll for PHY status changes.

Physical signal transmission and reception are enhanced through the use of patented analog circuitries that make the design more efficient and allow for lower power consumption and smaller chip die size.

## 6.1. 100Base-TX Transmit

The 100Base-TX transmit function performs parallel-to-serial conversion, 4B/5B coding, scrambling, NRZ-to-NRZI conversion, and MLT3 encoding and transmission.

The circuitry starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125MHz serial bit stream. The data and control stream is then converted into 4B/5B coding, followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output.

The output current is set by an external  $6.49k\Omega$  1% resistor for the 1:1 transformer ratio. It has typical rise/fall times of 4ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot and timing jitter. The wave-shaped 10Base-T output drivers are also incorporated into the 100Base-TX drivers.

# 6.2. 100Base-TX Receive

The 100Base-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion.

The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Since the amplitude loss and phase distortion is a function of the cable length, the equalizer must adjust its characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, and then tunes itself for optimization. This is an ongoing process and self-adjusts against environmental changes such as temperature variations.

Next, the equalized signal goes through a DC restoration and data conversion block. The DC restoration circuit is used to compensate for the effect of baseline wander and to improve the dynamic range. The differential data conversion circuit converts the MLT3 format back to NRZI. The slicing threshold is also adaptive.

The clock recovery circuit extracts the 125MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/5B decoder. Finally, the NRZ serial data is converted to the MII format and provided as the input data to the MAC.

# 6.3. PLL Clock Synthesizer

The HI-5200 generates 125MHz, 25MHz and 20MHz clocks for system timing. Internal clocks are generated from an external 25MHz crystal or oscillator. For the HI-5200 in RMII mode, these internal clocks are generated from an external 50MHz oscillator or system clock.

# 6.4. Scrambler/De-Scrambler (100Base-TX only)

The purpose of the scrambler is to spread the power spectrum of the signal in order to reduce EMI and baseline wander.

# 6.5. 10Base-T Transmit

The 10Base-T drivers are incorporated with the 100Base-TX drivers to allow for transmission using the same magnetics. The drivers also perform internal wave-shaping and pre-emphasize, and output 10Base-T signals with a typical amplitude of 2.5V peak. The 10Base-T signals have harmonic contents that are at least 27dB below the fundamental frequency when driven by an all-ones Manchester-encoded signal.

## 6.6. 10Base-T Receive

On the receive side, input buffer and level detecting squelch circuits are employed. A differential input receiver circuit and a PLL performs the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 400mV or with short pulse widths to prevent noise at the RX+ and RX- inputs from falsely triggering the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the HI-5200 decodes a data frame. The receive clock is kept active during idle periods in between data reception.

# 6.7. SQE and Jabber Function (10Base-T only)

In 10Base-T operation, a short pulse is put out on the COL pin after each frame is transmitted. This SQE Test is required as a test of the 10Base-T transmit/receive path. If transmit enable (TXEN) is high for more than 20ms (jabbering), the 10Base-T transmitter is disabled and COL is asserted high. If TXEN is then driven low for more than 250ms, the 10Base-T transmitter is re-enabled and COL is de-asserted (returns to low).

# 6.8. Auto-Negotiation

The HI-5200 conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3u specification. Autonegotiation is enabled by either hardware pin strapping (pin 30) or software (register 0h bit 12).

Auto-negotiation allows unshielded twisted pair (UTP) link partners to select the highest common mode of operation. Link partners advertise their capabilities to each other, and then compare their own capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the two link partners is selected as the mode of operation.

The following list shows the speed and duplex operation mode from highest to lowest.

- Priority 1: 100Base-TX, full-duplex
- Priority 2: 100Base-TX, half-duplex
- Priority 3: 10Base-T, full-duplex
- Priority 4: 10Base-T, half-duplex

If auto-negotiation is not supported or the HI-5200 link partner is forced to bypass auto-negotiation, the HI-5200 sets its operating mode by observing the signal at its receiver. This is known as parallel detection, and allows the HI-5200 to establish link by listening for a fixed signal protocol in the absence of auto-negotiation advertisement protocol.

The auto-negotiation link up process is shown in the flow chart illustrated in Figure 4.



Figure 4. Auto Negotiation Flow Chart

# 6.9. MII Management (MIIM) Interface

The HI-5200 supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input / Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the HI-5200. An external device with MIIM capability is used to read the PHY status and/or configure the PHY settings. Further details on the MIIM interface can be found in Clause 22.2.4 of the IEEE 802.3 Specification.

The MIIM interface consists of the following:

- A physical connection that incorporates the clock line (MDC) and the data line (MDIO).
- A specific protocol that operates across the aforementioned physical connection that allows a external controller to communicate with one or more PHY devices. Each HI-5200 device is assigned a unique PHY address between 1 and 7 by its PHYAD[2:0] strapping pins. Also, every device supports the broadcast PHY address 0, as defined per the IEEE 802.3 Specification, which can be used to read/write to a single device, or write to multiple HI-5200 devices simultaneously.
- A set of 16-bit MDIO registers. Register [0:6] are required, and their functions are defined per the IEEE 802.3 Specification. The additional registers are provided for expanded functionality.

Table 3 shows the MII Management frame format for the HI-5200.

|       | Preamble | Start of<br>Frame | Read/Write<br>Op Code | PHY<br>Address<br>Bits [4:0] | REG<br>Address<br>Bits [4:0] | ТА | Data Bits [15:0] | Idle |
|-------|----------|-------------------|-----------------------|------------------------------|------------------------------|----|------------------|------|
| Read  | 32 1's   | 01                | 10                    | 00AAA                        | RRRRR                        | Z0 |                  | Z    |
| Write | 32 1's   | 01                | 01                    | 00AAA                        | RRRRR                        | 10 |                  | Z    |

Table 3. MII Management Frame Format

# 6.10. Interrupt (INTRP)

INTRP (pin 21) is an optional interrupt signal that is used to inform the external controller that there has been a status update to the PHY registers. Bits[15:8] of register 1Bh are the interrupt control bits, and are used to enable and disable the conditions for asserting the INTRP signal. Bits[7:0] of register 1Bh are the interrupt status bits, and are used to indicate which interrupt conditions have occurred. The interrupt status bits are cleared after reading register 1Bh.

Bit 9 of register 1Fh sets the interrupt level to active high or active low.

# 6.11. MII Data Interface

The Media Independent Interface (MII) is specified in Clause 22 of the IEEE 802.3 Specification. It provides a common interface between physical layer and MAC layer devices, and has the following key characteristics:

- Supports 10Mbps and 100Mbps data rates.
- Uses a 25MHz reference clock, sourced by the PHY.
- Provides independent 4-bit wide (nibble) transmit and receive data paths.
- Contains two distinct groups of signals: one for transmission and the other for reception.

The HI-5200 is configured to MII mode after it is power-up or reset with the following:

- A 25MHz crystal connected to XI, XO (pins 9, 8), or an external 25MHz clock source (oscillator) connected to XI.
- CONFIG[2:0] (pins 18, 29, 28) set to '000' (default setting).

# 6.12. MII Signal Definition

Table 4 describes the MII signals. Refer to Clause 22 of the IEEE 802.3 Specification for detailed information.

| MII Signal<br>Name | Direction<br>(with respect to PHY,<br>HI-5200 signal) | Direction<br>(with respect to MAC) | Description                                              |
|--------------------|-------------------------------------------------------|------------------------------------|----------------------------------------------------------|
| TXC                | Output                                                | Input                              | Transmit Clock<br>(2.5MHz for 10Mbps; 25MHz for 100Mbps) |
| TXEN               | Input                                                 | Output                             | Transmit Enable                                          |
| TXD[3:0]           | Input                                                 | Output                             | Transmit Data [3:0]                                      |
| RXC                | Output                                                | Input                              | Receive Clock<br>(2.5MHz for 10Mbps; 25MHz for 100Mbps)  |
| RXDV               | Output                                                | Input                              | Receive Data Valid                                       |
| RXD[3:0]           | Output                                                | Input                              | Receive Data [3:0]                                       |
| RXER               | Output                                                | Input or (not required)            | Receive Error                                            |
| CRS                | Output                                                | Input                              | Carrier Sense                                            |
| COL                | Output                                                | Input                              | Collision Detection                                      |

| Table 4 | МII   | Signal  | Definition |
|---------|-------|---------|------------|
|         | 11111 | Olgriai | Demilion   |

# 6.12.1. Transmit Clock (TXC)

TXC is sourced by the PHY. It is a continuous clock that provides the timing reference for TXEN and TXD[3:0].

TXC is 2.5MHz for 10Mbps operation and 25MHz for 100Mbps operation.

# 6.12.2. Transmit Enable (TXEN)

TXEN indicates the MAC is presenting nibbles on TXD[3:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all nibbles to be transmitted are presented on the MII, and is negated prior to the first TXC following the final nibble of a frame.

TXEN transitions synchronously with respect to TXC.

# 6.12.3. Transmit Data [3:0] (TXD[3:0])

TXD[3:0] transitions synchronously with respect to TXC. When TXEN is asserted, TXD[3:0] are accepted for transmission by the PHY. TXD[3:0] is "00" to indicate idle when TXEN is de-asserted. Values other than "00" on TXD[3:0] while TXEN is de-asserted are ignored by the PHY.

# 6.12.4. Receive Clock (RXC)

RXC provides the timing reference for RXDV, RXD[3:0], and RXER.

- In 10Mbps mode, RXC is recovered from the line while carrier is active. RXC is derived from the PHY's reference clock when the line is idle, or link is down.
- In 100Mbps mode, RXC is continuously recovered from the line. If link is down, RXC is derived from the PHY's reference clock.

RXC is 2.5MHz for 10Mbps operation and 25MHz for 100Mbps operation.

#### 6.12.5. Receive Data Valid (RXDV)

RXDV is driven by the PHY to indicate that the PHY is presenting recovered and decoded nibbles on RXD[3:0].

- In 10Mbps mode, RXDV is asserted with the first nibble of the SFD (Start of Frame Delimiter), "5D", and remains asserted until the end of the frame.
- In 100Mbps mode, RXDV is asserted from the first nibble of the preamble to the last nibble of the frame. RXDV transitions synchronously with respect to RXC.

#### 6.12.6. Receive Data [3:0] (RXD[3:0])

RXD[3:0] transitions synchronously with respect to RXC. For each clock period in which RXDV is asserted, RXD[3:0] transfers a nibble of recovered data from the PHY.

## 6.12.7. Receive Error (RXER)

RXER is asserted for one or more RXC periods to indicate that a Symbol Error (e.g. a coding error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY.

RXER transitions synchronously with respect to RXC. While RXDV is de-asserted, RXER has no effect on the MAC.

#### 6.12.8. Carrier Sense (CRS)

CRS is asserted and de-asserted as follows:

- In 10Mbps mode, CRS assertion is based on the reception of valid preambles. CRS de-assertion is based on the reception of an end-of-frame (EOF) marker.
- In 100Mbps mode, CRS is asserted when a start-of-stream delimiter, or /J/K symbol pair is detected. CRS is deasserted when an end-of-stream delimiter, or /T/R symbol pair is detected. Additionally, the PMA layer de-asserts CRS if IDLE symbols are received without /T/R.

#### 6.12.9. Collision (COL)

COL is asserted in half-duplex mode whenever the transmitter and receiver are simultaneously active on the line. This is used to inform the MAC that a collision has occurred during its transmission to the PHY.

COL transitions asynchronously with respect to TXC and RXC.

# 6.13. Reduced MII (RMII) Data Interface

The Reduced Media Independent Interface (RMII) specifies a low pin count Media Independent Interface (MII). It provides a common interface between physical layer and MAC layer devices, and has the following key characteristics:

- Supports 10Mbps and 100Mbps data rates.
- Uses a 50MHz reference clock.
- Provides independent 2-bit wide (di-bit) transmit and receive data paths.
- Contains two distinct groups of signals: one for transmission and the other for reception.

The HI-5200 is configured in RMII mode after it is power-up or reset with the following:

- A 50MHz reference clock connected to REFCLK (pin 9).
- CONFIG[2:0] (pins 18, 29, 28) set to '001'.

In RMII mode, unused MII signals, TXD3 and TXD2 (pins 27 and 26 respectively), are tied to ground.

# 6.14. RMII Signal Definition

Table 5 describes the RMII signals for HI-5200. Refer to RMII Specification for detailed information.

| RMII Signal<br>Name | Direction<br>(with respect to PHY,<br>HI-5200 signal) | Direction<br>(with respect to MAC) | Description                                                                    |
|---------------------|-------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------|
| REFCLK              | Input                                                 | Input or Output                    | Synchronous 50 MHz clock reference for receive, transmit and control interface |
| TXEN                | Input                                                 | Output                             | Transmit Enable                                                                |
| TXD[1:0]            | Input                                                 | Output                             | Transmit Data [1:0]                                                            |
| CRSDV               | Output                                                | Input                              | Carrier Sense/Receive Data Valid                                               |
| RXD[1:0]            | Output                                                | Input                              | Receive Data [1:0]                                                             |
| RXER                | Output                                                | Input or (not required)            | Receive Error                                                                  |

Table 5. HI-5200 RMII Signal Definition

#### 6.14.1. Reference Clock (REFCLK)

REFCLK is a continuous 50MHz clock input that provides the timing reference for TXEN, TXD[1:0], CRSDV, RXD[1:0], and RXER.

The 50MHz REFCLK input may come from the MAC or system board (see Figure 5).

# 6.14.2. Transmit Enable (TXEN)

TXEN indicates that the MAC is presenting di-bits on TXD[1:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all di-bits to be transmitted are presented on the RMII, and is negated prior to the first REFCLK following the final di-bit of a frame.

TXEN transitions synchronously with respect to REFCLK.

## 6.14.3. Transmit Data [1:0] (TXD[1:0])

TXD[1:0] transitions synchronously with respect to REFCLK. When TXEN is asserted, TXD[1:0] are accepted for transmission by the PHY. TXD[1:0] is "00" to indicate idle when TXEN is de-asserted. Values other than "00" on TXD[1:0] while TXEN is de-asserted are ignored by the PHY.

#### 6.14.4. Carrier Sense/Receive Data Valid (CRSDV)

CRSDV is asserted by the PHY when the receive medium is non-idle. It is asserted asynchronously on detection of carrier. This is when squelch is passed in 10Mbps mode, and when 2 non-contiguous zeroes in 10 bits are detected in 100Mbps mode. Loss of carrier results in the de-assertion of CRSDV.

So long as carrier detection criteria are met, CRSDV remains asserted continuously from the first recovered di-bit of the frame through the final recovered di-bit, and it is negated prior to the first REFCLK that follows the final di-bit. The data on RXD[1:0] is considered valid once CRSDV is asserted. However, since the assertion of CRSDV is asynchronous relative to REFCLK, the data on RXD[1:0] is "00" until proper receive signal decoding takes place.

## 6.14.5. Receive Data [1:0] (RXD[1:0])

RXD[1:0] transitions synchronously to REFCLK. For each clock period in which CRSDV is asserted, RXD[1:0] transfers two bits of recovered data from the PHY. RXD[1:0] is "00" to indicate idle when CRSDV is de-asserted. Values other than "00" on RXD[1:0] while CRSDV is de-asserted are ignored by the MAC.

#### 6.14.6. Receive Error (RXER)

RXER is asserted for one or more REFCLK periods to indicate that a Symbol Error (e.g. a coding error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY.

RXER transitions synchronously with respect to REFCLK. While CRSDV is de-asserted, RXER has no effect on the MAC.

#### 6.14.7. Collision Detection

The MAC regenerates the COL signal of the MII from TXEN and CRSDV.

#### 6.15. RMII Signal Diagram

The HI-5200 RMII pin connections to the MAC are shown in Figure 5.



OR





# 6.16. HP Auto MDI/MDI-X

HP Auto MDI/MDI-X configuration eliminates the confusion of whether to use a straight cable or a crossover cable between the HI-5200 and its link partner. This feature allows the device to use either type of cable to connect with a link partner that is in either MDI or MDI-X mode. The auto-sense function detects transmit and receive pairs from the link partner, and then assigns transmit and receive pairs of the HI-5200 accordingly.

HP Auto MDI/MDI-X is enabled by default. It is disabled by writing a one to register 1Fh bit 13. MDI and MDI-X mode is selected by register 1Fh bit 14 if HP Auto MDI/MDI-X is disabled.

An isolation transformer with symmetrical transmit and receive data paths is recommended to support auto MDI/MDI-X. The IEEE 802.3 Standard defines MDI and MDI-X as shown in Table 6:

| М                | DI  | MDI-X     |        |  |
|------------------|-----|-----------|--------|--|
| RJ-45 Pin Signal |     | RJ-45 Pin | Signal |  |
| 1                | TD+ | 1         | RD+    |  |
| 2                | TD- | 2         | RD-    |  |
| 3                | RD+ | 3         | TD+    |  |
| 6                | RD- | 6         | TD-    |  |

| Table 6. MDI/MDI-X Pin Descript | ion |
|---------------------------------|-----|
|---------------------------------|-----|

#### 6.16.1. Straight Cable

A straight cable connects a MDI device to a MDI-X device, or a MDI-X device to a MDI device. Figure 6 depicts a typical straight cable connection between a NIC card (MDI) and a switch, or hub (MDI-X).



Figure 6. Typical Straight Cable Connection

#### 6.16.2. Crossover Cable

A crossover cable connects a MDI device to another MDI device, or a MDI-X device to another MDI-X device. Figure 7 depicts a typical crossover cable connection between two switches or hubs (two MDI-X devices).



Figure 7. Typical Crossover Cable Connection