Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China #### DIGITAL PHASE-FREQUENCY DETECTOR #### Typical Applications The HMC984LP4E is suitable for: - Test Equipment - · Portable Instruments - High Performance Fractional-N Frequency Synthesizers with Ultra Low Spurious Emissions - Military #### **Features** Ultra-Low Noise: - -231 dBc/Hz FOM Integer Mode - -227 dBc/Hz FOM Fractional Mode Ultra Low Spurious Emissions: - Less Than 60 dBc Fractional Spurious Differential Phase Detector Input 14-bit Reference Frequency Divider Lock Indicator Output Phase Measurement Capability GPIO (General Purpose Input/Output) Test Pin Cycle Slip Prevention Support with HMC984LP4E 24 pin, 4 x 4 mm, LP4E Package #### **Functional Diagram** #### **General Description** HMC984LP4E is a high-performance, ultra-low phase noise, SiGe BiCMOS Phase-Frequency Detector and Charge Pump targeted to be used together with the HMC983LP5E (Fractional Frequency Divider) to together form a high performance, low noise, ultra low spurious emission fractional-N frequency synthesizer. Although best performance and maximum features are achieved when used together with the HMC983LP5E, the HMC984LP4E can also be used as a stand-alone, low phase noise phase frequency detector. The HMC984LP4E can receive differential VCO input, and a reference frequency as high as 150 MHz. It features a 14-bit reference frequency R-Divider, and automatic and/or configurable Lock Detect Indicator, as well as integrated CSP (Cycle Slip Prevention) capability, when used together with the HMC983LP5E, that significantly improves frequency lock time. Integrated Charge Pump phase swap option enables seamless interfaced to VCOs and active loop filters with inverted polarity. Additional features include adjustable Charge Pump gain and offset current that improve linearity and performance, and a Soft Reset feature that resets all register to default values without having to perform a power-cycle. The HMC984LP4E is housed in a compact 24 pin 4x4 mm LP4 package. # **HMC984\* PRODUCT PAGE QUICK LINKS** Last Content Update: 02/23/2017 ## COMPARABLE PARTS 🖵 View a parametric search of comparable parts. #### **EVALUATION KITS** • HMC983/HMC984 Evaluation Board #### **DOCUMENTATION** #### **Data Sheet** • HMC984 Data Sheet #### DESIGN RESOURCES 🖳 - HMC984 Material Declaration - PCN-PDN Information - · Quality And Reliability - Symbols and Footprints ### **DISCUSSIONS** View all HMC984 EngineerZone Discussions. ### SAMPLE AND BUY 🖵 Visit the product page to see pricing options. ### TECHNICAL SUPPORT 🖳 Submit a technical question or find your regional support number. #### DOCUMENT FEEDBACK 🖳 Submit feedback for this data sheet. This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified. #### **DIGITAL PHASE-FREQUENCY DETECTOR** #### **Table 1. Electrical Specifications** TA = +25 °C, AVDD, RVDD, VDDPD1, VDDPD2, DVDD = 3 V; VCCPD, VPPCP, VDDCP = 5 V; GND = 0 V | Parameter | Parameter Conditions Min. Typ. | | Тур. | Max. | Units | |--------------------------------------|------------------------------------------------------------------------------|---------|--------|-------|--------| | Ref. Input Characteristics | | | | | | | Frequency Range | | DC | 50 | 350 | MHz | | Ref. Input Power Range | 50 Ω Source | | 6 | 12 | dBm | | Ref. Input Impedance | | | 100 3 | | ΩllpF | | Ref/-Divider Range (14-bit) | | 1 | | 16383 | | | Phase Detector (PD) | | | ' | ' | | | PD Input Internal Pull-Up Resistance | VCOp, VCOn, Each Side | | 50 | | Ω | | PD Input Current | VCOp, VCOn, 2.5 mA Steps | 12.5 | 15 | 17.5 | mA | | PD Input Voltage Swing | Single-Ended Peak-to-Peak | 625 | 750 | 875 | mV | | Fractional Mode | | | | | | | | 12 dBm Sine-Wave Input, Mode A & B | DC | 50 | 125 | MHz | | Phase Detector Frequency | 2 dBm Square-Wave Input, Mode A & B | DC | 50 | 90 | MHz | | Integer Mode | | | | | | | | 12 dBm Sine-Wave Input | DC | 50 | 175 | MHz | | Phase Detector Frequency | 2 dBm Square-Wave Input | · | | 150 | MHz | | Charge Pump (CP) | | | | | | | CP Output Current | 7-bit Programmable, 20 uA/Step, Charge<br>Pump Gain = CP Current/2π Amps/rad | 0.02 | | 2.5 | mA | | CP HiK | See "Charge Pump High Gain (HiK) Mode" section | 3.5 | | 6 | mA | | Offset Current | 7-bit Programmable,5 uA/Step | 5 | 635 | | μA | | Phase noise [1] | | | | | | | | Integer Mode | | -230 | | dBc/Hz | | | Fractional Modes A & B | | -227 | | dBc/Hz | | Floor Figure of Merit (FOM) | HiK Integer Mode | | -232 | | dBc/Hz | | | HiK Fractional Mode A | | -230 | | dBc/Hz | | | HiK Fractional Mode B | | -229 | | dBc/Hz | | | Integer Mode | | -269 | | dBc/Hz | | | Fractional Modes A & B | | -267 | | dBc/Hz | | Flicker Figure of Merit (FOM) | HiK Integer Mode | | -268 | | dBc/Hz | | | HiK Fractional Mode A | | -266 | | dBc/Hz | | | HiK Fractional Mode B | | -266 | | dBc/Hz | | Spurious [1] | | | | | | | Integer Boundary Spurs @ 2.1 GHz | Frequency offsets less than loop bandwidth FpD=50 MHz, Mode A | | -60 | -55 | dBc | | Integer Boundary Spurs @ 2.1 GHz | Frequency offsets less than loop bandwidth FpD=50 MHz, Mode B | -70 -65 | | -65 | dBc | | 1/2 Integer Boundary Spurs | F <sub>PD</sub> =50 MHz | | -75 | -70 | dBc | | 1/3 Integer Boundary Spurs | F <sub>PD</sub> =50 MHz | | -85 | -80 | dBc | [1] Measured with HMC983LP5E/HMC984LP4E as fractional-N synthesizer chip set. #### **DIGITAL PHASE-FREQUENCY DETECTOR** #### Table 1. Electrical Specifications Continued... TA = +25 °C, AVDD, RVDD, VDDPD1, VDDPD2, DVDD = 3 V; VCCPD, VPPCP, VDDCP = 5 V; GND = 0 V | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------------------|-----------------------------------------------|----------------------------|-------|------------|-------| | 1/5 Integer Boundary Spurs | Fpd=50 MHz | | -85 | | dBc | | Logic Inputs | | | | • | | | VIH Input High Voltage | | | | DVDD - 0.4 | V | | VIL Input Low Voltage | | 0.4 | | | V | | Logic Outputs | | | | • | | | VOH Output High Voltage | | | | DVDD- 0.4 | V | | VOL Output Low Voltage | | 0.4 | | | V | | DC Load | | | 1.5 | | mA | | Serial Port | | | | | | | Serial Port Clock Frequency | | | | 30 | MHz | | Power Supplies | | | | | | | AVDD, RVDD | Analog Supplies, AVDD should equal DVDD 2.8 3 | | 3.3 | V | | | VCCPD | 5 V Analog Supply for PD | 4.5 5 | | 5.5 | V | | VPPCP | CP Analog Supply | 4.5 5 | | 5.5 | V | | VDDCP | CP Digital Supply | CP Digital Supply 4.5 5 | | 5.5 | V | | DVDD, VDDPD1, VDDPD2 | Digital Supplies 2.8 3 | | 3.3 | V | | | Current Consumption | | | | | | | IDD- Total Current Consumption | | | 123.6 | | mA | | I-AVDD (3 V) | AVDD Current | | 4.8 | | mA | | I-RVDD (3 V) | Reference Path Current | | 22 | | mA | | I-VCCPD (5 V) | PD Current | | 83.5 | | mA | | I-VDDPD1 (3 V) | PD Digital Supply Current | | 2.7 | | mA | | I-VDDPD2 (3 V) | PD Digital Supply Current | | 2.7 | | mA | | I-VPPCP (5 V) | CP Analog Supply Current | CP Analog Supply Current 3 | | | mA | | I-VDDCP (5 V) | CP Digital Supply Current | 2.9 | | | mA | | I-DVDD (3 V) | Total DVDD Current | t 2 | | | mA | | Bias Reference Voltage <sup>[2]</sup> | Measured with 10 GΩ Volt Meter | 1.58 | 1.72 | 1.86 | V | <sup>[2]</sup> Bias voltage cannot drive external load. It must be measured with a 10 GΩ voltmeter such as Agilent 34410A. A typical 10 MΩ Digital Volt Meter will read erroneously. #### DIGITAL PHASE-FREQUENCY DETECTOR #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 1. HMC984LP4E & HMC983LP5E PLL Flicker FOM vs Temperature [1] Figure 3. HMC984LP4E & HMC983LP5E PLL Flicker FOM vs Frequency [1] Figure 5. HMC984LP4E & HMC983LP5E PLL Flicker FOM vs Reference Power [1] Figure 2. HMC984LP4E & HMC983LP5E PLL Floor FOM vs Temperature [1] Figure 4. HMC984LP4E & HMC983LP5E PLL Floor FOM vs Frequency [1] Figure 6. HMC984LP4E & HMC983LP5E PLL Floor FOM vs Reference Power [1] [1] Crystal frequency = 100 MHz, PFD frequency = 50 MHz, Active Loop Filter with 220 KHz Bandwidth. Measured at 4101 MHz in fractional mode and 4100 MHz in integer mode. #### DIGITAL PHASE-FREQUENCY DETECTOR # Figure 7. HMC984LP4E & HMC983LP5E PLL Flicker FOM vs CP Current [2] Figure 9. HMC984LP4E & HMC983LP5E PLL Flicker FOM vs CP Voltage [3] Figure 11. HMC984LP4E & HMC983LP5E PLL Performance at 7000.01 MHz [4] Figure 8. HMC984LP4E & HMC983LP5E PLL Floor FOM vs CP Current [2] Figure 10. HMC984LP4E & HMC983LP5E PLL Floor FOM vs CP Voltage [3] Figure 12. HMC984LP4E & HMC983LP5E PLL Performance at 4100.01 MHz [5] - [2] PLL operated in Mode B, CP Votage = 2.5 V, Active Loop Filter with 220 kHz bandwidth used - [3] Charge Pump Current = 2.5 mA - [4] Crystal frequency=100MHz, PD frequency=50MHz, CP current=2.5mA, CP offset current=255 µA, Loop bandwidth = 87 kHz, PLL in Mode B. - [5] Reference frequency=100 MHz, PD frequency=50 MHz, CP current=2.5 mA, CP offset current=280 µA, Loop bandwidth = 87 kHz, PLL in Mode B. #### DIGITAL PHASE-FREQUENCY DETECTOR # Figure 13. HMC984LP4E & HMC983LP5E PLL Performance at 2100.01 MHz [6] Figure 14. HMC984LP4E & HMC983LP5E [6] Figure 15. HMC984LP4E & HMC983LP5E PLL In Band Fractional Spurs vs. Offset Current [8] Figure 16. HMC984LP4E & HMC983LP5E PLL Floor FOM vs. RF Input Power Figure 17. HMC984LP4E & HMC983LP5E PLL Flicker FOM vs. RF Input Power Figure 18. HMC984LP4E & HMC983LP5E PLL Two-Way Auto Frequency Sweep [9] - [6] Crystal frequency=100 MHz, PFD frequency=50 MHz, CP current=2.5 mA, CP offset current=280 µA, Loop bandwidth = 87 kHz, PLL Mode - [7] Measured at 7 GHz in Integer Mode and 7.001 GHz in Fractional mode B. PD Frequency = 50 MHz, and loop filter BW = 87 kHz. Simulated results were obtained using Hittite PLL Design software. - [8] Active Loop filter bandwidth 150 kHz, measured at 10 kHz offset, PFD Frequency=50 MHz. Offset polarity should be positive for inverting configurations and negative otherwise. [9] 50 MHz PFD #### DIGITAL PHASE-FREQUENCY DETECTOR # Figure 19. HMC984LP4E & HMC983LP5E PLL One-Way Triggered Frequency Sweep [10] Figure 20. HMC984LP4E & HMC983LP5E PLL Floor FOM Vs. Sine-Wave Ref Input Level [11] Figure 21. HMC984LP4E & HMC983LP5E PLL Floor FOM Vs Square-Wave Ref Input Level [11] Figure 22. HMC984LP4E & HMC983LP5E PLL Reference Input Return Loss [12] Figure 23. HMC984LP4E & HMC983LP5E PLL Cycle Slip Prevention at 100 MHz PD [13] Figure 24. HMC984LP4E & HMC983LP5E PLL Cycle Slip Prevention at 50 MHz PD [13] - [10] Using 10 Hz external trigger. PFD frequency = 10 MHz. Measured with HMC983LP5E/HMC984LP4E fractional-N synthesizer chip set. - [11] Measured with a 100 $\Omega$ external resistor termination, resulting in 50 $\Omega$ effective input impedance of Reference. Full FOM performance up to maximum 3.3 Vpp input voltage. - [12] Measured with 100 $\Omega$ external termination AC coupled on HMC984LP4E & HMC983LP5E evaluation board. - [13]Measured with HMC983LP5E/HMC984LP4E chip set as fractional-N synthesizer. Crystal input frequency = 100 MHz, CP current = 2.5 mA, CP offset current = 245 uA, Loop filter bandwidth = 87 KHz, DSM Mode B selected. Cycle Slip Prevention (CSP) is disabled in HMC984LP4E by setting Reg 01h [4] = 0. Setting Reg 01h [4] = 1 enables CSP in the two chip PLL. #### **DIGITAL PHASE-FREQUENCY DETECTOR** Table 2. Pin Descriptions | Pin Number | Function | Description | Interface Schematic | |------------|----------------|----------------------------------------------------------|-----------------------------------------| | 1 | REF_EN | Gate control output for TCXO clock export | REF_EN O | | 2 | DTSTO | Lock Detect/GPIO bit 0 | OE | | 3 | VCOp | Positive Input Pin for PFD | VCCPD So ESD VCOP PADDLE GND | | 4 | VCOn | Negative Input Pin for PFD | VCCPD So ESD VCOn O ESD PADDLE GND | | 5 | VCCPD | 5 V Analog Supply for Differential PFD | | | 6,7 | VDDPD1, VDDPD2 | 3 V Phase Detector Supply 1, 3 V Phase Detector Supply 2 | | | 8 | VDDCP | 5 V Charge Pump Supply | | #### **DIGITAL PHASE-FREQUENCY DETECTOR** Table 2. Pin Descriptions Continued... | Pin Number | Function | Description | Interface Schematic | |------------|----------|----------------------------------------------|------------------------------| | 9 | СР | Charge Pump Output Pin | VPPCP UP ESD CP ESD ESD | | 10 | VPPCP | 5 V Analog Power Supply Pin Charge Pump | | | 11 | AVDD | 3 V Analog Supply | | | 12 | BIAS | External Decoupling for Analog Bias Circuits | | | 13 | RVDD | 3 V Supply Pin for Reference Circuits | | | 14 | XREFP | Reference/TCXO Input Pin | XREFP 0 200 | | 15 | NC | No Connect Pin | | | 16 | DVDD | 3 V Digital Supply Pin | | | 17 | CEN | Chip Enable Pin | CEN O O | | 18 | SDO | Serial Data Output Pin | DVDD SDO | #### **DIGITAL PHASE-FREQUENCY DETECTOR** Table 2. Pin Descriptions Continued... | Pin Number | Function | Description | Interface Schematic | |------------------|-----------------------|---------------------------------------------------------------------------------------------------|---------------------| | 19,<br>20,<br>21 | SENb,<br>SDI,<br>SCLK | Serial Port Enable Input Pin, Active Low, Serial Port Data Input Pin, Serial Data Clock Input Pin | SENЬ<br>SDI<br>SCLK | | 22 | СНІРЗ | Chip Address Bit 3 | CHIP3 O | | 23 | UPSAT | Reference Saturation Output | DVDD UPSAT | | 24 | DNSAT | VCO Saturation Output Flag<br>Also Multiplexed with Crystal Oscillator Clock | DVDD O DNSAT | #### DIGITAL PHASE-FREQUENCY DETECTOR #### Table 19. Absolute Maximum Ratings | Max VDC to Paddle on Supply Pins 6, 7, 11, 13, 16 | -0.3 to 3.6 V | | |------------------------------------------------------|----------------------|--| | VCCPD, VPPCP, VDDCP | -0.3 to +5.5 V | | | VCOp, VCOn Common Mode Voltage | VCCPD - 1.4 V | | | XREFP 50 Ω Source | + 12 dBm | | | Digital Input Voltage Range | 0.25 to DVDD + 0.5 V | | | Digital Load | 1 kΩ Minimum | | | Operating Temperature Range | -40 to +85 °C | | | Operating Temperature Range | -65 to +125 °C | | | Maximum Junction Temperature | 125 °C | | | Storage Temperature | -65 to +125 °C | | | Thermal Resistance (Rth) (junction to ground paddle) | 12 °C/W | | | Reflow Soldering<br>Peak Temperature<br>Time at Peak Temperature | 260 °C<br>40 s | | |------------------------------------------------------------------|----------------|--| | ESD Sensitivity (HBM) | Class 1 B | | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Outline Drawing** SEATING PLANE -C- - [1] PACKAGE BODY MATERIAL: LOW STRESS INJECTION MOLDED PLASTIC SILICA AND SILICON IMPREGNATED. - [2] LEAD AND GROUND PADDLE MATERIAL: COPPER ALLOY. [3] LEAD AND GROUND PADDLE PLATING: 100% MATTE TIN. - [4] DIMENSIONS ARE IN INCHES [MILLIMETERS]. [5] LEAD SPACING TOLERANCE IS NON-CUMULATIVE. - [6] PAD BURR LENGTH SHALL BE 0.15mm MAX. PAD BURR HEIGHT SHALL BE 0.25m MAX - [7] PACKAGE WARP SHALL NOT EXCEED 0.05mm - [8] ALL GROUND LEADS AND GROUND PADDLE MUST BE SOLDERED TO PCB RF GROUND. - [9] REFER TO HITTITE APPLICATION NOTE FOR SUGGESTED PCB LAND #### Package Information .003[0.08] C | Part Number | Package Body Material | Lead Finish | MSL Rating [2] | Package Marking [1] | |-------------|----------------------------------------------------|---------------|----------------|---------------------| | HMC984LP4E | RoHS-compliant Low Stress Injection Molded Plastic | 100% matte Sn | MSL1 | H984<br>XXXX | <sup>[1] 4-</sup>Digit lot number XXXX [2] Max peak reflow temperature of 260 °C #### DIGITAL PHASE-FREQUENCY DETECTOR #### **Evaluation PCB** The circuit board used in the application should use RF circuit design techniques. Signal lines should have 50 Ohms impedance while the package ground leads and exposed paddle should be connected directly to the ground plane similar to that shown unless mentioned otherwise. A sufficient number of via holes should be used to connect the top and bottom ground planes. The evaluation circuit board shown is available from Hittite upon request. Table 20. Evaluation Order Information | Item | Contents | Part Number | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Evaluation Kit | HMC984LP4E and HMC983LP5E PLL Chipset Evaluation PCB USB Interface Board 6' USB A Male to USB B Female Cable CD ROM (Contains User Manual, Evaluation PCB Schematic, Evaluation Software) | EKIT01-HMC983LP5E | #### DIGITAL PHASE-FREQUENCY DETECTOR #### **Evaluation PCB Block Diagram** #### DIGITAL PHASE-FREQUENCY DETECTOR #### Typical Performance Characteristics #### Theory of Operation Primary target application of the HMC984LP4E is to be used with the HMC983LP5E as shown in Figure 25. Together these two components form a high performance, low noise, ultra low spurious emissions fractional-N frequency synthesizer. The two components are separated in order to maximize isolation between them, and minimize common distortion and modulation by-products that exist in all PLLs. Careful IC design and increased isolation between the two components result in high performance, high spectral efficiency PLL, with extremely low spurious emissions. Figure 25. Typical Application of HMC984LP4E with HMC983LP5E to Form a Frequency Synthesizer HMC984LP4E is a high performance low noise phase detector and charge pump. It consists of the following main functional blocks; - 1. Reference/Crystal Buffer - 2. Reference Path 'R' Divider - 3. Differential Phase/Frequency Detector - 4. 5 V Charge Pump - 5. Two Lock Detect Circuits - 6. Serial Port Interface #### PLL Performance Metrics (Figure of Merit, Noise Floor, and Flicker Noise Models) The phase noise of an ideal phase locked oscillator is dependent upon a number of factors: - a. Frequency of the VCO, and the Phase detector - b. VCO Sensitivity, kvco, and VCO and Reference Oscillator phase noise profiles - Charge Pump current, Loop Filter and Loop Bandwidth C. - Mode of Operation: Integer, Fractional modulator style The contributions of the PLL to the output phase noise can be characterized in terms of a Figure of Merit (FOM) for both the PLL noise floor and the PLL flicker (1/f) noise regions, as follows: PLL PHASE NOISE $$\Phi_{p}^{2}\left(f_{0}, f_{m}, f_{pd}\right) = \frac{F_{p_{1}}f_{0}^{2}}{f_{m}} + \frac{F_{p_{0}}f_{0}^{2}}{f_{pd}}$$ (Eq 1) FREQUENCY DIVIDERS & DETECTORS - SM #### DIGITAL PHASE-FREQUENCY DETECTOR where: | $\Phi_{n}^{2}$ | Phase Noise Contribution of the PLL (rads <sup>2</sup> /Hz) | |------------------------------------|-------------------------------------------------------------| | $\Phi_p^2$ $f_o$ | Frequency of the VCO (Hz) | | | Frequency of the Phase Detector (Hz) | | f <sub>pd</sub><br>f <sub>m</sub> | Frequency offset from the carrier (Hz) | | | Figure of Merit (FOM) for the phase noise floor | | F <sub>po</sub><br>F <sub>p1</sub> | Figure of Merit (FOM) for the flicker noise region | Figure 26. Figure of Merit Noise Models for the PLL If the free running phase noise of the VCO is known, it may also be represented by a figure of merit for both $1/f^2$ , $F_{v2}$ , and the $1/f^3$ , $F_{v3}$ , regions. **VCO PHASE NOISE** $$\Phi_{v}^{2}(f_{0},f_{m}) = \frac{F_{v2}f_{0}^{2}}{f_{m}^{2}} + \frac{F_{v3}f_{0}^{2}}{f_{m}^{3}}$$ (Eq 2) The Figures of Merit are essentially normalized noise parameters for both the PLL and VCO that can allow quick estimates of the performance levels of the PLL at the required VCO, offset and phase detector frequency. Normally, the PLL IC noise dominates inside the closed loop bandwidth of the synthesizer, and the VCO dominates outside the loop bandwidth at offsets far from the carrier. Hence a quick estimate of the closed loop performance of the PLL can be made by setting the loop bandwidth equal to the frequency where the PLL and free running phase noise are equal. The Figure of Merit is also useful in estimating the noise parameters to be entered into a closed loop design tool such as Hittite PLL Design, which can give a more accurate estimate of the closed loop phase noise and PLL loop filter component values. Given an optimum loop design, the approximate closed loop performance is simply given by the minimum of the PLL and VCO noise contributions. $$\Phi^2 = \min\left(\Phi_p^2, \Phi_v^2\right) \tag{Eq 3}$$ #### DIGITAL PHASE-FREQUENCY DETECTOR An example of the use of the FOM values to make a quick estimate of PLL performance: Estimate the phase noise of an 7 GHz closed loop PLL with a 100 MHz reference operating in Fractional Mode B with the VCO operating at 7 GHz. Assume an HMC505LP4E VCO has free running phase noise in the 1/f<sup>2</sup> region at 1 MHz offset of -130 dBc/Hz and phase noise in the 1/f<sup>3</sup> region at 1 kHz offset of -48 dBc/Hz. -130 Free Running VCO PN at 1 MHz offset $F_{v1 dB} =$ +20\*log10(1e6) PNoise normalized to 1 Hz offset -20\*log10(7e9) PNoise normalized to 1 Hz carrier = -206.9 dBc/Hz at 1 Hz VCO FOM $F_{v3\_dB} =$ -48 Free Running VCO PN at 1 kHz offset +30\*log10(1e3) PNoise normalized to 1 Hz offset -20\*log10(7e9) Pnoise normalized to 1 Hz carrier VCO Flicker FOM = -154.9 dBc/Hz at 1 Hz We can see from Figure 3 and Figure 4 respectively that the PLL FOM floor and FOM flicker parameters in fractional Mode A are approximately: $Fpo_dB = -227 dBc/Hz at 1 Hz$ $Fp1_dB = -267 dBc/Hz at 1 Hz$ Each of the Figure of Merit equations result in straight lines on a log-frequency plot. We can see in the example below the resulting PLL floor at 7 GHz = $F_{po\_dB}$ + 20log10(fvco) - 10log10(fpd) = -227+ 196.9 -80 = -110.1 dBc/Hz PLL Flicker at 1 kHz = $F_{p1\_dB}$ + 20log10(fvco) - 10log10(fm) = -267 + 196.9 -30 = -100.1 dBc/Hz VCO at 1 MHz = $F_{v1\_dB}$ + 20log10(fvco) - 20log10(fm) = -206.9 +196.9 -120 = -130 dBc/Hz VCO flicker at 1 kHz = $F_{v3\ dB}$ +20log10(fvco)-30log10(fm)= -154.9 +196.9-90 = -48 dBc/Hz These four values help to visualize the main contributors to phase noise in the closed loop PLL. Each falls on a linear line on the log-frequency phase noise plot shown in Figure 25. #### Spurious Performance #### **Integer Operation** The VCO always operates at an integer multiple of the PD frequency in an integer PLL. In general, spurious signals originating from an integer PLL can only occur at multiples of the PD frequency. These unwanted outputs are often simply referred to as reference sidebands. Spurs unrelated to the reference frequency must originate from outside sources. External spurious sources can modulate the VCO indirectly through power supplies, ground, or output ports, or bypass the loop filter due to poor isolation of the filter. It can also simply add to the output of the PLL. The HMC984LP4E together with the HMC983LP5E have been designed and tested for ultra-low spurious performance. Reference spurious levels can be typically below -100 dBc with a well designed board layout. A regulator with low noise and high power supply rejection, such as the HMC860LP3E, is recommended to minimize external spurious sources. Reference spurious levels of below -100 dBc require superb board isolation of power supplies, isolation of the VCO from the digital switching of the synthesizer and isolation of the VCO load from the PLL. Typical board layout, regulator design, demo boards and application information are available for very low spurious operation. Operation with lower levels of isolation in the application circuit board, from those recommended by Hittite, can result in higher spurious levels. #### **DIGITAL PHASE-FREQUENCY DETECTOR** Of course, if the application environment contains other interfering frequencies unrelated to the PD frequency, and if the application isolation from the board layout and regulation are insufficient, then the unwanted interfering frequencies will mix with the desired PLL output and cause additional spurs. The level of these spurs is dependant upon isolation and supply regulation or rejection (PSRR). #### Fractional Operation Unlike an integer PLL, spurious signals in a fractional PLL can occur due to the fact that the VCO operates at frequencies unrelated to the PD frequency. Hence intermodulation of the VCO and the PD harmonics can cause spurious sidebands. Spurious emissions are largest when the VCO operates very close to an integer multiple of the PD. When the VCO operates exactly at a harmonic of the PD then, no in-close mixing products are present. Interference is always present at multiples of the PD frequency, $f_{pd}$ , and the VCO frequency, $f_{vco}$ . If the fractional mode of operation is used, the difference, $\Delta$ , between the VCO frequency and the nearest harmonic of the reference, will create what are referred to as integer boundary spurs. Depending upon the mode of operation of the PLL, higher order, lower power spurs may also occur at multiples of integer fractions (sub-harmonics) of the PD frequency. That is, fractional VCO frequencies which are near $n \cdot f_{pd} + f_{pd} \cdot d/m$ , where n, d and m are all integers and $d \le m$ (mathematicians refer to d/m as a rational number). We will refer to $f_{pd}d/m$ as an integer fraction. The denominator, m, is the order of the spurious product. Higher values of m produce smaller amplitude spurious at offsets of $m\Delta$ and usually when m>4 spurs are small or unmeasurable. The worst case, in fractional mode, is when d=1, and the VCO frequency is offset from $n \cdot f_{pd}$ by less than the loop bandwidth. This is the "in-band fractional boundary" case. Figure 27. Fractional Spurious Example Characterization of the levels and orders of these products is not unlike a mixer spur chart. Exact levels of the products are dependent upon isolation of the various synthesizer parts. Hittite can offer guidance about expected levels of spurious with our PLL and VCO application boards. Regulators with high power supply rejection ratios (PSRR) are recommended, especially in noisy applications. When operating in fractional mode, charge pump and phase detector linearity is of paramount importance. Any non-linearity degrades phase noise and spurious performance. Phase detector linearity degrades when the phase error is very small and is operating back and forth between reference lead and VCO lead. To mitigate these non-linearities in fractional mode it is critical to operate the phase detector with some finite phase offset such that either the reference or VCO always leads. To provide a finite phase error, extra current sources can be enabled which provide a constant #### DIGITAL PHASE-FREQUENCY DETECTOR DC current path to VDD (VCO leads always) or ground (reference leads always). These current sources are called charge pump offset and they are controlled via $\frac{\text{Reg 04h}}{\text{I}}$ [20:14]. The time offset at the phase detector should be ~2.5 ns + 4 $T_{ps}$ , where $T_{ps}$ is the RF period at the fractional prescaler input in nanoseconds. The specific level of charge pump offset current is determined by this time offset, the comparison frequency and the charge pump current and can be calculated from: Required CP Offset = $$(2.5 \cdot 10^{-9} + 4T_{PS}) \cdot (F_{comparison}) \cdot I_{CP}$$ where: $T_{PS}$ : is the RF period at the fractional prescaler input (sec) $I_{CP}$ : is the full scale current setting of the switching charge pump (A) Fcomparison: is the comparison frequency (Hz) Note that this calculation can be performed for the center frequency of the VCO, and does not need refinement for small differences (<25%) in center frequencies. Also, operation with unreasonably large charge pump offset may cause Lock Detect to incorrectly indicate an unlocked condition. To correct, reduce the offset to recommended levels. #### Reference/Crystal Input Buffer The ultra-low noise phase-detector requires the best possible reference signal. The low phase noise reference input buffer is optimized for this purpose. The input pin XREFP is DC coupled internally and there is 800 mV DC bias on the pin. The reference source should be AC coupled to the pin. The maximum input power can be up to 12 dBm from a 50 $\Omega$ source. In order to achieve best phase noise performance, the reference source should have a phase noise floor of -160 dBc/Hz or better. #### Reference Path 'R' Divider HMC984LP4E has 14-bit frequency divider that divides the incoming reference frequency by any number from 1 to $2^{14}$ -1 = 16,383 inclusive. The maximum frequency at which the phase detector can work depends on the mode of operation when working as a PLL with its companion chip HMC983LP5E. In integer mode, the reference buffer and divider can work up to 175 MHz, and in fractional mode the maximum frequency is typically 125 MHz. Hence higher crystal frequencies need to be divided down by the R divider in order to generate phase comparison frequency that meets the limits of the phase detector. The minimum reference frequency can be as low as 100 kHz provided that sharp rise and fall times (less than 500 ps) are guaranteed. Internally, the reference signal is used by other circuitry, besides the phase detector. For best performance, it is recommended to use a higher reference frequency that is divided by the internal R-Divider to generate the required phase comparison frequency. Table 3. Reference Sensitivity Table | | Square Input | | | | Sinusoidal Input | | | |----------------------|----------------------|-------------------------|--------------------|---------------------|------------------|------------------|--| | Frequency | Slew > 0.5V/ns | Recommended Swing (Vpp) | | | Recommended Po | ower Range (dBm) | | | (MHz) | Recommended | Min | Max | Recommended | Min | Max | | | < 10 | YES | 0.6 | 2.5 | x | х | x | | | 10 | YES | 0.6 | 2.5 | x | х | x | | | 25 | YES | 0.6 | 2.5 | ok | 8 | 15 | | | 50 | YES | 0.6 | 2.5 | YES | 6 | 15 | | | 100 | YES | 0.6 | 2.5 | YES | 5 | 15 | | | 150 | ok | 0.9 | 2.5 | YES | 4 | 12 | | | 200 | ok | 1.2 | 2.5 | YES | 3 | 8 | | | 200 to 350 | х | х | х | YES <sup>1</sup> | 5 | 10 | | | Note: For greater th | an 200 MHz operation | , use buffer in High F | requency Mode. Reg | <u>08h</u> [11] = 1 | • | • | | #### DIGITAL PHASE-FREQUENCY DETECTOR #### **Differential Phase-Frequency Detector** As shown in Figure 25, the HMC984LP4E features an ultra-low noise digital differential Phase Detector (PD) with two differential inputs. One input comes from the reference path divider and the other from VCO path divider. The reference input is internal to HMC984LP4E whereas the divided VCO input is external. The output from the PD is fed to the charge pump in HMC984LP4E which converts the PD digital output to a current with programmable gain. The output of the CP is directly proportional to the phase difference between the divided reference and the VCO path signals. Figure 28. HMC984LP4E Input Interface The input of PD is a differential current-input. The input interface configurations are shown in Figure 25 and Figure 25. The HMC984LP4E is designed to work with its companion divider part, the HMC983LP5E, that provides an open collector output. The inputs are internally pulled up to VCCPD with on-chip 50 $\Omega$ resistors. Thus, any open collector buffer can drive the PD inputs. A minimum of 750 mVpp single-ended level is needed to drive the PD inputs. Figure 29. HMC984LP4E Input Interface with Companion Part HMC983LP5E #### DIGITAL PHASE-FREQUENCY DETECTOR The PD has several features and controls including: - · Phase Swap - UP/DN Enable - · Forced Outputs #### Phase swap The input phase signals to the PD can be swapped internally by writing Reg 03h[4] = 1. When swapped, the PD gain will be reversed. This feature enables the HMC984LP4E to be interfaced with reverse polarity VCOs (VCOs that have negative gain curve), as well as systems that use an active loop filter where the operational amplifier introduces a reverse phase polarity. #### **Forced Outputs** The UP or DN outputs from the PD can be forced with SPI control to keep constantly active in order to achieve faster lock (to force UP write Reg 04h[26] = 1, to force DN write Reg 04h[27] = 1). This capability is used in CSP (Cycle Slip Prevention) feature when large phase errors are detected. In such a case the CP is continuously turned on the appropriate direction (UP or DN) by the internal state machine to force faster phase convergence, and thus achieve faster lock. Forced otput capability is also useful for testing purposes. It can be used to bring the VCO tune control voltage to supply or ground, and observe the limits of the VCO. #### Cycle Slip Prevention When the frequency of the synthesizer is changed and the current VCO frequency is far from the desired locked frequency, the phase difference at the PD varies rapidly over a range larger than $\pm 2\pi$ radians. Since the gain of the PD varies linearly with phase only up to $\pm 2\pi$ , the gain of conventional PDs will cycle from high gain, when the phase difference approaches a multiple of $2\pi$ , to low gain, when the phase difference is slightly more than $2\pi$ radians. This phenomena is known as cycle slipping. Cycle slipping causes the pull-in rate during the phase acquisition to vary cyclically as shown in the red curve in Figure 25. Cycle slipping can dramatically increase the time to lock to a value far greater than that predicted by normal small signal Laplace analysis. Figure 30. Cycle Slipping The HMC984LP4E PD features Cycle Slip Prevention (CSP) only when working in conjunction with the companion part, the HMC983LP5E. When enabled, the CSP feature holds the PD gain in the appropriate polarity until such time as the frequency difference is near zero. This enables significantly faster lock times as shown in Figure 25. The use of CSP feature is enabled with CSP Enable (Reg 01h[4] = 1) and CSP Output Enable (Reg 01h[13] = 1). The CSP feature may be optimized for a given set of PLL dynamics by adjusting the PD sensitivity to cycle slipping. This is achieved by adjusting CSP Reset Delay (Reg 03h[2:0]). #### **DIGITAL PHASE-FREQUENCY DETECTOR** The HMC984LP4E has two outputs, UPSAT and DNSAT, which indicate to the HMC983LP5E whether the Reference or the VCO is leading in phase. These outputs are CMOS signal with DVDD levels. When HMC983LP5E detects saturation (large phase error), it configures itself, and the HMC984LP4E in order to eliminate or reduce cycle clipping. There are additional controls for adjusting the CSP operation in HMC983LP5E. The controls for CSP feature are; - 1. Register 0Eh bits [18:15] control the step size, where step is a VCO cycle. - 2. Register 0Eh bit [29] increases the step size by a factor of 16 for operations with low reference frequencies. The actual operation of CSP will depend on the Reference and VCO frequencies and will need to be tailored for each application. #### **Charge Pump** The charge pump in HMC984LP4E converts the phase detector digital outputs to appropriate current level that is proportional to phase difference between the reference and the VCO. A simplified block diagram of the charge pump is shown in Figure 25. The HMC984LP4E CP has programmable current gain and offset current. #### **Charge Pump Gain Current** CP gain current defines the gain of Phase Detector vs. Phase Difference in Amps/radians. The UP and DOWN gain currents are configured in Reg 04h[6:0] and Reg 04h[13:7] respectively. Both UP and DOWN currents can be programmed to provide up to 2.5 mA independently in 127 steps (20 $\mu$ A/step). Resulting phase detector gain is the total current from one side divided by $2\pi$ . For example, if both UP and DOWN currents are set 2 mA each, the gain would be 2 mA/ $2\pi$ = 318.31 $\mu$ A/radian. Typically both of the gain currents are set to the same value. #### Charge Pump Phase Offset Either of the UP or DOWN charge pumps may have a DC offset current added to it. Offset current allows the phase detector to operate with a phase offset between the reference and the divided VCO inputs. The phase offset is proportional to the ratio of the offset current to the main current times the period of the phase comparison clock. PD Phase offset= $$\frac{\text{Offset Current}}{\text{CP Current}} \times \frac{1}{f_{PD}}$$ (Eq 5) It is recommended to operate the HMC984LP4E with a phase offset when using fractional mode to reduce non-linear effects from any UP and DN pump mismatches that may exist. Phase noise in fractional mode is strongly affected by charge pump offset. The magnitude of offset current is set in $\underline{\text{Reg 04h}}[20:14]$ , and can be added to the UP ( $\underline{\text{Reg 04h}}[21] = 1$ ) or DOWN ( $\underline{\text{Reg 04h}}[22] = 1$ ) pumps. As an example, if the main pump gain was set at 2 mA, an offset of 160 $\mu$ A (Reg 04h[20:14] = 20h) and 50 MHz PFD rate would represent a phase offset of about (160/2000)\*360 = 28.8 degrees or (163.5 $\mu$ A/2000 $\mu$ A)\*20 ns = 1.6 ns phase offset at the PD input. #### Charge Pump High Gain (HiK) Mode Operating the CP of the HMC984LP4E in High Gain mode (Reg 04h[23] = 1) can improve PLL phase noise performance by up to 3 dB. In High Gain mode the charge pump can deliver current of 3.5 mA + normal programmed CP current. High gain mode can be used without the normal charge pump current in which case the loop filter should be designed with a current of 3.5 mA. In the case where high gain mode is used with the normal CP current, the loop filter should be designed with a charge pump current of 3.5 mA + programmed CP current. The high gain mode current is depended on the loop filter voltage, therefore the high gain mode should be used with active loop filters to keep a constant voltage a the charge pump output. #### DIGITAL PHASE-FREQUENCY DETECTOR Figure 31. Charge Pump Block Diagram #### PFD Jitter and Lock Detect Background In normal phase locked operation the divided VCO signal arrives at the phase detector in phase with the divided crystal signal, known as the reference signal. Despite the fact that the device is in lock, the phase of the VCO signal and the reference signal vary in time due to the phase noise of the crystal and VCO oscillators, the loop bandwidth used and the presence of fractional modulation or not. The total integrated noise on the VCO path normally dominates the variations in the two arrival times at the phase detector if fractional modulation is turned off. To determine weather the VCO is in lock or not, it is necessary to distinguish between normal phase jitter when in lock and phase jitter when not in lock. First, the meaning of jitter of the synthesizer that is observed at the phase detector in integer or fractional modes needs to be understood. The standard deviation of the arrival time of the VCO signal, or the jitter, in integer mode may be estimated with a simple approximation if it is assumed that the locked VCO has a constant phase noise, $\Phi$ 2 (f0), at offsets less than the loop 3 dB bandwidth and a 20 dB per decade roll off at greater offsets. The simple locked VCO phase noise approximation is shown on the left of Figure 25. Figure 32. Synthesizer Phase Noise & Jitter With this simplification the single sideband integrated VCO phase noise, $\Phi 2$ , in rads² at the phase detector is given by $$\Phi SSB^2 = \left(\Phi^2(f_0)B\frac{\pi}{2}\right)/N^2$$ (Eq 6) #### **DIGITAL PHASE-FREQUENCY DETECTOR** #### where $\Phi^2_{SSB}(f0)$ is the single sideband phase noise in rads<sup>2</sup>/Hz inside the loop bandwidth, B is the 3 dB corner frequency of the closed loop PLL and N is the division ratio of the prescaler. The rms phase jitter of the VCO in rads, $\Phi$ , results from the power sum of the two sidebands: $$\Phi = \sqrt{2\Phi^2 SSB}$$ (Eq 7) Since the simple integral of (EQ 6) is just a product of constants, the integral in the log domain can easily be done . For example if the VCO phase noise inside the loop is -100 dBc/Hz at 10 kHz offset and the loop bandwidth is 100 kHz, and the division ratio N=100, then the integrated single sideband phase noise at the phase detector in dB is given by $\Phi^2$ dB = 10log ( $\Phi^2(f_0)B\pi/N^2$ ) = -100 + 50 + 5 - 40 = -85 dBrads, or equivalently $\Phi$ = 10<sup>-85/20</sup> = 56 urads rms or 3.2 milli-degrees rms. While the phase noise reduces by a factor of 20Log10(N) after division to the reference, the jitter is a constant. The rms jitter from the phase noise is then given by $T_{inn}$ = Tref $\Phi$ / $2\pi$ In this example if the reference was 50 MHz, $T_{ref} = 20$ nsec, and hence $T_{ipn} = 178$ femto-sec. A normal 3 sigma peak-to-peak variation in the arrival time therefore would be $$\pm 3.\sqrt{2.T_{ion}} = 0.756 \, ps$$ If the synthesizer was in fractional mode, the fractional modulation of the VCO divider will dominate the jitter. The exact standard deviation of the divided VCO signal will vary based upon the modulator chosen, however a typical modulator will vary by about ±3 VCO periods, ±4 VCO periods, worst case. If, for example, a nominal VCO at 5 GHz is divided by 100 to equal the reference at 50 MHz, then the worst case division ratios will vary by 100±4. Hence the peak variation in the arrival times caused by $\Delta\Sigma$ modulation of the fractional synthesizer at the reference will be $$T_{j\Delta\Sigma pk} = \pm T_{vco} * (N_{max} - N_{min}) / 2$$ (Eq 8) In this example, $T_{j \Delta \Sigma pk} = \pm 200$ ps (104-96)/2 = $\pm 800$ psec. If it is assumed that the distribution of the delta sigma modulation is approximately Gaussian, $T_{j \Delta \Sigma pk}$ could be approximated as a 3 sigma jitter, and hence the rms jitter of the $\Delta \Sigma$ modulator could be estimated as ~ 1/3 of $T_{j \Delta \Sigma pk}$ or ~ 267 psec in this example. Hence the total rms jitter $T_{i}$ , expected from the delta sigma modulation plus the phase noise of the VCO would be given by the rms sum, where $$T_{j} = \sqrt{T^{2}_{jpn} + (\frac{T_{j\Delta\Sigma pk}}{3})^{2}}$$ (Eq 9) It is apparent that the jitter from (EQ. 9) at the phase detector is dominated by the fractional modulation. In general, $\sim$ t $\pm$ 0.8 nsec of normal variation in the phase detector arrival times has to be expected when in fractional mode. In addition, lower VCO frequencies with high reference frequencies will have much larger variations. For example, a 1 GHz VCO operating at near the minimum nominal divider ratio of 36, would, according to (EQ 8), exhibit about $\pm$ 4 nsec of peak variation at the phase detector, under normal operation. The lock detect circuit must not confuse this modulation as being out of lock. #### DIGITAL PHASE-FREQUENCY DETECTOR #### **HMC984LP4E Lock Detect Circuits** HMC984LP4E includes two lock detect circuits. - Legacy Lock Detect Function - Phase Measurement Based Lock Detect Function Reg 01h[6:8] enables the lock detect functions of the HMC984LP4E. The LD output is available either from the GPO pin D0 or through SPI register Reg 12h. #### **Legacy Lock Detect Function** The Lock Detect circuit in the HMC984LP4E places a one shot window around the reference. The one shot window may be generated by either an analog one shot circuit or a digital one shot based upon an internal ring oscillator timer. Clearing LKDOS One Shot Select (Reg 07h[22]=0) will result in a nominal ±10 nsec 'analog' window of fixed length, as shown in Figure 9. Setting this bit to 1 will result in a variable length 'digital' widow. The digital one shot window is controlled by LKDOS Ring Oscillator Speed (Reg 07h[20:19]). The resulting lock detect window period is then generated by the number of ring oscillator periods defined in LKDOS One Shot Pulse Width (Reg 07h[18:16]). The lock detect ring oscillator may be observed on the GPO port by setting Reg 07h[21] =1 and configuring the Reg 08h[7:0] = C1h in (GPO). Lock detect does not function when this test mode is enabled. LKDOS OK Count (Reg 07h[15:0]) defines the number of consecutive counts of the VCO that must land inside the lock detect window to declare lock. If for example LKDOS OK Count = 1000, then the VCO arrival would have to occur inside the selected lock window 1000 times in a row to be declared locked. When locked the Lock Detect flag (Reg 12h[2]=1) is set, Reg 12h is a read only register. A single occurrence outside of the window will result in clearing the Lock Detect flag. Figure 33. Normal Lock Detect Window - Integer Mode, Zero Offset #### Lock Detect with Phase Offset When operating in fractional mode the linearity of the phase detector and charge pump is more critical than in integer mode. The phase detector linearity deteriorates when operating with zero phase offset. Hence in fractional mode it is necessary to offset the phase of the reference and the VCO at the phase detector. In such a case, for example with an offset delay, the mean phase of the VCO will always occur after the reference, as shown in Figure 10. The lock detect circuit window can be made more selective with a fixed offset delay by setting Reg 05h [0]=1 and Reg 05h [1]=1. The offset can be assigned in advance of the reference by setting Reg 05h [1]=0 and Reg 05h [0]=1.