## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## Low Charge Injection 32-Channel High Voltage Analog Switch

## Features

- 32-Channel high voltage analog switch
- 2:1 Multiplexer / Demultiplexer
- 3.3 V or 5.0 V CMOS input logic level
- 20MHz data shift clock frequency
- HVCMOS technology for high performance
- Very low quiescent power dissipation -10 $\mu \mathrm{A}$
- Low parasitic capacitance
- DC to 50 MHz analog signal frequency
- -60dB typical OFF-isolation at 5.0 MHz
- CMOS logic circuitry for low power
- Excellent noise immunity
- Cascadable serial data register with latches
- Flexible operating supply voltages


## Applications

- Medical ultrasound imaging
- NDT metal flaw detection
- Piezoelectric transducer drivers
- Inkjet printer heads
- Optical MEMS modules


## General Description

The Supertex HV2801 is a low charge injection 32-channel high voltage analog switch integrated circuit (IC) intended for use in applications requiring high voltage switching controlled by low voltage control signals, such as medical ultrasound imaging, piezoelectric transducer driver, and printers.

Input data are shifted into a 32-bit shift register that can then be retained in a 32-bit latch. To reduce any possible clock feed through noise, the latch enable bar should be left high until all bits are clocked in. Data are clocked in during the rising edge of the clock. Using HVCMOS technology, this device combines high voltage bilateral DMOS switches and low power CMOS logic to provide efficient control of high voltage analog signals.

The device is suitable for various combinations of high voltage supplies, e.g., $\mathrm{V}_{\mathrm{PP}} / V_{\mathrm{NN}}:+40 \mathrm{~V} /-160 \mathrm{~V},+100 \mathrm{~V} /-100 \mathrm{~V}$, and $+160 \mathrm{~V} /-40 \mathrm{~V}$.

## Block Diagram



## Ordering Information

| Part Number | Package Option | Packing |
| :--- | :--- | :--- |
| HV2801K6-G | 64-Lead QFN $(9 x 9)$ | 260/Tray |

-G indicates package is RoHS compliant ('Green’)


## Absolute Maximum Ratings

| Parameter | Value |
| :--- | ---: |
| $\mathrm{V}_{\mathrm{DD}}$ logic supply | -0.5 V to +6.5 V |
| $\mathrm{~V}_{P P}-\mathrm{V}_{\text {NN }}$ differential supply | 220 V |
| $\mathrm{~V}_{\text {PP }}$ positive supply | -0.5 V to $\mathrm{V}_{\mathrm{NN}}+200 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{NN}}$ negative supply | +0.5 V to -200 V |
| Logic input voltage | -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Analog signal range | $\mathrm{V}_{\mathrm{NN}}$ to $\mathrm{V}_{\mathrm{PP}}$ |
| Peak analog signal current/channel | 3.0 A |
| Storage temperature | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Power dissipation | 1.5 W |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

## Typical Thermal Resistance

| Package | $\boldsymbol{\theta}_{j a}$ |
| :--- | :--- |
| 64-Lead QFN | $21^{\circ} \mathrm{C} / \mathrm{W}$ |

## Pin Configuration



64-Lead QFN (K6)
(top view)

## Product Marking



Package may or may not include the following marks: Si or $\mathbf{7 D}$
64-Lead QFN (K6)

Recommended Operating Conditions

| Sym | Parameter | Value |
| :---: | :--- | :--- |
| $\mathrm{V}_{\mathrm{DD}}$ | Logic power supply voltage | 3.0 V to 5.5 V |
| $\mathrm{~V}_{\mathrm{PP}}$ | Positive high voltage supply | +40 V to $\mathrm{V}_{\mathrm{NN}}+200 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{NN}}$ | Negative high voltage supply | -40 V to -160 V |
| $\mathrm{~V}_{I H}$ | High level input voltage | $0.9 \mathrm{~V}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{DD}}$ |
| $\mathrm{V}_{I \mathrm{~L}}$ | Low level input voltage | 0 V to $0.1 \mathrm{~V}_{\mathrm{DD}}$ |
| $\mathrm{V}_{\mathrm{SIG}}$ | Analog signal voltage peak-to-peak | $\mathrm{V}_{\mathrm{NN}}+10 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{PP}}-10 \mathrm{~V}$ |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free air temperature | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |

## Notes:

1. Power up/down sequence is arbitrary except GND must be powered-up first and powered-down last.
2. $\quad V_{S I G}$ must be $V_{N N} \leq V_{S I G} \leq V_{P P}$ or floating during power up/down transition.
3. Rise and fall times of power supplies $V_{D D}, V_{P P}$ and $V_{N N}$ should not be less than 1.0 msec .

DC Electrical Characteristics
(Over recommended operating conditions unless otherwise specified)

| Sym | Parameter | $0^{\circ} \mathrm{C}$ |  | $+25^{\circ} \mathrm{C}$ |  |  | $+70^{\circ} \mathrm{C}$ |  | Unit | Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Typ | Max | Min | Max |  |  |  |
| $\mathrm{R}_{\text {ONS }}$ | Small signal switch ON-resistance | - | 30 | - | 26 | 38 | - | 48 | $\Omega$ | $\mathrm{I}_{\text {SIG }}=5.0 \mathrm{~mA}$ | $\begin{aligned} & V_{P P}=+40 \mathrm{~V} \\ & V_{\mathrm{NN}}=-160 \mathrm{~V} \end{aligned}$ |
|  |  | - | 25 | - | 22 | 27 | - | 32 |  | $\mathrm{I}_{\text {SIG }}=200 \mathrm{~mA}$ |  |
|  |  | - | 25 | - | 22 | 27 | - | 30 |  | $\mathrm{I}_{\text {SIG }}=5.0 \mathrm{~mA}$ | $\begin{aligned} & V_{P P}=+100 \mathrm{~V}, \\ & V_{N N}=-100 \mathrm{~V} \end{aligned}$ |
|  |  | - | 18 | - | 18 | 24 | - | 27 |  | $\mathrm{I}_{\text {SIG }}=200 \mathrm{~mA}$ |  |
|  |  | - | 23 | - | 20 | 25 | - | 30 |  | $\mathrm{I}_{\text {SIG }}=5.0 \mathrm{~mA}$ | $\begin{aligned} & V_{P P}=+160 \mathrm{~V}, \\ & V_{N N}=-40 \mathrm{~V} \end{aligned}$ |
|  |  | - | 22 | - | 16 | 25 | - | 27 |  | $\mathrm{I}_{\text {SIG }}=200 \mathrm{~mA}$ |  |
| $\Delta R_{\text {ONS }}$ | Small signal switch ON-resistance matching | - | 20 | - | 5.0 | 20 | - | 20 | \% | $\begin{aligned} & \mathrm{I}_{\mathrm{SIG}}=5.0 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{PP}}=+100 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-100 \mathrm{~V} \end{aligned}$ |  |
| $\mathrm{R}_{\text {ONL }}$ | Large signal switch ON-resistance | - | - | - | 15 | - | - | - | $\Omega$ | $V_{S I G}=V_{P P}-10 \mathrm{~V}, \mathrm{I}_{\text {SIG }}=1 \mathrm{~A}$ |  |
| $\mathrm{I}_{\text {SOL }}$ | Switch OFF-leakage per switch | - | 5.0 | - | 1.0 | 10 | - | 15 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{SIG}}=\mathrm{V}_{\mathrm{PP}}-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}+10 \mathrm{~V}$ |  |
|  | DC offset switch OFF | - | 300 | - | 100 | 300 | - | 300 | mV | 100k $\Omega$ load |  |
| $\mathrm{V}_{\text {Os }}$ | DC offset switch ON | - | 500 | - | 100 | 500 | - | 500 |  |  |  |  |
| $\mathrm{I}_{\mathrm{PPQ}}$ | Quiescent $\mathrm{V}_{\text {PP }}$ supply current | - | - | - | 10 | 50 | - | - | $\mu \mathrm{A}$ | All switches OFF |  |
| $\mathrm{I}_{\mathrm{NNQ}}$ | Quiescent $\mathrm{V}_{\text {NN }}$ supply current | - | - | - | -10 | -50 | - | - |  |  |  |  |
| $\mathrm{I}_{\mathrm{PPQ}}$ | Quiescent $\mathrm{V}_{\text {PP }}$ supply current | - | - | - | 10 | 50 | - | - | $\mu \mathrm{A}$ | All switches ON, $\mathrm{I}_{\mathrm{sw}}=5.0 \mathrm{~mA}$ |  |
| $\mathrm{I}_{\mathrm{NNQ}}$ | Quiescent $\mathrm{V}_{\text {NN }}$ supply current | - | - | - | -10 | -50 | - | - |  |  |  |  |
| $\mathrm{I}_{\text {sw }}$ | Switch output peak current | - | 3.0 | - | 3.0 | 2.0 | - | 2.0 | A | $\mathrm{V}_{\text {SIG }}$ duty cycle $<0.1 \%$ |  |
| $\mathrm{f}_{\text {sw }}$ | Output switching frequency | - | - | - | - | 50 | - | - | kHz | Duty cycle $=50 \%$ |  |
| $I_{\text {PP }}$ | Average $\mathrm{V}_{\mathrm{PP}}$ supply current | - | 16 | - | - | 20 | - | 22 | mA | $\begin{aligned} & V_{P P}=+40 \mathrm{~V} \\ & V_{N N}=-160 \mathrm{~V} \end{aligned}$ | All output switches are turning ON and OFF at 50 kHz with no load |
|  |  | - | 14 | - | - | 14 | - | 14 |  | $\begin{aligned} & V_{P P}=+100 \mathrm{~V} \\ & V_{N N}=-100 \mathrm{~V} \end{aligned}$ |  |
|  |  | - | 14 | - | - | 14 | - | 14 |  | $\begin{aligned} & V_{P P}=+160 \mathrm{~V} \\ & V_{\mathrm{NN}}=-40 \mathrm{~V} \end{aligned}$ |  |
|  | Average $\mathrm{V}_{\mathrm{NN}}$ supply current | - | 16 | - | - | 20 | - | 22 | mA | $\begin{aligned} & \mathrm{V}_{\mathrm{PP}}=+40 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{NN}}=-160 \mathrm{~V} \end{aligned}$ | All output switches are turning ON and OFF at 50 kHz with no load |
| $\mathrm{I}_{\mathrm{NN}}$ |  | - | 14 | - | - | 14 | - | 14 |  | $\begin{aligned} & V_{P P}=+100 \mathrm{~V}, \\ & V_{N N}=-100 \mathrm{~V} \end{aligned}$ |  |
|  |  | - | 14 | - | - | 14 | - | 14 |  | $\begin{aligned} & V_{P P}=+160 \mathrm{~V} \\ & V_{N N}=-40 \mathrm{~V} \end{aligned}$ |  |
| $I_{\text {D }}$ | Average $\mathrm{V}_{\mathrm{DD}}$ supply current | - | 8.0 | - | - | 8.0 | - | 8.0 | mA | $\mathrm{f}_{\mathrm{CLK}}=5.0 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |  |
| $\mathrm{I}_{\text {DDQ }}$ | Quiescent $\mathrm{V}_{\text {DD }}$ supply current | - | 10 | - | - | 10 | - | 10 | $\mu \mathrm{A}$ | All logic inputs are static |  |
| $\mathrm{I}_{\text {SOR }}$ | Data out source current | 0.45 | - | 0.45 | 0.70 | - | 0.40 | - | mA | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {DD }}-0.7 \mathrm{~V}$ |  |
| $\mathrm{I}_{\text {SINK }}$ | Data out sink current | 0.45 | - | 0.45 | 0.70 | - | 0.40 | - | mA | $\mathrm{V}_{\text {OUT }}=0.7 \mathrm{~V}$ |  |
| $\mathrm{C}_{\text {IN }}$ | Logic input capacitance | - | 10 | - | - | 10 | - | 10 | pF | --- |  |

* See Test Circuits on page 5

AC Electrical Characteristics (Over recommended operating conditions unless otherwise specified)

| Sym | Parameter | $0^{\circ} \mathrm{C}$ |  | $+25^{\circ} \mathrm{C}$ |  |  | $+70^{\circ} \mathrm{C}$ |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Typ | Max | Min | Max |  |  |
| $\mathrm{t}_{\text {sD }}$ | Set up time before $\overline{\mathrm{LE}}$ rises | 25 | - | 25 | - | - | 25 | - | ns | --- |
| $\mathrm{t}_{\text {wLE }}$ | Time width of $\overline{L E}$ | 56 | - | - | 56 | - | 56 | - | ns | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ |
|  |  | 12 | - | - | 12 | - | 12 | - |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{D}}$ | Clock delay time to data out | 8.0 | 40 | 8.0 | 19 | 40 | 8.0 | 40 | ns | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ |
|  |  | 8.0 | 30 | 8.0 | 15 | 30 | 8.0 | 30 |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |
| ${ }^{\text {wCLR }}$ | Time width of CLR | 55 | - | 55 | - | - | 55 | - | ns | --- |
| $\mathrm{t}_{\text {su }}$ | Set up time data to clock | 21 | - | 21 | - | - | 21 | - | ns | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ |
|  |  | 7.0 | - | 7.0 | - | - | 7.0 | - |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Hold time data from clock | 5.0 | - | 5.0 | - | - | 5.0 | - | ns | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ |
|  |  | 7.0 | - | 7.0 | - | - | 7.0 | - |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |
| $\mathrm{f}_{\text {CLK }}$ | Clock frequency | - | 8 | - | - | 8 | - | 8 | MHz | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ |
|  |  | - | 20 | - | - | 20 | - | 20 |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |
| $t_{R}, t_{F}$ | Clock rise and fall times | - | 50 | - | - | 50 | - | 50 | ns | --- |
| $\mathrm{t}_{\mathrm{ON}}$ | Turn ON time | - | 5.0 | - | - | 5.0 | - | 5.0 |  | $\mathrm{V}_{\text {SIG }}=\mathrm{V}_{\text {PP }}-10 \mathrm{~V}$, |
| $\mathrm{t}_{\text {OFF }}$ | Turn OFF time | - | 5.0 | - | - | 5.0 | - | 5.0 |  | $R_{\text {LOAD }}=10 \mathrm{k} \Omega$ |
| dv/dt | Maximum $\mathrm{V}_{\text {SIG }}$ slew rate | - | 20 | - | - | 20 | - | 20 | V/ns | $\mathrm{V}_{\mathrm{PP}}=+40 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-160 \mathrm{~V}$ |
|  |  | - | 20 | - | - | 20 | - | 20 |  | $\mathrm{V}_{\mathrm{PP}}=+100 \mathrm{~V}, \mathrm{~V}_{\text {NN }}=-100 \mathrm{~V}$ |
|  |  | - | 20 | - | - | 20 | - | 20 |  | $\mathrm{V}_{\mathrm{PP}}=+160 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-40 \mathrm{~V}$ |
| K | OFF isolation | -30 | - | -30 | -33 | - | -30 | - | dB | $\begin{aligned} & f=5.0 \mathrm{MHz}, \\ & 1.0 \mathrm{k} \Omega / / 15 \mathrm{pF} \text { load } \end{aligned}$ |
|  |  | -58 | - | -58 | -60 | - | -58 | - |  | $\mathrm{f}=5.0 \mathrm{MHz}, 50 \Omega$ load |
| $\mathrm{K}_{\mathrm{CR}}$ | Switch crosstalk | -60 | - | -60 | -70 | - | -60 | - | dB | $\mathrm{f}=5.0 \mathrm{MHz}, 50 \Omega$ load |
| $1{ }_{10}$ | Output switch isolation diode current | - | 300 | - | - | 300 | - | 300 | mA | 300ns pulse width, 2.0\% duty cycle |
| $\mathrm{C}_{\text {SG(OFF) }}$ | OFF capacitance SW to GND | - | 14 | - | 9.0 | 14 | - | 14 | pF | $\begin{aligned} & \mathrm{V}_{\text {SIG }}=0, \mathrm{f}=1.0 \mathrm{MHz}, \\ & \text { both SW OFF } \end{aligned}$ |
|  | OFF capacitance Y to GND | - | 28 | - | 18 | 28 | - | 28 |  |  |
| $\mathrm{C}_{\text {SG(ON) }}$ | ON capacitance SW to GND | - | 33 | - | 23 | 33 | - | 33 | pF | $V_{S I G}=0, f=1.0 \mathrm{MHz},$ <br> one SW ON, one SW OFF |
|  | ON capacitance $Y$ to GND | - | 33 | - | 23 | 33 | - | 33 |  |  |
| $+\mathrm{V}_{\text {SPK }}$ | Output voltage spike SW | - | - | - | - | +150 | - | - | mV | $\begin{aligned} & V_{P P}=+40 \mathrm{~V}, V_{N N}=-160 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{LOAD}}=50 \Omega \end{aligned}$ |
| $-V_{\text {SPK }}$ |  | - | - | - | - | -150 | - | - |  |  |
| $+\mathrm{V}_{\text {SPK }}$ |  | - | - | - | - | +150 | - | - |  | $\begin{aligned} & V_{P P}=+100 \mathrm{~V}, V_{N N}=-100 \mathrm{~V} \\ & R_{\text {LOAD }}=50 \Omega \end{aligned}$ |
| $-V_{\text {SPK }}$ |  | - | - | - | - | -150 | - | - |  |  |
| $+\mathrm{V}_{\text {SPK }}$ |  | - | - | - | - | +150 | - | - |  | $\begin{aligned} & \mathrm{V}_{\mathrm{PP}}=+160 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-40 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{LOAD}}=50 \Omega \end{aligned}$ |
| $-\mathrm{V}_{\text {SPK }}$ |  | - | - | - | - | -150 | - | - |  |  |

[^0]AC Electrical Characteristics

| Sym | Parameter | $0^{\circ} \mathrm{C}$ |  | $+25^{\circ} \mathrm{C}$ |  |  | $+70^{\circ} \mathrm{C}$ |  | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Typ | Max | Min | Max |  |  |
| $+\mathrm{V}_{\text {SPK }}$ | Output voltage spike Y | - | - | - | - | +150 | - | - | mV | $\begin{aligned} & \mathrm{V}_{\mathrm{PP}}=+40 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-160 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{LOAD}}=50 \Omega \end{aligned}$ |
| $-V_{\text {SPK }}$ |  | - | - | - | - | -150 | - | - |  |  |
| $+\mathrm{V}_{\text {SPK }}$ |  | - | - | - | - | +150 | - | - |  | $\begin{aligned} & V_{\mathrm{PP}}=+100 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-100 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{LOAD}}=50 \Omega \end{aligned}$ |
| $-V_{\text {SPK }}$ |  | - | - | - | - | -150 | - | - |  |  |
| $+\mathrm{V}_{\text {SPK }}$ |  | - | - | - | - | +150 | - | - |  | $\begin{aligned} & \mathrm{V}_{\mathrm{PP}}=+160 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-40 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{LOAD}}=50 \Omega \end{aligned}$ |
| $-\mathrm{V}_{\text {SPK }}$ |  | - | - | - | - | -150 | - | - |  |  |
| QC | Charge injection | - | - | - | 820 | - | - | - | pC | $\mathrm{V}_{\mathrm{PP}}=+40 \mathrm{~V}, \mathrm{~V}_{\mathrm{NN}}=-160 \mathrm{~V}$ |
|  |  | - | - | - | 600 | - | - | - |  | $V_{P P}=+100 \mathrm{~V}, V_{\text {NN }}=-100 \mathrm{~V}$ |
|  |  | - | - | - | 350 | - | - | - |  | $V_{P P}=+160 \mathrm{~V}, \mathrm{~V}_{\text {NN }}=-40 \mathrm{~V}$ |

## Test Circuits



Switch OFF Leakage

OFF Isolation





Isolation Diode Current


Crosstalk


Charge Injection


Output Voltage Spike SW


Output Voltage Spike $\mathbf{Y}$

Truth Table

| D0 | D1 | ... | D15 | D16 | ... | D31 | $\overline{\text { LE }}$ | CLR | swo | SW1 | ... | SW15 | SW16 | ... | SW31 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | - | ... | - | - | ... | - | L | L | OFF | - | ... | - | - | . | - |
| H | - |  | - | - |  | - | L | L | ON | - |  | - | - |  | - |
| - | L |  | - | - |  | - | L | L | - | OFF |  | - | - |  | - |
| - | H |  | - | - |  | - | L | L | - | ON |  | - | - |  | - |
| - | - |  | - | - |  | - | L | L | - | - |  | - | - |  | - |
| - | - |  | - | - |  | - | L | L | - | - |  | - | - |  | - |
| - | - |  | L | - |  | - | L | L | - | - |  | OFF | - |  | - |
| - | - |  | H | - |  | - | L | L | - | - |  | ON | - |  | - |
| - | - |  | - | L |  | - | L | L | - | - |  | - | OFF |  | - |
| - | - |  | - | H |  | - | L | L | - | - |  | - | ON |  | - |
| - | - |  | - | - |  | - | L | L | - | - |  | - | - |  | - |
| - | - |  | - | - |  | - | L | L | - | - |  | - | - |  | - |
| - | - |  | - | - |  | - | L | L | - | - |  | - | - |  | - |
| - | - |  | - | - |  | - | L | L | - | - |  | - | - |  | - |
| - | - |  | - | - |  | L | L | L | - | - |  | - | - |  | OFF |
| - | - |  | - | - |  | H | L | L | - | - |  | - | - |  | ON |
| X | X | X | X | X | X | X | H | L |  |  | D P | REVIOU | STATE |  |  |
| X | X | X | X | X | X | X | X | H |  |  | L S | VITCHE | OFF |  |  |

## Notes:

1. The 32 switches operate independently.
2. Serial data is clocked in on the $L$ to $H$ transition of the CLK.
3. All 32 switches go to a state retaining their latched condition at the rising edge of $\overline{L E}$. When $\overline{L E}$ is low the shift registers data flow through the latch.
4. $D_{\text {out }}$ is high when data in the register 31 is high.
5. Shift registers clocking has no effect on the switch states if $\overline{L E}$ is high.
6. The CLR clear input overrides all other inputs.

## Logic Timing Waveforms



Pin Function

| Pin | Function | Pin | Function | Pin | Function | Pin | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | SW30 | 17 | SW2 | 33 | Y1213 | 49 | SW19 |
| 2 | Y3031 | 18 | Y23 | 34 | SW13 | 50 | SW20 |
| 3 | SW31 | 19 | SW3 | 35 | VPP | 51 | Y2021 |
| 4 | NC | 20 | SW4 | 36 | NC | 52 | SW21 |
| 5 | CLR | 21 | Y45 | 37 | VNN | 53 | SW22 |
| 6 | NC | 22 | SW5 | 38 | SW14 | 54 | Y2223 |
| 7 | $\overline{\text { LE }}$ | 23 | SW6 | 39 | Y1415 | 55 | SW23 |
| 8 | CLK | 24 | Y67 | 40 | SW15 | 56 | SW24 |
| 9 | VDD | 25 | SW7 | 41 | SW16 | 57 | Y2425 |
| 10 | DIN | 26 | SW8 | 42 | Y1617 | 58 | SW25 |
| 11 | GND | 27 | Y89 | 43 | SW17 | 59 | SW26 |
| 12 | DOUT | 28 | SW9 | 44 | VNN | 60 | Y2627 |
| 13 | NC | 29 | SW10 | 45 | NC | 61 | SW27 |
| 14 | SW0 | 30 | Y1011 | 46 | VPP | 62 | SW28 |
| 15 | Y01 | 31 | SW11 | 47 | SW18 | 63 | Y2829 |
| 16 | SW1 | 32 | SW12 | 48 | Y1819 | 64 | SW29 |

[^1]The central thermal pad on the bottom of package must be connected to VNN externally

## 64-Lead QFN Package Outline (K6)

## $9.00 \times 9.00 \mathrm{~mm}$ body, 1.00 mm height (max), 0.50 mm pitch



## Notes:

1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
2. Depending on the method of manufacturing, a maximum of 0.15 mm pullback (L1) may be present.
3. The inner tip of the lead may be either rounded or square.

| Symbol |  | A | A1 | A3 | b | D | D2 | E | E2 | e | L | L1 | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension (mm) | MIN | 0.80 | 0.00 | $\begin{aligned} & 0.20 \\ & \text { REF } \end{aligned}$ | 0.20 | 8.90 | 7.60 | 8.90 | 7.60 | $\begin{aligned} & 0.50 \\ & \text { BSC } \end{aligned}$ | 0.30 | 0.00 | $0^{\circ}$ |
|  | NOM | 0.90 | 0.02 |  | 0.25 | 9.00 | 7.70 | 9.00 | 7.70 |  | 0.40 | - | - |
|  | MAX | 1.00 | 0.05 |  | 0.30 | 9.10 | 7.80 | 9.10 | 7.80 |  | 0.50 | 0.15 | $14^{\circ}$ |

## Drawings are not to scale. <br> Supertex Doc.\#: DSPD-64QFNK69X9P050, Version B020112

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to http://www.supertex.com/packaging.html.)

[^2]
[^0]:    * See Test Circuits on page 5

[^1]:    VSUB (Thermal Pad)

[^2]:    Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. (website: http//www.supertex.com)

