

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# High Voltage Ring Generator IC

#### **Features**

- 220V maximum operating voltage
- Integrated high voltage transistors
- ► Up to 70V<sub>RMS</sub> ring signal
- Pulse by pulse output over current protection
- 5 REN output capability
- External MOSFETs enhance output rating to 20 REN

#### **Applications**

- Microcontroller or microprocessor controlled high voltage ring generator
- Set-top/street box ring generator
- Pair gain ring generator
- Wireless local loops
- Fibre in the loop/to the curb
- Coax cable loop

#### **General Description**

The Supertex HV440 is a monolithic integrated circuit capable of generating up to 70V RMS sine wave output at frequencies of 15 to 60Hz with a load of 5 North American RENs. Its out putrating can be enhanced to 20 North American RENs with the addition of two Supertex MOSFETs: one N-Channel MOSFET, the TN2524N8, and one P-Channel MOSFET, the TP2522N8.

The high voltage output P- and N-Channel transistors are controlled independently by the logic inputs PIN and NIN. Connecting the mode pin to ground will enable the device to be controlled with a single input, NIN. This adds a 200ns deadband on the control logic to avoid cross conduction on the high voltage output. A logic high on NIN will turn the high voltage P-Channel on and the N-Channel off. The high voltage outputs have pulse by pulse overcurrent protection set by two external sense resistors. Nominal PWM logic input frequency is 100KHz.

### **Typical Application Circuit**



**Ordering Information** 

| Part Number | Package Option | Packing   |
|-------------|----------------|-----------|
| HV440WG-G   | 16-Lead SOW    | 1000/Reel |

<sup>-</sup>G denotes a lead (Pb)-free / RoHS compliant package

**Absolute Maximum Ratings** 

| Parameter                                                  | Value           |
|------------------------------------------------------------|-----------------|
| V <sub>PP1</sub> - V <sub>NN1</sub> , power supply voltage | +240V           |
| V <sub>PP1</sub> , positive high supply voltage            | +120V           |
| V <sub>PP2</sub> , positive gate supply voltage            | +120V           |
| V <sub>NN1</sub> , negative high voltage                   | -170V           |
| V <sub>NN2</sub> , negative gate voltage                   | -170V           |
| V <sub>DD</sub> , logic supply voltage                     | +7.5V           |
| Storage temperature                                        | -65°C to +150°C |
| Power dissipation                                          | 800mW           |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

#### **Pin Configuration**



### **Product Marking**



Package may or may not include the following marks: Si or **16-Lead SOW (WG)** 

**Typical Thermal Resistance** 

| Package     | $oldsymbol{	heta}_{ja}$ |
|-------------|-------------------------|
| 16-Lead SOW | 66°C/W                  |

## **Electrical Characteristics** (over operating supply voltage unless otherwise specified. $T_A = 25$ °C)

| Sym               | Parameter                          | Min                   | Тур | Max                    | Units | Conditions                                                                                                  |  |
|-------------------|------------------------------------|-----------------------|-----|------------------------|-------|-------------------------------------------------------------------------------------------------------------|--|
| V <sub>PP1</sub>  | High voltage positive supply       | 15                    | -   | 110                    |       |                                                                                                             |  |
| $V_{PP2}$         | Positive linear regulator output   | V <sub>PP1</sub> -9.9 | -   | V <sub>PP1</sub> -19.1 |       |                                                                                                             |  |
| V <sub>NN1</sub>  | High voltage negative supply       | V <sub>PP1</sub> -220 | -   | -110                   | V     | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                                         |  |
| $V_{NN2}$         | Negative linear regulator output   | V <sub>PP1</sub> +5.6 | -   | V <sub>NN1</sub> +10.5 |       |                                                                                                             |  |
| V <sub>DD</sub>   | Logic supply                       | 4.5                   | -   | 5.5                    |       |                                                                                                             |  |
| I <sub>PP1Q</sub> | V <sub>PP1</sub> quiescent current | -                     | 250 | 400                    | ^     | $P_{IN} = N_{IN} = 0V,$                                                                                     |  |
| I <sub>NN1Q</sub> | V <sub>NN1</sub> quiescent current | -                     | 250 | 550                    | μA    | $T_A^{"} = -40^{\circ} \text{C to } +85^{\circ} \text{C}$                                                   |  |
|                   | V suissant summent                 | -                     | -   | 150                    |       | $P_{IN} = N_{IN} = 0V$ , MODE = 0                                                                           |  |
| DDQ               | V <sub>DD1</sub> quiescent current | -                     | -   | 60                     | μA    | $P_{IN} = N_{IN} = 0V$ , MODE = 1                                                                           |  |
| I <sub>PP1</sub>  | V <sub>PP1</sub> operating current | -                     | -   | 1.7                    | mA    | No load, V <sub>OUTP</sub> and V <sub>OUTN</sub><br>switching at 100KHz,<br>T <sub>A</sub> = -40°C to +85°C |  |

# **Electrical Characteristics** (cont.) (over operating supply voltage unless otherwise specified. $T_A = 25$ °C)

| Sym              | Parameter Min Typ Max l            |     | Units | Conditions |    |                                                                                                             |
|------------------|------------------------------------|-----|-------|------------|----|-------------------------------------------------------------------------------------------------------------|
| I <sub>NN1</sub> | V <sub>NN1</sub> operating current | -   | -     | 1.9        | mA | No load, V <sub>OUTP</sub> and V <sub>OUTN</sub><br>switching at 100KHz,<br>T <sub>A</sub> = -40°C to +85°C |
| I <sub>DD</sub>  | V <sub>DD</sub> operating current  | -   | -     | 1.0        | mA |                                                                                                             |
| I <sub>IL</sub>  | Mode logic input low current       | -   | 25    | -          | μA | MODE = 0V                                                                                                   |
| V <sub>IL</sub>  | Logic input low voltage            | 0   | -     | 1.0        | V  | V <sub>DD</sub> = 5.0V                                                                                      |
| V <sub>IH</sub>  | Logic input high voltage           | 4.0 | -     | 5.0        | V  | V <sub>DD</sub> = 5.0V                                                                                      |

# **High Voltage Output**

| Ingii voltago Gatpat          |                                                                   |                        |                        |                        |      |                                                       |  |  |  |  |
|-------------------------------|-------------------------------------------------------------------|------------------------|------------------------|------------------------|------|-------------------------------------------------------|--|--|--|--|
| R <sub>SOURCE</sub>           | V <sub>out</sub> P source resistance                              | -                      | 60                     | 80                     | Ω    | I <sub>OUT</sub> = 100mA                              |  |  |  |  |
| R <sub>SINK</sub>             | V <sub>out</sub> P sink resistance                                | -                      | 60                     | 80                     | Ω    | I <sub>OUT</sub> = -100mA                             |  |  |  |  |
| ΔR/ΔΤ                         | Change in source/sink resistance over temperature                 | -                      | 0.33                   | -                      | Ω/°C | T <sub>A</sub> = -40°C to +85°C                       |  |  |  |  |
| t <sub>D(ON)</sub>            | HV <sub>OUT</sub> delay time                                      | -                      | 150                    | -                      | ns   | P <sub>IN</sub> = high to low,<br>Mode = high         |  |  |  |  |
| t <sub>RISE</sub>             | HV <sub>OUT</sub> rise time                                       | -                      | -                      | 50                     | ns   | P <sub>IN</sub> = high to low                         |  |  |  |  |
| t <sub>D(OFF)</sub>           | HV <sub>OUT</sub> delay time                                      | -                      | 200                    | -                      | ns   | N <sub>IN</sub> = low to high,<br>Mode = high         |  |  |  |  |
| t <sub>FALL</sub>             | HV <sub>OUT</sub> fall time                                       | -                      | -                      | 50                     | ns   | N <sub>IN</sub> = low to high                         |  |  |  |  |
| t <sub>DB</sub>               | Logic deadband time                                               | -                      | -                      | 200                    | ns   | Mode = low                                            |  |  |  |  |
| $V_{\scriptscriptstyle PSEN}$ | HV <sub>OUT</sub> current source sense                            | V <sub>PP1</sub> -0.75 | V <sub>PP1</sub> -1.00 | V <sub>PP1</sub> -1.25 | V    | $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ |  |  |  |  |
| PSEN                          | voltage                                                           | V <sub>PP1</sub> -0.67 | -                      | V <sub>PP1</sub> -1.31 | ·    | T <sub>A</sub> 10 0 to 100 0                          |  |  |  |  |
| V                             | HV <sub>OUT</sub> current sink sense voltage                      | V <sub>NN1</sub> +0.75 | V <sub>NN1</sub> +1.00 | V <sub>NN1</sub> +1.25 | V    | $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ |  |  |  |  |
| V <sub>NSEN</sub>             | OUT CUITETIC SITIK SETISE VOILAGE                                 | V <sub>NN1</sub> +0.65 | -                      | V <sub>NN1</sub> +1.33 | V    | 1 <sub>A</sub> = -40 0 to 103 0                       |  |  |  |  |
| t <sub>SHORTP</sub>           | HV <sub>OUT</sub> off time when current source sense is activated | -                      | -                      | 100                    | ns   |                                                       |  |  |  |  |
| t <sub>shortn</sub>           | HV <sub>OUT</sub> off time when current sink sense is activated   | -                      | -                      | 100                    | ns   |                                                       |  |  |  |  |
| t <sub>whout</sub>            | Minimum pulse width for HV <sub>OUT</sub> at V <sub>PP1</sub>     | -                      | -                      | 500                    | ns   | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$   |  |  |  |  |
| t <sub>wLOUT</sub>            | Minimum pulse width for HV <sub>OUT</sub> at V <sub>NN1</sub>     | -                      | -                      | 500                    | ns   | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$   |  |  |  |  |

#### **Truth Table**

| N <sub>IN</sub> | P <sub>IN</sub> | Mode | ĒN | HV <sub>out</sub> |
|-----------------|-----------------|------|----|-------------------|
| L               | L               | Н    | L  | VPP1              |
| L               | Н               | Н    | L  | High Z            |
| Н               | L*              | Н    | L  | -                 |
| Н               | Н               | Н    | L  | VNN1              |
| L               | X               | L    | L  | VNN1              |
| Н               | X               | L    | L  | VPP1              |
| X               | X               | X    | Н  | High Z            |

 $<sup>^{\</sup>star}$   $\,$  This state will short V\_{\_{PP1}} to V\_{\_{NN1}} and should therefore be avoided.

#### **Block Diagram**



# **Pin Description**

|     | <u> </u> |                                                                                                                                                                                              |  |  |  |  |  |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin | Name     | Description                                                                                                                                                                                  |  |  |  |  |  |
| 1   | VPP1     | Positive high voltage supply.                                                                                                                                                                |  |  |  |  |  |
| 2   | PGND     | High voltage power ground.                                                                                                                                                                   |  |  |  |  |  |
| 3   | GND      | Low voltage ground.                                                                                                                                                                          |  |  |  |  |  |
| 4   | MODE     | Logic mode input. Logic low activates 200nsec deadband. When mode is low, NIN turns on and off the high voltage N- and P-Channels. Pin is not used and should be connected to VDD or ground. |  |  |  |  |  |
| 5   | PIN      | Logic control input. When mode is high, logic input high turns off output high voltage P-Channel.                                                                                            |  |  |  |  |  |
| 6   | NIN      | Logic control input. When mode is high, logic input high turns on output high voltage N-Channel.                                                                                             |  |  |  |  |  |
| 7   | EN       | Active low enable input.                                                                                                                                                                     |  |  |  |  |  |
| 8   | VDD      | Logic supply voltage.                                                                                                                                                                        |  |  |  |  |  |
| 9   | VNN1     | Negative high voltage supply.                                                                                                                                                                |  |  |  |  |  |
| 10  | VNN2     | Negative gate voltage supply. Generated by an internal linear regulator. A 0.1μF capacitor should be connected between VNN2 and VNN1.                                                        |  |  |  |  |  |
| 11  | NGATE    | Gate drive for external N-channel MOSFET.                                                                                                                                                    |  |  |  |  |  |
| 12  | VNSEN    | Pulse by pulse over current sensing for internal N-Channel MOSFET.                                                                                                                           |  |  |  |  |  |
| 13  | HVOUT    | High voltage output. Voltage swings from VPP1 to VNN1.                                                                                                                                       |  |  |  |  |  |
| 14  | VPSEN    | Pulse by pulse over current sensing for internal P-Channel MOSFET.                                                                                                                           |  |  |  |  |  |
| 15  | PGATE    | Gate drive for external P-channel MOSFET.                                                                                                                                                    |  |  |  |  |  |
| 16  | VPP2     | Positive gate voltage supply. Generated by an internal linear regulator. A 0.1µF capacitor should be connected between VPP2 and VPP1.                                                        |  |  |  |  |  |

# 16-Lead SOW (Wide Body) Package Outline (WG)

10.30x7.50mm body, 2.65mm height (max), 1.27mm pitch



#### Note:

A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo          | ol  | Α     | A1   | A2    | b    | D      | E      | E1    | е           | h    | L    | L1          | L2          | θ          | θ1  |
|----------------|-----|-------|------|-------|------|--------|--------|-------|-------------|------|------|-------------|-------------|------------|-----|
| Dimension (mm) | MIN | 2.15* | 0.10 | 2.05  | 0.31 | 10.10* | 9.97*  | 7.40* |             | 0.25 | 0.40 |             |             | <b>0</b> ° | 5°  |
|                | NOM | -     | -    | -     | -    | 10.30  | 10.30  | 7.50  | 1.27<br>BSC | -    | -    | 1.40<br>REF | 0.25<br>BSC | -          | -   |
|                | MAX | 2.65  | 0.30 | 2.55* | 0.51 | 10.50* | 10.63* | 7.60* |             | 0.75 | 1.27 | ' \_ '      |             | <b>8</b> º | 15° |

JEDEC Registration MS-013, Variation AA, Issue E, Sep. 2005.

Drawings are not to scale.

Supertex Doc. #: DSPD-16SOWWG, Version E041309.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2014 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited.



<sup>\*</sup> This dimension is not specified in the JEDEC drawing.