

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# 100MHz, 80-Channel Serial to Parallel Converter with Push-Pull Outputs

#### **Features**

- ► HVCMOS® technology
- ▶ 5.0V CMS Logic
- ► Output voltage up to 80V
- Low power level shifting
- 100MHz equivalent data rate using four dynamic shift registers
- Latched data outputs
- ► Foreward and reverse shifting options (DIR pin)
- Diode to VPP allows efficient power recovery
- Outputs may be hot switched

### **General Description**

The HV574 is a low-voltage serial to high-voltage parallel con-verter with push-pull outputs. This device has been designed for use as a driver for printer applications. It can also be used in any application requiring multiple output high-voltage current sour-cing and sinking capability such as driving plasma panels, vacuum fluorescent displays, or large matrix LCD displays.

The device has 4 parallel 20-bit dynamic shift registers, permitting data rates 4X the speed of one (they are clocked together). There are 80 static latches and control logic to perform the polarity select and blanking of the outputs.  $HV_{OUT}1$  is connected to the first stage of the first shift register through the polarity and blanking logic. Data is shifted through the shift registers on the logic low to high transition of the clock. The DIR pin causes CCW shifting when connected to GND, and CW shifting when connected to VDD. A data output buffer is provided for cascading devices. This output reflects the current status of the last bit of the shift register ( $HV_{OUT}80$ ). Operation of the shift register is not affected by the  $\overline{LE}$  (latch enable),  $\overline{BL}$  (blanking), or the  $\overline{POL}$  (polarity) inputs. Transfer of data from the shift registers to the latches occurs when the  $\overline{LE}$  (latch enable) input is high. The data in the latches is stored when  $\overline{LE}$  is low.

### **Functional Block Diagram**



### **Ordering Information**

| Part Number | Package Option | Packing |
|-------------|----------------|---------|
| HV574PG-G   | 100-Lead PQFP  | 66/Tray |

<sup>-</sup>G denotes a lead (Pb)-free / RoHS compliant package

### **Absolute Maximum Ratings**

| Parameter                                       | Value                          |
|-------------------------------------------------|--------------------------------|
| Supply voltage, V <sub>DD</sub>                 | -0.5V to +7.5V                 |
| Output voltage, V <sub>PP</sub>                 | -0.5V to +90V                  |
| Logic input levels                              | -0.3V to V <sub>DD</sub> +0.3V |
| Ground current <sup>1</sup>                     | 1.5A                           |
| Continuous total power dissipation <sup>2</sup> | 1200mW                         |
| Operating temperature range                     | -40°C to +85°C                 |
| Storage temperature range                       | -65°C to +150°C                |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

#### Notes:

- 1. Limited by the total dissipated in the package.
- 2. For operation above 25°C ambient derate linearly to 85°C at 20mW/°C.

### **Pin Configuration**



100-Lead PQFP (top view)

### **Product Marking**



Package may or may not include the following marks: Si or 🌎

100-Lead PQFP

### **Typical Thermal Resistance**

| Package       | $oldsymbol{	heta}_{ja}$ |
|---------------|-------------------------|
| 100-Lead PQFP | 39°C/W                  |

### **Recommended Operating Conditions**

| Sym              | Parameter                      | Min                   | Max | Units |
|------------------|--------------------------------|-----------------------|-----|-------|
| V <sub>DD</sub>  | Logic supply voltage           | 4.5                   | 5.5 | V     |
| V <sub>PP</sub>  | Output voltage                 | 12                    | 80  | V     |
| V <sub>IH</sub>  | High-level input voltage       | V <sub>DD</sub> -0.5V | -   | V     |
| V <sub>IL</sub>  | Low-level input voltage        | 0                     | 0.5 | V     |
| f <sub>CLK</sub> | Clock frequency per register   | 0.001                 | 25  | MHz   |
| T <sub>A</sub>   | Operating free-air temperature | -40                   | +85 | °C    |

#### Notes:

#### Power-up sequence should be the following:

- 1. Apply ground
- 2. Apply  $\tilde{V}_{DD}$
- 3. Set all inputs (Data, CLK, Enable etc.) to a known state
- 4. Apply V<sub>PP</sub>

The  $V_{PP}$  should not drop below  $V_{DD}$  or float during operation.

Power-down sequence should be the reverse of the above.

# DC Electrical Characteristics (Over recommended operating conditions unless otherwise noted)

| Sym              | Parameter                                |                   | Min                  | Max  | Units | Conditions                                            |
|------------------|------------------------------------------|-------------------|----------------------|------|-------|-------------------------------------------------------|
| I <sub>DD</sub>  | V <sub>DD</sub> supply current           |                   | -                    | 30   | mA    | $V_{DD} = V_{DD} \text{ max}, f_{CLK} = 25\text{MHz}$ |
|                  | Quiocont V quanty                        | ourront           | -                    | 100  | μA    | Outputs high                                          |
| l <sub>PP</sub>  | Quiescent V <sub>PP</sub> supply         | current           | -                    | 100  | μA    | Outputs low                                           |
| I <sub>DDQ</sub> | Quiescent V <sub>DD</sub> supply current |                   | -                    | 100  | μA    | $AII V_{IN} = V_{DD}$                                 |
| V                | Lligh lovel over                         | HV <sub>OUT</sub> | V <sub>PP</sub> -9.0 | -    | V     | $I_{o} = -30 \text{mA}, V_{pp} = +80 \text{V}$        |
| V <sub>OH</sub>  | High-level output                        | Data out          | V <sub>DD</sub> -0.5 | -    | V     | I <sub>O</sub> = -100μA                               |
| V                | Low-level output                         | HV <sub>OUT</sub> | -                    | 3.75 | V     | $I_{o} = +15 \text{mA}, V_{dd} = +5.0 \text{V}$       |
| V <sub>OL</sub>  | Low-level output                         | Data out          | -                    | 0.5  | V     | I <sub>O</sub> = +100μA                               |
| I <sub>IH</sub>  | High-level logic input current           |                   | -                    | 1.0  | μA    | $V_{IH} = V_{DD}$                                     |
| I <sub>IL</sub>  | Low-level logic input                    | current           | -                    | -1.0 | μA    | V <sub>IL</sub> = 0V                                  |

### AC Electrical Characteristics (T<sub>A</sub> = 85°C max. Logic signal inputs and data inputs have t, t, ≤ 5.0ns [10% and 90% points])

| Sym                            | Parameter                                       | Min   | Max | Units | Conditions                                             |
|--------------------------------|-------------------------------------------------|-------|-----|-------|--------------------------------------------------------|
| f                              | Clock fraguency                                 | 0.001 | 25  | NALIZ | $V_{DD} = 4.5V, T_{J} = 25^{\circ}C$                   |
| f <sub>CLK</sub>               | Clock frequency                                 | 0.001 | 20  | MHz   | V <sub>DD</sub> = 4.5V, T <sub>J</sub> = 125°C         |
| $t_{WL}, t_{WH}$               | Clock width high or low                         | 20    | -   | ns    |                                                        |
| t <sub>su</sub>                | Data set-up time before clock rises             | 0     | -   | ns    |                                                        |
| t <sub>H</sub>                 | Data hold time after clock rises                | 15    | -   | ns    |                                                        |
| $t_{on}, t_{off}$              | Time from latch enable to HV <sub>OUT</sub>     | -     | 500 | ns    | C <sub>L</sub> = 15pF                                  |
| t <sub>DHL</sub>               | Delay time clock to data high to low            | -     | 38  | ns    | $C_{L} = 15pF, V_{DD} = 5.0V$                          |
| t <sub>DLH</sub>               | Delay time clock to data low to high            | -     | 38  | ns    | $C_{L} = 15pF, V_{DD} = 5.0V$                          |
| t <sub>DLE</sub> *             | Delay time clock to $\overline{LE}$ low to high | 25    | -   | ns    |                                                        |
| t <sub>wle</sub>               | LE pulse width                                  | 25    | -   | ns    |                                                        |
| t <sub>SLE</sub>               | LE set-up time before clock rises               | 0     | -   | ns    |                                                        |
| t <sub>r,</sub> t <sub>f</sub> | Output rise/fall time                           | -     | 1.0 | μs    | C <sub>L</sub> = 600pF, HV <sub>OUT</sub> from 0 - 60V |

<sup>\*</sup> t<sub>DLE</sub> is not required but is recommended to produce stable HV outputs and thus minimize power dissipation and current spikes (allows internal SR output to stabilize).

# **Input and Output Equivalent Circuits**



# **Switching Waveforms**



### **Function Table**

|                       |            |     | Inpu | ts | Outputs |     |                           |                          |                    |
|-----------------------|------------|-----|------|----|---------|-----|---------------------------|--------------------------|--------------------|
| Function              | Data       | CLK | LE   | BL | POL     | DIR | Shift Reg                 | HV Outputs               | Data Out           |
| All O/P high          | Х          | Х   | Х    | L  | L       | Х   | -                         | Н                        | -                  |
| All O/P low           | Х          | Х   | Х    | L  | Н       | Х   | -                         | L                        | -                  |
| O/P normal            | Х          | Х   | Х    | Н  | Н       | Х   | -                         | No inversion             | -                  |
| O/P inverted          | Х          | Х   | Х    | Н  | L       | Х   | -                         | Inversion                | -                  |
| Dete felle            | L          | 1   | Н    | Н  | Н       | Х   | L                         | L                        | -                  |
| Data falls<br>through | Н          | 1   | Н    | Н  | Н       | Х   | Н                         | Н                        | -                  |
| (latches              | L          | 1   | Н    | Н  | L       | Х   | L                         | Н                        | -                  |
| transparent)          | Н          | 1   | Н    | Н  | L       | Х   | Н                         | L                        | -                  |
| Data stored/          | Х          | Х   | L    | Н  | Н       | Х   | *                         | Stored Data              | -                  |
| latches loaded        | Х          | Х   | L    | Н  | L       | Х   | *                         | Inversion of stored data | -                  |
|                       | $D_{IN}X$  | 1   | Н    | Н  | Н       | Н   | $Q_n \rightarrow Q_{n+1}$ | New H or L               | D <sub>OUT</sub> X |
| I/O reletion          | $D_{IN}X$  | 1   | L    | Н  | Н       | Н   | $Q_n \rightarrow Q_{n+1}$ | Previous H or L          | D <sub>OUT</sub> X |
| I/O relation          | $D_{OUT}X$ | 1   | L    | Н  | Н       | L   | $Q_n \rightarrow Q_{n-1}$ | Previous H or L          | D <sub>IN</sub> X  |
|                       | $D_{OUT}X$ | 1   | Н    | Н  | Н       | L   | $Q_n \rightarrow Q_{n-1}$ | New H or L               | D <sub>IN</sub> X  |

#### Note:

<sup>\* =</sup> dependent on previous stage's state. See Pin configuration for DIN and DOUT pin designation for CW and CCW shift.

# **Pin Function**

| <u> a</u> |                      |
|-----------|----------------------|
| Pin #     | Function             |
| 1         | HV <sub>out</sub> 30 |
| 2         | HV <sub>out</sub> 29 |
| 3         | HV <sub>out</sub> 28 |
| 4         | HV <sub>OUT</sub> 27 |
| 5         | HV <sub>OUT</sub> 26 |
| 6         | HV <sub>out</sub> 25 |
| 7         | HV <sub>OUT</sub> 24 |
| 8         | HV <sub>out</sub> 23 |
| 9         | HV <sub>OUT</sub> 22 |
| 10        | HV <sub>out</sub> 21 |
| 11        | HV <sub>out</sub> 20 |
| 12        | HV <sub>out</sub> 19 |
| 13        | HV <sub>out</sub> 18 |
| 14        | HV <sub>out</sub> 17 |
| 15        | HV <sub>out</sub> 16 |
| 16        | HV <sub>out</sub> 15 |
| 17        | HV <sub>out</sub> 14 |
| 18        | HV <sub>out</sub> 13 |
| 19        | HV <sub>OUT</sub> 12 |
| 20        | HV <sub>out</sub> 11 |
| 21        | HV <sub>out</sub> 10 |
| 22        | HV <sub>out</sub> 9  |
| 23        | HV <sub>out</sub> 8  |
| 24        | HV <sub>OUT</sub> 7  |
| 25        | HV <sub>out</sub> 6  |

| Pin # | Function            |
|-------|---------------------|
| 26    | HV <sub>OUT</sub> 5 |
| 27    | HV <sub>OUT</sub> 4 |
| 28    | HV <sub>OUT</sub> 3 |
| 29    | HV <sub>OUT</sub> 2 |
| 30    | HV <sub>out</sub> 1 |
| 31    | NC                  |
| 32    | VPP                 |
| 33    | HVGND               |
| 34    | D <sub>IN</sub> A   |
| 35    | D <sub>IN</sub> B   |
| 36    | D <sub>IN</sub> C   |
| 37    | D <sub>IN</sub> D   |
| 38    | VDD                 |
| 39    | POL                 |
| 40    | Œ                   |
| 41    | CLK                 |
| 42    | DIR                 |
| 43    | BL                  |
| 44    | GND                 |
| 45    | D <sub>out</sub> D  |
| 46    | D <sub>out</sub> C  |
| 47    | D <sub>out</sub> B  |
| 48    | D <sub>out</sub> A  |
| 49    | HVGND               |
| 50    | VPP                 |

| Pin # | Function             |
|-------|----------------------|
| 51    | HV <sub>out</sub> 80 |
| 52    | HV <sub>оυт</sub> 79 |
| 53    | HV <sub>OUT</sub> 78 |
| 54    | HV <sub>out</sub> 77 |
| 55    | HV <sub>out</sub> 76 |
| 56    | HV <sub>out</sub> 75 |
| 57    | HV <sub>out</sub> 74 |
| 58    | HV <sub>ουτ</sub> 73 |
| 59    | HV <sub>OUT</sub> 72 |
| 60    | HV <sub>ουτ</sub> 71 |
| 61    | HV <sub>оυт</sub> 70 |
| 62    | HV <sub>оит</sub> 69 |
| 63    | HV <sub>оит</sub> 68 |
| 64    | HV <sub>оυт</sub> 67 |
| 65    | HV <sub>OUT</sub> 66 |
| 66    | HV <sub>оит</sub> 65 |
| 67    | HV <sub>OUT</sub> 64 |
| 68    | HV <sub>оυт</sub> 63 |
| 69    | HV <sub>OUT</sub> 62 |
| 70    | HV <sub>оυт</sub> 61 |
| 71    | HV <sub>оυт</sub> 60 |
| 72    | HV <sub>оит</sub> 59 |
| 73    | HV <sub>о∪т</sub> 58 |
| 74    | HV <sub>ουτ</sub> 57 |
| 75    | HV <sub>out</sub> 56 |

| Function             |
|----------------------|
| HV <sub>out</sub> 55 |
| HV <sub>OUT</sub> 54 |
| HV <sub>out</sub> 53 |
| HV <sub>OUT</sub> 52 |
| HV <sub>out</sub> 51 |
| HV <sub>out</sub> 50 |
| HV <sub>out</sub> 49 |
| HV <sub>out</sub> 48 |
| HV <sub>out</sub> 47 |
| HV <sub>out</sub> 46 |
| HV <sub>OUT</sub> 45 |
| HV <sub>OUT</sub> 44 |
| HV <sub>out</sub> 43 |
| HV <sub>OUT</sub> 42 |
| HV <sub>out</sub> 41 |
| HV <sub>out</sub> 40 |
| HV <sub>оит</sub> 39 |
| HV <sub>OUT</sub> 38 |
| HV <sub>OUT</sub> 37 |
| HV <sub>out</sub> 36 |
| HV <sub>out</sub> 35 |
| HV <sub>OUT</sub> 34 |
| HV <sub>out</sub> 33 |
| HV <sub>OUT</sub> 32 |
| HV <sub>out</sub> 31 |
|                      |

# 100-Lead PQFP Package Outline (PG)

# 20.00x14.00mm body, 3.40mm height (max), 0.65mm pitch, 3.90mm footprint



#### Note:

A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo          | ol  | Α     | A1    | A2   | b    | D      | D1     | E      | E1     | е           | L    | L1          | L2          | θ          | θ1  |
|----------------|-----|-------|-------|------|------|--------|--------|--------|--------|-------------|------|-------------|-------------|------------|-----|
|                | MIN | 2.80* | 0.25  | 2.55 | 0.22 | 23.65* | 19.80* | 17.65* | 13.80* |             | 0.73 |             |             | 0          | 5°  |
| Dimension (mm) | NOM | -     | -     | 2.80 | -    | 23.90  | 20.00  | 17.90  | 14.00  | 0.65<br>BSC | 0.88 | 1.95<br>REF | 0.25<br>BSC | 3.5°       | -   |
| ()             | MAX | 3.40  | 0.50* | 3.05 | 0.38 | 24.15* | 20.20* | 18.15* | 14.20* |             | 1.03 |             |             | <b>7</b> ° | 16° |

JEDEC Registration MO-112, Variation CC-1, Issue B, Sept.1995.

Drawings not to scale.

Supertex Doc. #: DSPD-100PQFPPG, Version B041309.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2013 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited.



<sup>\*</sup> This dimension is not specified in the JEDEC drawing..