# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# 32-Channel LCD Driver with Separate Backplane Output

#### Features

- HVCMOS<sup>®</sup> technology
- ▶ 32 push-pull CMOS output up to 60V
- Low power level shifting
- ▶ Shift register speed 5.0MHz
- Latched data outputs
- Bidirectional shift register (DIR)
- Backplane output

### **General Description**

The HV66 is a low voltage serial to high voltage parallel converter with push-pull outputs. This device has been designed for use as a driver circuit for LCD displays. It can also be used in any application requiring multiple output high voltage current sourcing and sinking capabilities. The inputs are fully CMOS compatible.

The device consists of a 32-bit shift register, 32 latches, and control logic to perform blanking and polarity control of the outputs.  $HV_{OUT}$ 1 is connected to the first stage of the shift register. Data is shifted through the shift register on the logic rising transition of the clock. A DIR pin causes data shifting clockwise when grounded and counter clockwise when connected to VDD. A data output buffer is provided for cascading devices. This output reflects the current status of the last bit of the shift register. Operation of the shift register is not affected by the LE (latch enable),  $\overline{BL}$  (blank) or the POL (polarity) inputs. Transfer of data from the shift register to the latch occurs when the LE (latch enable) input is high. The data in the latch is stored after LE transitions from high to low.

## Functional Block Diagram



# **Ordering Information**

| Part Number   | Package Option | Packing  |
|---------------|----------------|----------|
| HV66PG-G      | 44-Lead PQFP   | 96/Tray  |
| HV66PG-G M919 | 44-Lead PQFP   | 500/Reel |
| HV66PJ-G      | 44-Lead PLCC   | 27/Tube  |
| HV66PJ-G M903 | 44-Lead PLCC   | 500/Reel |

-G denotes a lead (Pb)-free / RoHS compliant package

# Absolute Maximum Ratings<sup>1</sup>

| Parameter                                       | Value                          |
|-------------------------------------------------|--------------------------------|
| Supply voltage, $V_{DD}^{2}$                    | -0.5V to +7.0V                 |
| Supply voltage, $V_{PP}^{2}$                    | -0.5V to +70V                  |
| Logic input levels                              | -0.5V to $V_{\text{DD}}$ +0.5V |
| Ground current <sup>3</sup>                     | 1.5A                           |
| Continuous total power dissipation <sup>₄</sup> | 1200mW                         |
| Operating temperature range                     | -40°C to +85°C                 |
| Storage temperature range                       | -65°C to +125°C                |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to GND.

#### Notes:

- 1. Device will survive (but operation may not be specified or guaranteed) at these extremes
- 2. All voltages are referenced to GND
- 3. Duty cycle is limited by the total power dissipated in the package
- 4. For operation above 25°C ambient derate linearly to 85°C at 20mW/°C

## **Typical Thermal Resistance**

| Package      | <b>θ</b> <sub>ja</sub> |
|--------------|------------------------|
| 44-Lead PQFP | 51°C/W                 |
| 44-Lead PLCC | 37°C/W                 |

## **Pin Configuration**



## **Product Marking**



Package may or may not include the following marks: Si or

#### 44-Lead PQFP



Package may or may not include the following marks: Si or 🎲

44-Lead PLCC

## **Recommended Operating Conditions**

| Sym              | Parameter                               | Min | Max             | Units |
|------------------|-----------------------------------------|-----|-----------------|-------|
| V <sub>DD</sub>  | Logic supply voltage                    | 4.5 | 5.5             | V     |
| V <sub>PP</sub>  | High voltage supply                     | 12  | 60              | V     |
| V <sub>IH</sub>  | High-level input voltage                | 2.4 | V <sub>DD</sub> | V     |
| V <sub>IL</sub>  | Low-level input voltage                 | 0   | 0.8             | V     |
| f <sub>ськ</sub> | Clock frequency                         | 0   | 5.0             | MHz   |
| T <sub>A</sub>   | Operating free-air temperature          | -40 | +85             | °C    |
| I <sub>OD</sub>  | Allowable current through output diodes | -   | 200             | mA    |

#### Electrical Characteristics (over recommended operating conditions unless otherwise noted)

**DC Characteristics**  $(V_{DD} = 5.0V, V_{PP} = 60V)$ 

| Sym               | Parameter                            |                   | Min | Max  | Units | Conditions                                        |
|-------------------|--------------------------------------|-------------------|-----|------|-------|---------------------------------------------------|
| I <sub>DD</sub>   | V <sub>DD</sub> supply current       |                   | -   | 15   | mA    | V <sub>DD</sub> = 5.5V, f <sub>CLK</sub> = 5.0MHz |
|                   |                                      | cont              | -   | 0.5  | mA    | Outputs high                                      |
| PPQ               | Quiescent v <sub>PP</sub> supply cur | ent               | -   | 0.5  | mA    | Outputs low                                       |
| I <sub>DDQ</sub>  | Quiescent V <sub>DD</sub> supply cur | rent              | -   | 0.5  | mA    | All $V_{IN}$ = GND or $V_{DD}$                    |
| V                 | High-level output                    | HV <sub>OUT</sub> | 50  | -    |       | I <sub>0</sub> = -5.0mA, V <sub>PP</sub> = +60V   |
| v <sub>он</sub>   |                                      | DATA OUT          | 4.6 | -    | V     | Ι <sub>o</sub> =-100μΑ                            |
| V                 |                                      | HV <sub>OUT</sub> | -   | 8.0  |       | I <sub>0</sub> = +5.0mA, V <sub>PP</sub> = +60V   |
| v <sub>oL</sub>   | Low-level output                     | DATA OUT          | -   | 0.4  | V     | Ι <sub>o</sub> =+100μΑ                            |
| I <sub>IH</sub>   | High-level input current             |                   | -   | 1.0  | μA    | $V_{H} = V_{DD}$                                  |
| I <sub>IL</sub>   | Low-level input current              |                   | -   | -1.0 | μA    | V <sub>IL</sub> = 0V                              |
| V <sub>OLBP</sub> | Low-level output voltage,            | backplane         | -   | 3.0  | V     | I <sub>o</sub> = +10mA                            |
| V <sub>OHBP</sub> | High-level output voltage,           | backplane         | 57  | -    | V     | I <sub>o</sub> = -10mA                            |

#### **AC Characteristics** ( $V_{DD}$ = 5.0V, $V_{PP}$ = 60V, $T_A$ = 25°C, logic input rise/fall time = 10ns.)

| f <sub>CLK</sub>                     | Clock frequency                             | -   | 5.0  | MHz |                        |
|--------------------------------------|---------------------------------------------|-----|------|-----|------------------------|
| t <sub>wL,</sub> t <sub>wH</sub>     | Clock width high or low                     | 100 | -    | ns  |                        |
| t <sub>su</sub>                      | Data set-up time before clock rises         | 25  | -    | ns  |                        |
| t <sub>H</sub>                       | Data hold time after clock rises            | 50  | -    | ns  |                        |
| t <sub>HON</sub> , t <sub>HOFF</sub> | Time from latch enable or POL to $HV_{OUT}$ | -   | 500  | ns  | C <sub>L</sub> = 20pF  |
| t <sub>BON</sub> , t <sub>BOFF</sub> | Time from POL to BP <sub>OUT</sub>          | -   | 500  | ns  | C <sub>L</sub> = 20pF  |
| t <sub>DHL</sub>                     | Delay time clock to data high to low        | -   | 200  | ns  | C <sub>L</sub> = 10pF  |
| t <sub>DLH</sub>                     | Delay time clock to data low to high        | -   | 200  | ns  | C <sub>L</sub> = 10pF  |
| t <sub>DLE</sub>                     | Delay time clock to LE low to high          | 50  | -    | ns  |                        |
| t <sub>wLE</sub>                     | Width of LE pulse                           | 100 | -    | ns  |                        |
| t <sub>sle</sub>                     | LE set-up time before clock rises           | 50  | -    | ns  |                        |
| t <sub>BR</sub> , t <sub>BF</sub>    | BP <sub>out</sub> rise/fall time            | 10  | 1000 | μs  | C <sub>L</sub> = 350pF |
| t <sub>BR</sub> - t <sub>BF</sub>    | $BP_{OUT}$ rise and fall difference         | -   | 100  | μs  | C <sub>L</sub> = 350pF |

#### Power-up sequence should be the following:

- 1. Connect ground.
- Apply V<sub>DD</sub>.
   Set all inputs (Data, CLK, EN, etc.) to a known state.
- 4. Apply  $V_{_{PP}}$ .

The  $V_{PP}$  should not drop below  $V_{DD}$  during operation.

#### Power-down sequence should be the reverse of the above.

#### **Function Table**

|              |        |        | Inp | uts    |        |     | Outputs                                   |                               |                 |                   |  |
|--------------|--------|--------|-----|--------|--------|-----|-------------------------------------------|-------------------------------|-----------------|-------------------|--|
| Function     | Data   | CLK    | LE  | BL     | POL    | DIR | Shift Reg<br>1, 2, 32                     | ΗV <sub>ουτ</sub><br>1, 2, 32 | Data Out        | BP <sub>OUT</sub> |  |
| Load S/R,    | L or H | Ť      | L   | Ignore | Ignore | Н   | $Data \to Q_{1} \to Q_{32}$               | Ignore                        | Q <sub>32</sub> | Ignore            |  |
| R/L Shift    | L or H | 1      | L   | Ignore | Ignore | L   | $Q_1 \leftarrowQ_{32} \leftarrow Data$    | Ignore                        | Q <sub>1</sub>  | Ignore            |  |
| Lood Latabaa | х      | H or L | Н   | н      | Н      | Х   | **                                        | /**                           | No Change       | Н                 |  |
| Load Latches | х      | H or L | Н   | Н      | L      | Х   | **                                        | **                            | No Change       | L                 |  |
|              | L or H | Ť      | Н   | н      | Н      | Н   | $Data \to Q_{_1}\!\!\cdots \to Q_{_{32}}$ | /**                           | Q <sub>32</sub> | Н                 |  |
| Transparent  | L or H | Ť      | Н   | Н      | L      | Н   | $Data \to Q_{_1\!\cdots} \to Q_{_{32}}$   | **                            | Q <sub>32</sub> | L                 |  |
| Mode         | L or H | Ť      | Н   | Н      | Н      | L   | $Q_1 \leftarrowQ_{32} \leftarrow Data$    | /**                           | Q <sub>1</sub>  | Н                 |  |
|              | L or H | 1      | Н   | Н      | L      | L   | $Q_1 \leftarrowQ_{32} \leftarrow Data$    | **                            | Q <sub>1</sub>  | L                 |  |
| Blank        | х      | Х      | Х   | L      | L      | Х   | Х                                         | LL                            | Ignore          | L                 |  |
| Control      | Х      | Х      | Х   | L      | Н      | Х   | Х                                         | НН                            | Ignore          | Н                 |  |

Notes:

\*

L - Low level

X - Don't care

Ignore - The state of the specific input or output is irrelevant to demonstrate the occurred event

↑ - Low to High transition

- Dependent on previous stage's state before the last CLK or last LE high

#### **Switching Waveforms**



# HV66

## 44-Lead PQFP Pin Description

| Pin # | Function             | Pin # | Function             | Pin |
|-------|----------------------|-------|----------------------|-----|
| 1     | HV <sub>out</sub> 11 | 16    | HV <sub>out</sub> 26 | 31  |
| 2     | HV <sub>out</sub> 12 | 17    | HV <sub>out</sub> 27 | 32  |
| 3     | HV <sub>out</sub> 13 | 18    | HV <sub>out</sub> 28 | 33  |
| 4     | HV <sub>out</sub> 14 | 19    | HV <sub>out</sub> 29 | 34  |
| 5     | HV <sub>out</sub> 15 | 20    | HV <sub>out</sub> 30 | 35  |
| 6     | HV <sub>out</sub> 16 | 21    | HV <sub>out</sub> 31 | 36  |
| 7     | HV <sub>out</sub> 17 | 22    | HV <sub>out</sub> 32 | 37  |
| 8     | HV <sub>out</sub> 18 | 23    | DATA OUT             | 38  |
| 9     | HV <sub>out</sub> 19 | 24    | GND                  | 39  |
| 10    | HV <sub>out</sub> 20 | 25    | N/C                  | 40  |
| 11    | HV <sub>out</sub> 21 | 26    | BL                   | 41  |
| 12    | HV <sub>out</sub> 22 | 27    | POL                  | 42  |
| 13    | HV <sub>out</sub> 23 | 28    | LE                   | 43  |
| 14    | HV <sub>out</sub> 24 | 29    | VDD                  | 44  |
| 15    | HV <sub>out</sub> 25 | 30    | CLK                  |     |

| Pin # | Function             |
|-------|----------------------|
| 31    | DIR                  |
| 32    | DATA IN              |
| 33    | VPP                  |
| 34    | BP <sub>out</sub>    |
| 35    | HV <sub>out</sub> 1  |
| 36    | HV <sub>out</sub> 2  |
| 37    | HV <sub>out</sub> 3  |
| 38    | HV <sub>OUT</sub> 4  |
| 39    | HV <sub>out</sub> 5  |
| 40    | HV <sub>out</sub> 6  |
| 41    | HV <sub>out</sub> 7  |
| 42    | HV <sub>out</sub> 8  |
| 43    | HV <sub>out</sub> 9  |
| 44    | HV <sub>OUT</sub> 10 |

 Function

  $HV_{out}^2$ 
 $HV_{out}^3$ 
 $HV_{out}^7$ 
 $HV_{out}^7$ 

## 44-Lead PLCC Pin Description

| Pin | Function             | Pin | Function             | Pin |
|-----|----------------------|-----|----------------------|-----|
| 1   | HV <sub>out</sub> 16 | 16  | HV <sub>OUT</sub> 31 | 31  |
| 2   | HV <sub>OUT</sub> 17 | 17  | HV <sub>OUT</sub> 32 | 32  |
| 3   | HV <sub>OUT</sub> 18 | 18  | DATA OUT             | 33  |
| 4   | HV <sub>out</sub> 19 | 19  | GND                  | 34  |
| 5   | HV <sub>out</sub> 20 | 20  | N/C                  | 35  |
| 6   | HV <sub>out</sub> 21 | 21  | BL                   | 36  |
| 7   | HV <sub>OUT</sub> 22 | 22  | POL                  | 37  |
| 8   | HV <sub>out</sub> 23 | 23  | LE                   | 38  |
| 9   | HV <sub>out</sub> 24 | 24  | VDD                  | 39  |
| 10  | HV <sub>OUT</sub> 25 | 25  | CLK                  | 40  |
| 11  | HV <sub>OUT</sub> 26 | 26  | DIR                  | 41  |
| 12  | HV <sub>out</sub> 27 | 27  | DATA IN              | 42  |
| 13  | HV <sub>OUT</sub> 28 | 28  | VPP                  | 43  |
| 14  | HV <sub>out</sub> 29 | 29  | BP <sub>OUT</sub>    | 44  |
| 15  | HV <sub>out</sub> 30 | 30  | HV <sub>out</sub> 1  |     |

## 44-Lead PQFP Package Outline (PG) 10.00x10.00mm body, 2.35mm height (max), 0.80mm pitch



#### Note:

1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo             | ol  | Α     | A1   | A2   | b    | D      | D1     | E      | E1     | е                   | L    | L1                   | L2          | θ                |  |            |
|-------------------|-----|-------|------|------|------|--------|--------|--------|--------|---------------------|------|----------------------|-------------|------------------|--|------------|
| Dimension<br>(mm) | MIN | 1.95* | 0.00 | 1.95 | 0.30 | 13.65* | 9.80*  | 13.65* | 9.80*  | 0.73<br>0.80<br>BSC |      | 0                    | 0.73        |                  |  | <b>0</b> 0 |
|                   | NOM | -     | -    | 2.00 | -    | 13.90  | 10.00  | 13.90  | 10.00  |                     | 0.88 | 1.95   0.<br>REF   B | 0.25<br>BSC | 3.5 <sup>0</sup> |  |            |
|                   | MAX | 2.35  | 0.25 | 2.10 | 0.45 | 14.15* | 10.20* | 14.15* | 10.20* | 200                 | 1.03 |                      | 200         | <b>7</b> 0       |  |            |

JEDEC Registration MO-112, Variation AA-2, Issue B, Sep.1995.

\* This dimension is not specified in the JEDEC drawing.

Drawings not to scale.

Supertex Doc. #: DSPD-44PQFPPG, Version C041309.

## 44-Lead PLCC Package Outline (PJ) .653x.653in body, .180in height (max), .050in pitch



#### Notes:

- 1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
- 2. Actual shape of this feature may vary.

| Symbol                |     | Α    | A1   | A2   | b    | b1    | D    | D1   | E    | E1   | е           | R    |
|-----------------------|-----|------|------|------|------|-------|------|------|------|------|-------------|------|
| Dimension<br>(inches) | MIN | .165 | .090 | .062 | .013 | .026  | .685 | .650 | .685 | .650 | .050<br>BSC | .025 |
|                       | NOM | .172 | .105 | -    | -    | -     | .690 | .653 | .690 | .653 |             | .035 |
|                       | MAX | .180 | .120 | .083 | .021 | .036† | .695 | .656 | .695 | .656 |             | .045 |

JEDEC Registration MS-018, Variation AC, Issue A, June, 1993.

† This dimension differs from the JEDEC drawing.

Drawings not to scale.

Supertex Doc. #: DSPD-44PLCCPJ, Version F031111.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <u>http://www.supertex.com/packaging.html</u>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2013 Supertex inc. All rights reserved. Unauthorized use or reproduction is prohibited.

