

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









## **HVLED807PF**

# Offline LED driver with primary-sensing and high power factor up to 7 W

Datasheet - production data

### **Features**

- High power factor capability (> 0.9)
- 800 V, avalanche rugged internal 11 Ω power MOSFET
- Internal high-voltage startup
- Primary sensing regulation (PSR)
- +/- 5% accuracy on constant LED output current
- Quasi-resonant (QR) operation
- Optocoupler not needed
- Open or short LED string management
- Automatic self supply

## **Applications**

- AC-DC LED driver bulb replacement lamps up to 7 W, with high power factor
- AC-DC LED drivers up to 7 W

## **Description**

The HVLED807PF is a high-voltage primary switcher intended for operating directly from the rectified mains with minimum external parts and enabling high power factor (> 0.90) to provide an efficient, compact and cost effective solution for LED driving. It combines a high-performance low-voltage PWM controller chip and an 800 V, avalanche-rugged Power MOSFET, in the same package. There is no need for the optocoupler thanks to the patented primary sensing regulation (PSR) technique. The device assures protection against LED string fault (open or short).



Table 1. Device summary

| Order code   | Package | Packaging   |
|--------------|---------|-------------|
| HVLED807PF   | SO16N   | Tube        |
| HVLED807PFTR | 301014  | Tape & Reel |

Contents HVLED807PF

## **Contents**

| 1 | Princ | ciple application circuit and block diagram                   | . 4 |
|---|-------|---------------------------------------------------------------|-----|
|   | 1.1   | Principle application circuit                                 | . 4 |
|   | 1.2   | Block diagram                                                 | . 6 |
| 2 | Pin d | lescription and connection diagrams                           | . 7 |
|   | 2.1   | Pin description                                               | . 7 |
|   | 2.2   | Thermal data                                                  | . 8 |
| 3 | Elect | trical specifications                                         | 10  |
|   | 3.1   | Absolute maximum ratings                                      | 10  |
|   | 3.2   | Electrical characteristics                                    | 10  |
| 4 | Devi  | ce description                                                | 15  |
|   | 4.1   | Application information                                       | 15  |
|   | 4.2   | Power section and gate driver                                 | 16  |
|   | 4.3   | High voltage startup generator                                | 17  |
|   | 4.4   | Secondary side demagnetization detection and triggering block | 18  |
|   | 4.5   | Constant current operation                                    | 20  |
|   | 4.6   | Constant voltage operation                                    | 22  |
|   | 4.7   | Voltage feed-forward block                                    | 23  |
|   | 4.8   | Burst-mode operation at no load or very light load            | 25  |
|   | 4.9   | Soft-start and starter block                                  | 26  |
|   | 4.10  | Hiccup mode OCP                                               | 26  |
|   | 4.11  | High Power Factor implementation                              | 27  |
|   | 4.12  | Layout recommendations                                        | 30  |
| 5 | Pack  | age information                                               | 32  |
| 6 | Revis | sion history                                                  | 35  |

HVLED807PF List of figures

## **List of figures**

| Figure 1.  | Application circuit for high power factor LED driver - single range input | 4  |
|------------|---------------------------------------------------------------------------|----|
| Figure 2.  | Application circuit for standard LED driver                               | 5  |
| Figure 3.  | Block diagram                                                             | 6  |
| Figure 4.  | Pin connection (top view)                                                 | 7  |
| Figure 5.  | OFF-state drain and source current test circuit                           | 12 |
| Figure 6.  | COSS output capacitance variation                                         | 13 |
| Figure 7.  | Startup current test circuit                                              | 13 |
| Figure 8.  | Quiescent current test circuit                                            | 13 |
| Figure 9.  | Operating supply current test circuit                                     | 14 |
| Figure 10. | Quiescent current during fault test circuit                               | 14 |
| Figure 11. | Multi-mode operation of HVLED807PF (constant voltage operation)           | 16 |
| Figure 12. | High-voltage start-up generator: internal schematic                       | 17 |
| Figure 13. | Timing diagram: normal power-up and power-down sequences                  | 18 |
| Figure 14. | DMG block, triggering block                                               | 18 |
| Figure 15. | Drain ringing cycle skipping as the load is progressively reduced         | 19 |
| Figure 16. | Current control principle                                                 | 20 |
| Figure 17. | Constant current operation: switching cycle waveforms                     |    |
| Figure 18. | Voltage control principle: internal schematic                             |    |
| Figure 19. | Feed-forward compensation: internal schematic                             |    |
| Figure 20. | Load-dependent operating modes: timing diagrams                           | 26 |
| Figure 21. | Hiccup-mode OCP: timing diagram                                           |    |
| Figure 22. | High power factor implementation connection - single range input          |    |
| Figure 23. | Suggested routing for the led driver                                      |    |
| Figure 24. | SO16N mechanical data                                                     |    |
| Figure 25. | SO16N drawing                                                             |    |
| Figure 26. | SO16N recommended footprint (dimensions are in mm)                        | 34 |

4/36

## 1 Principle application circuit and block diagram

## 1.1 Principle application circuit

Figure 1. Application circuit for high power factor LED driver - single range input







Doc ID 023464 Rev 5





## 2 Pin description and connection diagrams





## 2.1 Pin description

Table 2. Pin description

| N. | Name   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | SOURCE | Source connection of the internal power section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2  | CS     | Current sense input.  Connect this pin to the SOURCE pin (through an R1 resistor) to sense the current flowing in the MOSFET through an R <sub>SENSE</sub> resistor connected to GND. The CS pin is also connected through dedicated ROS, RPF resistors to the input and auxiliary voltage, in order to modulate the input current flowing in the MOSFET according to the input voltage and therefore achieving a high power factor. See dedicated section for more details.  The resulting voltage is compared with the voltage on the ILED pin to determine MOSFET turn-off. The pin is equipped with 250 ns blanking time after the gate-drive output goes high for improved noise immunity. If a second comparison level located at 1 V is exceeded, the IC is stopped and restarted after V <sub>CC</sub> has dropped below 5 V. |

Table 2. Pin description (continued)

|             | lable 2. Fin description (continued) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|-------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| N.          | Name                                 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| з           | VCC                                  | Supply voltage of the device.  A capacitor, connected between this pin and ground, is initially charged by the internal high-voltage startup generator; when the device is running, the same generator keeps it charged in case the voltage supplied by the auxiliary winding is not sufficient. This feature is disabled in case a protection is tripped. A small bypass capacitor (100 nF typ.) to GND may be useful to get a clean bias voltage for the signal part of the IC.                                                                                                                                                                                                     |  |  |  |
| 4           | GND                                  | Ground.  Current return for both the signal part of the IC and the gate drive. All of the ground connections of the bias components should be tied to a trace going to this pin and kept separate from any pulsed current return.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 5           | ILED                                 | Constant current (CC) regulation loop reference voltage.  An external capacitor C <sub>LED</sub> is connected between this pin and GND. An internal circuit develops a voltage on this capacitor that is used as the reference for the MOSFET's peak drain current during CC regulation. The voltage is automatically adjusted to keep the average output current constant.                                                                                                                                                                                                                                                                                                           |  |  |  |
| 6           | DMG                                  | Transformer demagnetization sensing for quasi-resonant operation and output voltage monitor. A negative-going edge triggers the MOSFET turn-on, to achieve quasi-resonant operation (zero voltage switching). The pin voltage is also sampled-and-held right at the end of transformer demagnetization to get an accurate image of the output voltage to be fed to the inverting input of the internal, transconductance-type, error amplifier, whose non-inverting input is referenced to 2.5 V. The maximum $I_{DMG}$ sunk/sourced current must not exceed $\pm$ 2 mA (AMR) in all the Vin range conditions. No capacitor is allowed between the pin and the auxiliary transformer. |  |  |  |
| 7           | COMP                                 | Output of the internal transconductance error amplifier. The compensation network is placed between this pin and GND to achieve stability and good dynamic performance of the voltage control loop.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 8           | N.a.                                 | Not available. These pins must be connected to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 9-11        | N.a.                                 | Not available. These pins must be left not connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 12          | N.c.                                 | Not internally connected. Provision for clearance on the PCB to meet safety requirements.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 13 to<br>16 | DRAIN                                | Drain connection of the internal power section.  The internal high-voltage startup generator sinks current from this pin as well.  Pins connected to the internal metal frame to facilitate heat dissipation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |

## 2.2 Thermal data

Table 3. Thermal data

| Symbol            | Parameter                               | Max. value | Unit |
|-------------------|-----------------------------------------|------------|------|
| R <sub>thJP</sub> | Thermal resistance, junction-to-pin     | 10         | °C/W |
| R <sub>thJA</sub> | Thermal resistance, junction-to-ambient | 110        | °C/W |

8/36 Doc ID 023464 Rev 5

Table 3. Thermal data (continued)

| Symbol           | Parameter                                           | Max. value | Unit |
|------------------|-----------------------------------------------------|------------|------|
| P <sub>TOT</sub> | Maximum power dissipation at T <sub>A</sub> = 50 °C | 0.9        | W    |
| T <sub>STG</sub> | Storage temperature range                           | -55 to 150 | °C   |
| $T_J$            | Junction temperature range                          | -40 to 150 | °C   |

## 3 Electrical specifications

## 3.1 Absolute maximum ratings

Table 4. Absolute maximum ratings

| Symbol           | Pin      | Parameter                                                  | Value       | Unit |
|------------------|----------|------------------------------------------------------------|-------------|------|
| V <sub>DS</sub>  | 1, 13-16 | Drain-to-source (ground) voltage -1 to 800                 |             | V    |
| I <sub>D</sub>   | 1, 13-16 | Drain current <sup>(1)</sup>                               | 1           |      |
| Eav              | 1, 13-16 | Single pulse avalanche energy (Tj = 25 °C, $I_D = 0.7 A$ ) | 50          | mJ   |
| V <sub>CC</sub>  | 3        | Supply voltage (Icc < 25 mA) Self limiting                 |             | V    |
| I <sub>DMG</sub> | 6        | Zero current detector current                              | ±2          | mA   |
| V <sub>CS</sub>  | 2        | Current sense analog input                                 | -0.3 to 3.6 | V    |
| Vcomp            | 7        | Analog input                                               | -0.3 to 3.6 | V    |

<sup>1.</sup> Limited by maximum temperature allowed.

## 3.2 Electrical characteristics

Table 5. Electrical characteristics<sup>(1)</sup> (2)

| Symbol                  | Parameter                                     | Test condition                                                       | Min. | Тур.    | Max. | Unit |  |  |
|-------------------------|-----------------------------------------------|----------------------------------------------------------------------|------|---------|------|------|--|--|
| Power section           |                                               |                                                                      |      |         |      |      |  |  |
| V <sub>(BR)DSS</sub>    | Drain-source breakdown                        | I <sub>D</sub> < 100 μA; Tj = 25 °C                                  | 800  |         |      | V    |  |  |
| I <sub>DSS</sub>        | OFF-state drain current                       | V <sub>DS</sub> = 750 V; Tj = 125 °C (3) see <i>Figure 5</i>         |      |         | 80   | μΑ   |  |  |
|                         | Drain-source ON-state                         | Id = 250 mA; Tj = 25 °C                                              |      | 11      | 14   |      |  |  |
| R <sub>DS(on)</sub>     | resistance                                    | Id = 250 mA; Tj = 125 °C                                             |      |         | 28   | Ω    |  |  |
| C <sub>OSS</sub>        | Effective (energy-related) output capacitance | (3) See Figure 6                                                     |      |         |      |      |  |  |
| High-voltage s          | tartup generator                              |                                                                      |      |         |      |      |  |  |
| V <sub>START</sub>      | Min. drain start voltage                      | I <sub>charge</sub> < 100 μA                                         | 40   | 50      | 60   | V    |  |  |
| I <sub>CHARGE</sub>     | V <sub>CC</sub> startup charge current        | $V_{DRAIN} > V_{Start};$ $Vcc < V_{CCon}$ $Tj = 25 °C$               | 4    | 5.5     | 7    | mA   |  |  |
|                         |                                               | V <sub>DRAIN</sub> > V <sub>Start</sub> ;<br>Vcc < Vcc <sub>On</sub> |      | +/- 10% | )%   |      |  |  |
| V                       | V <sub>CC</sub> restart voltage               | (4)                                                                  | 9.5  | 10.5    | 11.5 | V    |  |  |
| V <sub>CC_RESTART</sub> | (V <sub>CC</sub> falling)                     | After protection tripping                                            | _    | 5       |      |      |  |  |

Table 5. Electrical characteristics<sup>(1)</sup> (continued)

| Symbol                   | Parameter                              | Test condition                                          | Min. | Тур. | Max.     | Unit |
|--------------------------|----------------------------------------|---------------------------------------------------------|------|------|----------|------|
| Supply voltage           | e                                      | I                                                       | l    | l    | <u>I</u> | l    |
| V <sub>CC</sub>          | Operating range                        | After turn-on                                           | 11.5 |      | 23       |      |
| V <sub>CC_ON</sub>       | Turn-on threshold                      | (4)                                                     | 12   | 13   | 14       | V    |
| V <sub>CC_OFF</sub>      | Turn-off threshold                     | (4)                                                     | 9    | 10   | 11       | V    |
| V <sub>Z</sub>           | Internal Zener voltage                 | Icc = 20 mA                                             | 23   | 25   | 27       | V    |
| Supply curren            | t                                      |                                                         | I    | I    |          | I    |
| I <sub>CC_START-UP</sub> | Startup current                        | See Figure 7                                            |      | 200  | 300      | μΑ   |
| Iq                       | Quiescent current                      | See Figure 8                                            |      | 1    | 1.4      | mA   |
| I <sub>CC</sub>          | Operating supply current at 50 kHz     | See Figure 9                                            |      | 1.4  | 1.7      | mA   |
| Iq <sub>(fault)</sub>    | Fault quiescent current                | See Figure 10                                           |      | 250  | 350      | μΑ   |
| Startup timer            | •                                      |                                                         |      |      | •        |      |
| T <sub>START</sub>       | Start timer period                     |                                                         | 105  | 140  | 175      | μs   |
| T <sub>RESTART</sub>     | Restart timer period during burst mode |                                                         | 420  | 500  | 700      | μs   |
| Demagnetizat             | tion detector                          |                                                         |      |      |          |      |
| I <sub>Dmgb</sub>        | Input bias current                     | V <sub>DMG</sub> = 0.1 to 3 V                           |      | 0.1  | 1        | μΑ   |
| V <sub>DMGH</sub>        | Upper clamp voltage                    | I <sub>DMG</sub> = 1 mA                                 | 3.0  | 3.3  | 3.6      | V    |
| V <sub>DMGL</sub>        | Lower clamp voltage                    | I <sub>DMG</sub> = - 1 mA                               | -90  | -60  | -30      | mV   |
| V <sub>DMGA</sub>        | Arming voltage                         | Positive-going edge                                     | 100  | 110  | 120      | mV   |
| V <sub>DMGT</sub>        | Triggering voltage                     | Negative-going edge                                     | 50   | 60   | 70       | mV   |
| T <sub>BLANK</sub>       | Trigger blanking time after            | V <sub>COMP</sub> ≥ 1.3 V                               |      | 6    |          | - µs |
| BLANK                    | MOSFET turn-off                        | $V_{COMP} = 0.9 V$                                      |      | 30   |          |      |
| Line feedforwa           | ard                                    |                                                         |      |      |          |      |
| R <sub>FF</sub>          | Equivalent feedforward resistor        | I <sub>DMG</sub> = 1 mA                                 |      | 45   |          | Ω    |
| Transconducta            | ance error amplifier                   |                                                         |      |      |          |      |
|                          |                                        | <sup>T</sup> j = 25 °C                                  | 2.45 | 2.51 | 2.57     |      |
| $V_{REF}$                | Voltage reference                      | $V_{CC} = 12 \text{ V to } 23 \text{ V}$                | 2.4  |      | 2.6      | V    |
| gm                       | Transconductance                       | $\Delta I_{COMP} = \pm 10 \mu A$<br>$V_{COMP} = 1.65 V$ | 1.3  | 2.2  | 3.2      | ms   |
| Gv                       | Voltage gain                           | (5) Open loop                                           |      | 73   |          | dB   |
| GB                       | Gain-bandwidth product                 | (5)                                                     |      | 500  |          | KHz  |
| L                        | Source current                         | V <sub>DMG</sub> = 2.3 V,<br>V <sub>COMP</sub> = 1.65 V | 70   | 100  |          | μΑ   |
| I <sub>COMP</sub>        | Sink current                           | V <sub>DMG</sub> = 2.7 V,<br>V <sub>COMP</sub> = 1.65 V | 400  | 750  |          | μΑ   |

Table 5. Electrical characteristics<sup>(1)</sup> (continued)

| Symbol              | Parameter                 | Test condition           | Min.  | Тур. | Max.  | Unit |
|---------------------|---------------------------|--------------------------|-------|------|-------|------|
| V <sub>COMPH</sub>  | Upper COMP voltage        | V <sub>DMG</sub> = 2.3 V |       | 2.7  |       | V    |
| V <sub>COMPL</sub>  | Lower COMP voltage        | V <sub>DMG</sub> = 2.7 V |       | 0.7  |       | V    |
| V <sub>COMPBM</sub> | Burst-mode threshold      |                          |       | 1    |       | V    |
| Hys                 | Burst-mode hysteresis     |                          |       | 65   |       | mV   |
| Current refere      | nce                       |                          |       |      |       |      |
| V <sub>ILEDx</sub>  | Maximum value             | $V_{COMP} = V_{COMPL}$   | 1.5   | 1.6  | 1.7   | V    |
| V <sub>CLED</sub>   | Current reference voltage |                          | 0.192 | 0.2  | 0.208 | V    |
| Current sense       | )                         |                          |       |      |       |      |
| t <sub>LEB</sub>    | Leading-edge blanking     | (5)                      |       | 330  |       | ns   |
| T <sub>D</sub>      | Delay-to-output (H-L)     |                          |       | 90   | 200   | ns   |
| V <sub>CSx</sub>    | Max. clamp value          | (4) dVcs/dt = 200 mV/µs  | 0.7   | 0.75 | 0.8   | V    |
| V <sub>CSdis</sub>  | Hiccup-mode OCP level     | (4)                      | 0.92  | 1    | 1.08  | V    |

- 1. V<sub>CC</sub>=14 V (unless otherwise specified).
- 2. Limits are production tested at Tj=Ta=25 °C, and are guaranteed by statistical characterization in the range Tj -25 to +125 °C.
- 3. Not production tested, guaranteed statistical characterization only.
- 4. Parameters tracking each other (in the same section).
- 5. Guaranteed by design.

Figure 5. OFF-state drain and source current test circuit



Note: The measured IDSS is the sum between the current across the startup resistor and the effective MOSFET's OFF-state drain current.



Figure 6. COSS output capacitance variation

Figure 7. Startup current test circuit



Figure 8. Quiescent current test circuit



4

1.5K 2W CURRENT AM13215v1

Figure 9. Operating supply current test circuit

Note: The circuit across the DMG pin is used for switch-on synchronization.

Figure 10. Quiescent current during fault test circuit

Iq(fault)



## 4 Device description

The HVLED807PF is a high-voltage primary switcher intended for operating directly from the rectified mains with minimum external parts to provide high power factor (> 0.90) and an efficient, compact and cost effective solution for LED driving. It combines a high-performance low-voltage PWM controller chip and an 800 V, avalanche-rugged Power MOSFET, in the same package.

The PWM is a current-mode controller IC specifically designed for ZVS (Zero Voltage Switching) flyback LED drivers, with constant output current (CC) regulation using primary sensing feedback (PSR). This eliminates the need for the optocoupler, the secondary voltage reference, as well as the current sense on the secondary side, while still maintaining a good LED current accuracy. Moreover, it guarantees a safe operation when short-circuit of one or more LEDs occurs.

The device can also provide a constant output voltage regulation (CV): it allows the application to be able to work safely when the LED string opens due to a failure.

In addition, the device offers the shorted secondary rectifier (i.e. LED string shorted due to a failure) or transformer saturation detection.

Quasi-resonant operation is achieved by means of a transformer demagnetization sensing input that triggers MOSFET turn-on. This input serves also as both output voltage monitor, to perform CV regulation, and input voltage monitor, to achieve mains-independent CC regulation (line voltage feedforward).

The maximum switching frequency is top-limited below 166 kHz, so that at medium-light load a special function automatically lowers the operating frequency still maintaining the operation as close to ZVS as possible. At very light load, the device enters a controlled burst-mode operation that, along with the built-in high-voltage startup circuit and the low operating current of the device, helps minimize the residual input consumption.

Although an auxiliary winding is required in the transformer to correctly perform CV/CC regulation, the chip is able to power itself directly from the rectified mains. This is useful especially during CC regulation, where the flyback voltage generated by the winding drops.

## 4.1 Application information

The device is an off-line led driver with all-primary sensing, based on quasi-resonant flyback topology, with high power factor capability. In particular, using different application schematic the device is able to provide a compact, efficient and cost-effective led driver solution with high power factor (PF>0.9 - see application schematic on *Figure 1*) or with standard power factor (PF>0.5/0.6 - see application schematic on *Figure 2*), based on the specific application requirements.

Referring to the application schematic on *Figure 1*, the IC modulates the input current in according to the input voltage providing the high power factor capability (PF>0.9) keeping a good line regulation. This application schematic is intended for a single range input voltage.

For wide range application a different reference schematic can be used; refer to the dedicated application note for further details.

Moreover, the device is able to work in different modes depending on the LED's driver load condition (see *Figure 11*):

Device description HVLED807PF

1. QR mode at heavy load. Quasi-resonant operation lies in synchronizing MOSFET's turn-on to the transformer's demagnetization by detecting the resulting negative-going edge of the voltage across any winding of the transformer. Then the system works close to the boundary between discontinuous (DCM) and continuous conduction (CCM) of the transformer. As a result, the switching frequency is different for different line/load conditions (see the hyperbolic-like portion of the curves in *Figure 11*). Minimum turn-on losses, low EMI emission and safe behavior in short circuit are the main benefits of this kind of operation.

- Valley-skipping mode at medium/ light load. Depending on voltage on COMP pin, the
  device defines the maximum operating frequency of the converter. As the load is
  reduced MOSFET's turn-on does not occur any more on the first valley but on the
  second one, the third one and so on. In this way the switching frequency is no longer
  increased (piecewise linear portion in *Figure 11*).
- 3. Burst-mode with no or very light load. When the load is extremely light or disconnected, the converter enters a controlled on/off operation with constant peak current. Decreasing the load result in frequency reduction, which can go down even to few hundred hertz, thus minimizing all frequency-related losses and making it easier to comply with energy saving regulations or recommendations. Being the peak current very low, no issue of audible noise arises.



Figure 11. Multi-mode operation of HVLED807PF (constant voltage operation)

## 4.2 Power section and gate driver

The power section guarantees safe avalanche operation within the specified energy rating as well as high dv/dt capability. The Power MOSFET has a  $V_{DSS}$  of 800 V min. and a typical  $R_{DS(on)}$  of 11  $\Omega$ 

The internal gate driver of the power MOSFET is designed to supply a controlled gate current during both turn-on and turn-off in order to minimize common mode EMI. Under UVLO conditions an internal pull-down circuit holds the gate low in order to ensure that the power MOSFET cannot be turned on accidentally.

## 4.3 High voltage startup generator

Figure 12 shows the internal schematic of the high-voltage start-up generator (HV generator). It includes an 800 V-rated N-channel MOSFET, whose gate is biased through the series of a 12  $\rm M\Omega$  resistor and a 14 V Zener diode, with a controlled, temperature compensated current generator connected to its source.

The HV generator input is in common with the DRAIN pins, while its output is the supply pin of the device (VCC pin). A mains "UVLO" circuit (separated from the UVLO of the device that sense VCC) keeps the HV generator off if the drain voltage is below VSTART (50 V typical value).



Figure 12. High-voltage start-up generator: internal schematic

With reference to the timing diagram of *Figure 13*, when power is applied to the circuit and the voltage on the input bulk capacitor is high enough, the HV generator is sufficiently biased to start operating, thus it will draw about  $5.5 \, \text{mA}$  (typical) to the  $V_{CC}$  capacitor.

Most of this current will charge the bypass capacitor connected between the VCC pin and ground and make its voltage rise linearly. As soon as the VCC pin voltage reaches the  $V_{CC\_ON}$  turn on threshold (13 V typ) the chip starts operating, the internal power MOSFET is enabled to switch and the HV generator is cut off by the Vcc\_OK signal asserted high. The IC is powered by the energy stored in the VCC capacitor.

The chip is able to power itself directly from the rectified mains: when the voltage on the VCC pin falls below  $V_{CC\_RESTART}$  (10.5 V typ.), during each MOSFET's off-time the HV current generator is turned on and charges the supply capacitor until it reaches the  $V_{CC\_ON}$  threshold.

In this way, the self-supply circuit develops a voltage high enough to sustain the operation of the device. This feature is useful especially during constant current (CC) regulation, when the flyback voltage generated by the auxiliary winding alone may not be able to keep VCC pin above  $V_{CC\_RESTART}$ .

**Device description HVLED807PF** 



Figure 13. Timing diagram: normal power-up and power-down sequences

### Secondary side demagnetization detection and triggering 4.4 block

The demagnetization detection (DMG) and triggering blocks switch on the power MOSFET if a negative-going edge falling below 50 mV is applied to the DMG pin. To do so, the triggering block must be previously armed by a positive-going edge exceeding 100 mV.

This feature is used to detect transformer demagnetization for QR operation, where the signal for the DMG input is obtained from the transformer's auxiliary winding used also to supply the IC.



Figure 14. DMG block, triggering block

> The triggering block is blanked after MOSFET's turn-off to prevent any negative-going edge that follows leakage inductance demagnetization from triggering the DMG circuit erroneously. This  $T_{BLANK}$  blanking time is dependent on the voltage on COMP pin: it is  $T_{BLANK}$ =30  $\mu s$  for  $V_{COMP}$ =0.9 V, and decreases almost linearly down to  $T_{BLANK}$ =6  $\mu s$  for V<sub>COMP</sub>=1.3 V.

> The voltage on the pin is both top and bottom limited by a double clamp, as illustrated in the internal diagram of the DMG block of Figure 14. The upper clamp is typically located at 3.3 V, while the lower clamp is located at -60 mV. The interface between the pin and the auxiliary winding will be a resistor divider. Its resistance ratio as well as the individual resistance values will be properly chosen (see *Section 4.6*, *4.7* and *4.11*).

> Please note that the maximum IDMG sunk/sourced current has to not exceed ±2 mA (AMR) in all the Vin range conditions. No capacitor is allowed between DMG pin and the auxiliary transformer.

The switching frequency is top-limited below 166 kHz, as the converter's operating frequency tends to increase excessively at light load and high input voltage.

A Starter block is also used to start-up the system, that is, to turn on the MOSFET during converter power-up, when no or a too small signal is available on the DMG pin. The starter frequency is 2 kHz if COMP pin is below burst mode threshold, i.e. 1 V, while it becomes 8 kHz if this voltage exceed this value.

After the first few cycles initiated by the starter, as the voltage developed across the auxiliary winding becomes large enough to arm the DMG circuit, MOSFET's turn-on will start to be locked to transformer demagnetization, hence setting up QR operation. The starter is activated also when the IC is in Constant Current regulation and the output voltage is not high enough to allow the DMG triggering.

If the demagnetization completes - hence a negative-going edge appears on the DMG pin after a time exceeding time T<sub>BLANK</sub> from the previous turn-on, the MOSFET will be turned on again, with some delay to ensure minimum voltage at turn-on. If, instead, the negativegoing edge appears before T<sub>BLANK</sub> has elapsed, it will be ignored and only the first negativegoing edge after T<sub>BLANK</sub> will turn-on the MOSFET. In this way one or more drain ringing cycles will be skipped ("valley-skipping mode", Figure 15) and the switching frequency will be prevented from exceeding 1/T<sub>BLANK</sub>.



Drain ringing cycle skipping as the load is progressively reduced

Note:

That when the system operates in valley skipping-mode, uneven switching cycles may be observed under some line/load conditions, due to the fact that the OFF-time of the MOSFET is allowed to change with discrete steps of one ringing cycle, while the OFF-time needed for cycle-by-cycle energy balance may fall in between. Thus one or more longer switching cycles will be compensated by one or more shorter cycles and vice versa. However, this mechanism is absolutely normal and there is no appreciable effect on the performance of the converter or on its output voltage.

**Device description HVLED807PF** 

#### **Constant current operation** 4.5

Figure 16 presents the principle used for controlling the average output current of the flyback converter.

The voltage of the auxiliary winding is used by the demagnetization block to generate the control signal for the internal MOSFET switch Q. A resistor R in series with it absorbs a current equal to  $V_{\text{ILED/R}}$ , where  $V_{\text{ILED}}$  is the voltage developed across the capacitor  $C_{\text{LED}}$ capacitor.

The flip-flop's output is high as long as the transformer delivers current on secondary side. This is shown in *Figure 17*.

Figure 16. Current control principle



I<sub>SEC</sub> T<sub>ONSEC</sub> Q I<sub>CLED</sub> IREF VILED/R

Figure 17. Constant current operation: switching cycle waveforms

AM13567v1

The capacitor  $C_{LED}$  has to be chosen so that its voltage  $V_{ILED}$  can be considered as a constant. Since it is charged and discharged by currents in the range of some ten  $\mu$ A (IREF=20  $\mu$ A typ.) at the switching frequency rate, a capacitance value in the range 4.7-10 nF is suited for switching frequencies in the ten kHz. When high power factor schematic is implemented, a higher capacitor value should be used (i.e. 1  $\mu$ F-10  $\mu$ F).

The average output current I<sub>OUT</sub> can be expressed as:

### **Equation 1**

$$I_{OUT} = \frac{I_{SEC}}{2} * \left(\frac{T_{ONSEC}}{T}\right)$$

Where  $I_{SEC}$  is the secondary peak current,  $T_{ONSEC}$  is the conduction time of the secondary side and T is the switching period.

Taking into account the transformer ratio N between primary and secondary side, ISEC can also be expressed as a function of the primary peak current I<sub>PRIM</sub>:

### **Equation 2**

$$I_{SEC} = N * I_{PRIM}$$

As in steady state the average current I<sub>CLFD</sub>:

### **Equation 3**

$$[I_{REF} * (T - T_{ONSEC})] + \left[ \left( I_{REF} - \frac{V_{ILED}}{R} \right) * T_{ONSEC} \right] = 0$$

Which can be solved for V<sub>II FD</sub>:

### **Equation 4**

$$V_{ILED} = (R * I_{REF}) * \frac{T}{T_{ONSEC}} = V_{CLED} * \frac{T}{T_{ONSEC}}$$

where  $V_{CLED}=R^*I_{REF}$  and it is internally defined (0.2 V typical - see *Table 5: Electrical characteristics*).

The  $V_{\text{ILED}}$  pin voltage is internally compared with the CS pin voltage (constant current comparator):

### **Equation 5**

$$V_{CS} = R_{SENSE} * I_{PRIM} = R_{SENSE} * \frac{I_{SEC}}{N}$$

Combining (1), (2) (4) and (5) the average output current results:

Device description HVLED807PF

### **Equation 6**

$$I_{OUT} = \frac{N}{2} * \frac{V_{CLED}}{R_{SENSE}}$$

This formula shows that the average output current  $I_{OUT}$  does not depend anymore on the input voltage  $V_{IN}$  or the output voltage  $V_{OUT}$ , neither on transformer inductance values. The external parameters defining the output current are the transformer ratio n and the sense resistor  $R_{SENSE}$ .

The previous formula (Equation 6) is valid for both standard and high power factor implementation.

## 4.6 Constant voltage operation

The IC is specifically designed to work in primary regulation and the output voltage is sensed through a voltage partition of the auxiliary winding, just before the auxiliary rectifier diode.

*Figure 18* shows the internal schematic of the constant voltage mode and the external connections.

Due to the parasitic wires resistance, the auxiliary voltage is representative of the output just when the secondary current becomes zero. For this purpose, the signal on DMG pin is sampled-and-held at the end of transformer's demagnetization to get an accurate image of the output voltage and it is compared with the error amplifier internal reference voltage V<sub>REF</sub> (2.51 V typ - see *Table 5: Electrical characteristics*).

During the MOSFET's OFF-time the leakage inductance resonates with the drain capacitance and a damped oscillation is superimposed on the reflected voltage. The S/H logic is able to discriminate such oscillations from the real transformer's demagnetization.

When the DMG logic detects the transformer's demagnetization, the sampling process stops, the information is frozen and compared with the error amplifier internal reference.

The internal error amplifier is a transconductance type and delivers an output current proportional to the voltage unbalance of the two outputs: the output generates the control voltage that is compared with the voltage across the sense resistor, thus modulating the cycle-by-cycle peak drain current.

The COMP pin is used for the frequency compensation: usually, an RC network, which stabilizes the overall voltage control loop, is connected between this pin and ground.

As a result, the output voltage  $V_{OUT}$  at zero-load (i.e. no led on the led driver output) can be selected trough the  $R_{FB}$  resistor in according to the following formula:

### **Equation 7**

$$R_{FB} = R_{DMG} * \left[ \frac{V_{REF}}{\left( \frac{N_{AUX}}{N_{SEC}} * V_{OUT} \right) - V_{REF}} \right]$$

Where N<sub>AUX</sub> and N<sub>SEC</sub> are the auxiliary and secondary turn's number respectively.

The R<sub>DMG</sub> resistor value can be defined depending on the application parameters (see *Section 4.7: Voltage feed-forward block* ).

22/36 Doc ID 023464 Rev 5



Figure 18. Voltage control principle: internal schematic

## 4.7 Voltage feed-forward block

The current control structure uses the  $V_{CLED}$  voltage to define the output current, according to equation 6 on Section 4.5. Actually, the constant current comparator will be affected by an internal propagation delay  $T_D$ , which will switch off the MOSFET with a peak current than higher the foreseen value.

This current overshoot will be equal to:

### **Equation 8**

$$\Delta I_{PRIM} = \frac{V_{IN} * T_D}{L_P}$$

The previous terms introduce a small error on the calculated average output current setpoint, depending on the input voltage.

The HVLED807PF implements a line feed-forward function, which solves the issue by introducing an input voltage dependent offset on the current sense signal, in order to adjust the cycle-by-cycle current limitation.

The internal schematic is shown in *Figure 19*.

Device description HVLED807PF

DRAIN

| Pwm | Logic | Pwm |

Figure 19. Feed-forward compensation: internal schematic

During MOSFET's ON-time the current sourced from DMG pin is mirrored inside the "Feed-forward Logic" block in order to provide a feed-forward current, I<sub>FF</sub>

Such "feed-forward current" is proportional to the input voltage according to the formula:

### **Equation 9**

$$I_{FF} = rac{V_{IN} * rac{N_{AUX}}{N_{PRIM}}}{R_{dma}} = rac{V_{IN}}{m * R_{dma}}$$

Where m is the primary-to-auxiliary turns ratio.

According to the schematic, the voltage on the non-inverting comparator will be:

### **Equation 10**

$$V(-) = (R_{SENSE} * I_D) + [I_{FF} * (R_{FF} + R_{SENSE})]$$

The offset introduced by feed-forward compensation will be:

## **Equation 11**

$$V_{OFFSET} = \frac{V_{IN}}{m * R_{dmg}} * (R_{FF} + R_{SENSE})$$

As R<sub>FF</sub>>>R<sub>SFNS</sub>E, the previous one can be simplified as:

## **Equation 12**

$$V_{OFFSET} = \frac{V_{IN}}{m * R_{dmg}} * R_{FF}$$

This offset is proportional to VIN and it is used to compensate the current overshoot, according to the following formula:

### **Equation 13**

$$\frac{V_{IN} * T_D}{L_P} * R_{SENSE} = \frac{V_{IN}}{m * R_{dma}} * R_{FF}$$

Finally, the Rdmg resistor can be calculated as follows:

### **Equation 14**

$$R_{dmg} = \frac{N_{AUX}}{N_{PRIM}} * \frac{L_P * R_{FF}}{T_D * R_{SENSE}}$$

In this case the peak drain current does not depend on input voltage anymore, and as a consequence the average output current  $I_{OUT}$  do not depend from the  $V_{IN}$  input voltage.

When high power factor is implemented (see *Section 4.11*), the feed-forward current has to be minimized because the line regulation is assured by the external offset circuitry (see *Figure 1: Application circuit for high power factor LED driver - single range input*).

The maximum value is limited by the minimum Idmg internal current needed to guarantee the correct functionality of the internal circuitry:

### **Equation 15**

$$R_{dmg}^{MAX} = \frac{N_{AUX}}{N_{PRIM}} * \frac{Vin\_\min(ac) * \sqrt{2}}{100uA}$$

## 4.8 Burst-mode operation at no load or very light load

When the voltage at the COMP pin falls 65 mV is below the internally fixed threshold  $V_{COMPBM}$ , the IC is disabled with the MOSFET kept in OFF state and its consumption reduced at a lower value to minimize VCC capacitor discharge.

In this condition the converter operates in burst-mode (one pulse train every  $T_{START}$ =500  $\mu$ s), with minimum energy transfer.

As a result of the energy delivery stop, the output voltage decreases: after 500  $\mu$ s the controller switches-on the MOSFET again and the sampled voltage on the DMG pin is compared with the internal reference  $V_{REF}$  If the voltage on the EA output, as a result of the comparison, exceeds the VCOMPL threshold, the device restarts switching, otherwise it stays OFF for another 500  $\mu$ s period.

In this way the converter will work in burst-mode with a nearly constant peak current defined by the internal disable level. A load decrease will then cause a frequency reduction, which can go down even to few hundred hertz, thus minimizing all frequency-related losses and making it easier to comply with energy saving regulations. This kind of operation, shown in the timing diagrams of *Figure 20* along with the others previously described, is noise-free since the peak current is low.