# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## INTEGRATED CIRCUITS



Product data Supersedes data of 1990 Jul 30 2003 Feb 04



Philips Semiconductors

74F657

Product data

#### **FEATURES**

- Combines 74F245 and 74F280A functions in one package
- High impedance base input for reduced loading (70 µA in HIGH and LOW states)
- Ideal in applications where high output drive and light bus loading are required ( $I_{IL}$  is 70  $\mu$ A versus FAST std of 600  $\mu$ A)
- 3-state buffer outputs sink 64 mA and source 15 mA
- Input diodes for termination effects
- 24-pin plastic slim DIP (300 mil) package
- Industrial temperature range available (-40 °C to +85 °C)

#### DESCRIPTION

The 74F657 is an octal transceiver featuring non-inverting buffers with 3-state outputs and an 8-bit parity generator/checker, and is intended for bus-oriented applications. The buffers have a guaranteed current sinking capability of 24 mA at the A ports and 64 mA at the B ports. The transmit/receive (T/R) input determines the direction of the data flow through the bidirectional transceivers.

Transmit (active HIGH) enables data from A ports to B ports; receive (active LOW) enables data from B ports to A ports.

The output enable  $(\overline{OE})$  input disables both the A and B ports by placing them in a high impedance condition when the  $\overline{OE}$  input is HIGH.

The parity select (ODD/EVEN) input gives the user the option of odd or even parity systems.

The parity (PARITY) pin is an output from the generator/checker when transmitting from the port A to B (T/ $\overline{R}$  = HIGH) and an input when receiving from port B to A port (T/ $\overline{R}$  = LOW).

When transmitting (T/R = HIGH) the parity select (ODD/EVEN) input is set, then the A port data is polled to determined the number of high bits. The parity (PARITY) output then goes to the logic state determined by the parity select (ODD/EVEN) setting and by the number of high bits on port A.

For example, if the parity select (ODD/EVEN) is set LOW (even parity), and the number of high bits on port A is odd, then the parity (PARITY) output will be HIGH, transmitting even parity. If the number of high bits on port A is even, then the parity (PARITY) output will be LOW, keeping even parity.

When in receive mode  $(T/\overline{R} = LOW)$  the B port is polled to determine the number of high bits. If parity select (ODD/EVEN) is LOW (even parity) and the number of highs on port B is:

(1) odd and the parity (PARITY) input is HIGH, then ERROR will be HIGH, significantly no error.

(2) even and the parity (PARITY) input is HIGH, then ERROR will be asserted LOW, indicating an error.

| TYPE   | TYPICAL<br>PROPAGATION<br>DELAY | TYPICAL SUPPLY<br>CURRENT (TOTAL) |
|--------|---------------------------------|-----------------------------------|
| 74F657 | 8.0ns                           | 100 mA                            |

#### **ORDERING INFORMATION**

|                                   | ORDEF                                                                                | CODE                                                                                  |           |
|-----------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------|
| DESCRIPTION                       | COMMERCIAL RANGE<br>V <sub>CC</sub> = 5 V ±10%,<br>T <sub>amb</sub> = 0 °C to +70 °C | INDUSTRIAL RANGE<br>V <sub>CC</sub> = 5V ±10%,<br>T <sub>amb</sub> = −40 °C to +85 °C | PKG DWG # |
| 24-pin plastic slim DIP (300 mil) | N74F657N                                                                             | I74F657N                                                                              | SOT222-1  |
| 24-pin plastic SOL                | N74F657D                                                                             | I74F657D                                                                              | SOT137-1  |

#### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS     | DESCRIPTION                      | 74F (U.L.)<br>HIGH / LOW | LOAD VALUE<br>HIGH / LOW |
|----------|----------------------------------|--------------------------|--------------------------|
| A0–A7    | A ports 3-state inputs           | 3.5 / 0.117              | 70 μΑ / 70 μΑ            |
| B0–B7    | B ports 3-state inputs           | 3.5 / 0.117              | 70 μΑ / 70 μΑ            |
| PARITY   | Parity input                     | 3.5 / 0.117              | 70 μΑ / 70 μΑ            |
| T/R      | Transmit/receive input           | 2.0 / 0.066              | 40 μA / 40 μA            |
| ODD/EVEN | Parity select input              | 1.0 / 0.033              | 20 μΑ / 20 μΑ            |
| ŌĒ       | Output enable input (active LOW) | 2.0 / 0.066              | 40 μA / 40 μA            |
| A0–A7    | A ports 3-state outputs          | 150 / 40                 | 3.0 mA / 24 mA           |
| B0–B7    | 0–B7 B ports 3–state outputs     |                          | 15 mA / 64 mA            |
| PARITY   | Parity output                    | 750 / 106.7              | 15 mA / 64 mA            |
| ERROR    | Error output                     | 750 / 106.7              | 15 mA / 64 mA            |

NOTE:

1. One (1.0) FAST unit load is defined as: 20  $\mu$ A in the HIGH state and 0.6 mA in the LOW state.

### 74F657





### **IEC/IEEE SYMBOL**



#### LOGIC SYMBOL



#### LOGIC DIAGRAM



74F657

### 74F657

#### **FUNCTION TABLE**

| NUMBER OF INPUTS THAT ARE HIGH |    | INF | PUTS     | INPUT/OUTPUT |       | OUTPUTS      |
|--------------------------------|----|-----|----------|--------------|-------|--------------|
|                                | OE | T/R | ODD/EVEN | PARITY       | ERROR | OUTPUTS MODE |
|                                | L  | Н   | Н        | Н            | Z     | Transmit     |
|                                | L  | н   | L        | L            | Z     | Transmit     |
|                                | L  | L   | Н        | Н            | Н     | Receive      |
| 0, 2, 4, 6, 8                  | L  | L   | Н        | L            | L     | Receive      |
|                                | L  | L   | L        | Н            | L     | Receive      |
|                                | L  | L   | L        | L            | Н     | Receive      |
|                                | L  | Н   | Н        | L            | Z     | Transmit     |
|                                | L  | н   | L        | Н            | Z     | Transmit     |
|                                | L  | L   | Н        | Н            | L     | Receive      |
| 1, 3, 5, 7                     | L  | L   | Н        | L            | Н     | Receive      |
|                                | L  | L   | L        | Н            | Н     | Receive      |
|                                | L  | L   | L        | L            | L     | Receive      |
| Don't care                     | Н  | Х   | Х        | Z            | Z     | Z            |

Notes to function table

1. H = High voltage level

2. L = Low voltage level

3. X = Don't care
4. Z = High impedance "off" state

#### **ABSOLUTE MAXIMUM RATINGS**

Operation beyond the limit set forth in this table may impair the useful life of the device.

Unless otherwise noted these limits are over the operating free air temperature range.

| SYMBOL           | PARAMETER                                      |                         | RATING       | UNIT |
|------------------|------------------------------------------------|-------------------------|--------------|------|
| V <sub>CC</sub>  | Supply voltage                                 |                         | -0.5 to +7.0 | V    |
| V <sub>IN</sub>  | Input voltage                                  |                         | -0.5 to +7.0 | V    |
| I <sub>IN</sub>  | Input current                                  |                         | -30 to +5    | mA   |
| V <sub>OUT</sub> | Voltage applied to output in HIGH output state | –0.5 to V <sub>CC</sub> | V            |      |
| I <sub>OUT</sub> | Current applied to output in LOW output state  | A0–A7                   | 48           | mA   |
|                  |                                                | B0–B7, PARITY, ERROR    | 128          | mA   |
| T <sub>amb</sub> | Operating free air temperature range           | Commercial range        | 0 to +70     | °C   |
|                  |                                                | Industrial range        | -40 to +85   | °C   |
| T <sub>stg</sub> | Storage temperature range                      |                         | -65 to +150  | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                            |                      |     |     | UNIT |    |
|------------------|--------------------------------------|----------------------|-----|-----|------|----|
|                  |                                      |                      | MIN | NOM | МАХ  | 1  |
| V <sub>CC</sub>  | Supply voltage                       | 4.5                  | 5.0 | 5.5 | V    |    |
| V <sub>IH</sub>  | HIGH-level input voltage             |                      | 2.0 |     |      | V  |
| V <sub>IL</sub>  | LOW-level input voltage              |                      |     | 0.8 | V    |    |
| l <sub>lk</sub>  | Input clamp current                  |                      |     | -18 | mA   |    |
| I <sub>OH</sub>  | HIGH-level output current            | A0–A7                |     |     | -3   | mA |
|                  |                                      | B0–B7, PARITY, ERROR |     |     | -15  | mA |
| I <sub>OL</sub>  | LOW-level output current             | A0–A7                |     |     | 24   | mA |
|                  |                                      | B0–B7, PARITY, ERROR |     |     | 64   | mA |
| T <sub>amb</sub> | Operating free air temperature range | Commercial range     | 0   |     | +70  | °C |
|                  |                                      | Industrial range     | -40 |     | +85  | °C |

#### DC ELECTRICAL CHARACTERISTICS

Over recommended operating free-air temperature range unless otherwise noted.

| SYMBOL                             | OL PARAMETER                                            |                      | TEST CONDITIONS <sup>1</sup>                  |                                                 |                     | LIMITS |                  |                  | UNIT |
|------------------------------------|---------------------------------------------------------|----------------------|-----------------------------------------------|-------------------------------------------------|---------------------|--------|------------------|------------------|------|
| SYMBOL                             | PARAMETER                                               |                      |                                               |                                                 |                     | MIN    | TYP <sup>2</sup> | MAX              |      |
|                                    |                                                         |                      |                                               | 0 14 5                                          | ±10%V <sub>CC</sub> | 2.4    |                  |                  | V    |
|                                    |                                                         | All outputs          | V <sub>CC</sub> = MIN,                        | $I_{OH} = -3 \text{ mA}^{4,5}$                  | ±5%V <sub>CC</sub>  | 2.7    |                  |                  | V    |
| M                                  |                                                         |                      | $V_{IL} = MAX,$                               | 10                                              | ±10%V <sub>CC</sub> | 2.0    |                  |                  | V    |
| V <sub>OH</sub>                    | HIGH-level output voltage                               | B0–B7,<br>PARITY,    | $V_{IH} = MIN$                                | I <sub>OH</sub> = -12 mA <sup>5</sup>           | ±5%V <sub>CC</sub>  | 2.0    |                  |                  | V    |
|                                    |                                                         | ERROR                |                                               | I <sub>OH</sub> = -15 mA <sup>4</sup>           | ±10%V <sub>CC</sub> | 2.0    |                  |                  | V    |
|                                    |                                                         |                      |                                               | 10H = -12 HHA                                   | ±5%V <sub>CC</sub>  | 2.0    |                  |                  | V    |
|                                    |                                                         | A0–A7                |                                               | $I_{OI} = 24 \text{ mA}^{4,5}$                  | ±10%V <sub>CC</sub> |        | 0.35             | 0.50             | V    |
|                                    |                                                         | A0-A7                | V <sub>CC</sub> = MIN,                        | $IOL = 24 IIIA^{1/2}$                           | ±5%V <sub>CC</sub>  |        | 0.35             | 0.50             | V    |
| V <sub>OL</sub>                    | LOW-level output voltage                                | B0–B7,               | $V_{IL} = MAX,$                               | I <sub>OL</sub> = 48 mA <sup>4</sup>            | ±10%V <sub>CC</sub> |        | 0.38             | 0.55             | V    |
|                                    |                                                         | PARITY,              | $V_{IH} = MIN$                                | l <sub>OL</sub> = 48 mA <sup>5</sup>            | ±5%V <sub>CC</sub>  |        | 0.42             | 0.55             | V    |
|                                    |                                                         | ERROR                |                                               | I <sub>OL</sub> = 64 mA <sup>4</sup>            | $\pm 5\% V_{CC}$    |        | 0.42             | 0.55             | V    |
| V <sub>IK</sub>                    | Input clamp voltage                                     |                      | $V_{CC} = MIN, I_I$                           | = I <sub>IK</sub>                               |                     |        | -0.73            | -1.2             | V    |
|                                    | Input current at maximum                                | DE, T/R,<br>ODD/EVEN |                                               | V <sub>CC</sub> = 0.0 V, V <sub>I</sub> = 7.0 V |                     |        |                  | 100              | μA   |
| l <sub>l</sub>                     | input voltage                                           | A0–A7                | $V_{CC} = 5.5 V, V$                           | / <sub>I</sub> = 5.5 V                          |                     |        | 2                | mA               |      |
|                                    |                                                         | B0–B7                |                                               |                                                 |                     |        | 1                | mA               |      |
|                                    |                                                         | ODD/EVEN             |                                               |                                                 |                     |        |                  | 204              | μA   |
| h                                  | HIGH-level input current                                | ODD/EVEN             |                                               | V <sub>CC</sub> = MAX, V <sub>I</sub> = 2.7 V   |                     |        |                  | 40 <sup>5</sup>  | μA   |
| чн                                 |                                                         | OE, T/R              | $V_{CC} = WAX, V$                             |                                                 |                     |        |                  | 40 <sup>4</sup>  | μA   |
|                                    |                                                         | 0E, 1/11             |                                               |                                                 |                     |        |                  | 80 <sup>5</sup>  | μΑ   |
| t <sub>IL</sub>                    | LOW-level input current                                 | OOD/EVEN             |                                               | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.5 V   |                     |        |                  | -20              | μΑ   |
| ΊL                                 |                                                         | OE, T/R              | VCC - MAX,                                    | v = 0.5 v                                       |                     |        |                  | -40              | μΑ   |
| I <sub>OZH</sub> + I <sub>IH</sub> | Off-state output current,<br>HIGH-level voltage applied | A0–A7,<br>B0-B7,     | V <sub>CC</sub> = MAX, V                      | / <sub>O</sub> = 2.7 V                          |                     |        |                  | 70               | μA   |
| I <sub>OZL</sub> + I <sub>IL</sub> | Off-state output current,<br>LOW-level voltage applied  | PARITY               | $V_{CC} = MAX, V_O = 0.5 V$                   |                                                 |                     |        |                  | -70              | μA   |
| I <sub>OZH</sub>                   | Off-state output current,<br>HIGH-level voltage applied | EDDOD                | V <sub>CC</sub> = MAX, V                      | / <sub>O</sub> = 2.7 V                          |                     |        |                  | 50               | μΑ   |
| I <sub>OZL</sub>                   | Off-state output current,<br>LOW-level voltage applied  | ERROR                | V <sub>CC</sub> = MAX, V <sub>O</sub> = 0.5 V |                                                 |                     |        | -50              | μA               |      |
|                                    | Obert einen it en territer 19                           | A0–A7                |                                               | V <sub>CC</sub> = MAX                           |                     | -60    |                  | -150             | mA   |
| los                                | Short circuit output current <sup>3</sup>               | B0–B7                | $V_{CC} = MAX$                                |                                                 |                     | -100   |                  | -225             | mA   |
|                                    |                                                         |                      |                                               |                                                 |                     |        | 90               | 125 <sup>4</sup> | mA   |
|                                    |                                                         | Іссн                 |                                               |                                                 |                     |        | 90               | 135 <sup>5</sup> | mA   |
| I <sub>CC</sub>                    | Supply current (total)                                  |                      | V <sub>CC</sub> = MAX                         | V <sub>CC</sub> = MAX                           |                     |        | 106              | 150 <sup>4</sup> | mA   |
|                                    |                                                         | ICCL                 |                                               |                                                 |                     |        | 106              | 160 <sup>5</sup> | mA   |
|                                    |                                                         | I <sub>CCZ</sub>     | 1                                             |                                                 |                     |        | 98               | 145              | mA   |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.

2. All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_{amb} = 25 \text{ °C}$ . 3. Not more than one output should be shorted at a time. For testing  $I_{OS}$ , the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.

4. For commercial range.

5. For industrial range.

#### **AC ELECTRICAL CHARACTERISTICS**

|                                      |                                                         |                   |                                                                                                     |              |              | L                                                                         | IMITS        |                                                                                                                                                                   |              |      |
|--------------------------------------|---------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|--------------|--------------|---------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|
| SYMBOL                               | PARAMETER                                               | TEST<br>CONDITION | $T_{amb}$ = +25 °C<br>V <sub>CC</sub> = +5.0 V<br>C <sub>L</sub> = 50 pF,<br>R <sub>L</sub> = 500 Ω |              |              | $T_{amb} = 0 °C to +70 °C V_{CC} = +5.0 V ± 10% C_L = 50 pF, R_L = 500 Ω$ |              | $ \begin{array}{l} {{T_{amb}} = -40\ ^\circ C\ to\ +85\ ^\circ C} \\ {{V_{CC}} = +5.0\ V \pm 10\% } \\ {{C_L} = 50\ pF, } \\ {{R_L} = 500\ \Omega } \end{array} $ |              | UNIT |
|                                      |                                                         |                   | MIN                                                                                                 | ТҮР          | MAX          | MIN                                                                       | MAX          | MIN                                                                                                                                                               | МАХ          | 1    |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An               | Waveform 2        | 2.5<br>3.0                                                                                          | 5.5<br>6.0   | 7.5<br>7.5   | 2.5<br>3.0                                                                | 8.0<br>8.0   | 2.0<br>2.5                                                                                                                                                        | 9.0<br>9.0   | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to PARITY                       | Waveform 1, 2     | 7.0<br>7.0                                                                                          | 10.0<br>10.0 | 14.0<br>15.0 | 7.0<br>7.0                                                                | 16.0<br>16.0 | 5.5<br>6.5                                                                                                                                                        | 16.5<br>19.0 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>ODD/EVEN to PARITY,<br>ERROR       | Waveform 1, 2     | 4.5<br>4.5                                                                                          | 7.5<br>8.0   | 11.0<br>11.5 | 4.5<br>4.5                                                                | 12.0<br>12.5 | 3.5<br>4.0                                                                                                                                                        | 13.0<br>15.5 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Bn to ERROR                        | Waveform 1, 2     | 8.0<br>8.0                                                                                          | 14.0<br>14.0 | 20.5<br>20.5 | 7.5<br>7.5                                                                | 22.5<br>22.5 | 7.5<br>7.5                                                                                                                                                        | 24.5<br>25.0 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>PARITY to ERROR                    | Waveform 1, 2     | 8.0<br>8.0                                                                                          | 11.5<br>12.0 | 15.5<br>15.5 | 7.5<br>8.0                                                                | 16.5<br>17.0 | 6.5<br>6.5                                                                                                                                                        | 18.5<br>20.0 | ns   |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time <sup>1</sup><br>to HIGH or LOW level | Waveform 3, 4     | 3.0<br>4.0                                                                                          | 5.5<br>7.0   | 8.0<br>9.5   | 3.0<br>4.0                                                                | 9.0<br>11.0  | 2.0<br>4.0                                                                                                                                                        | 9.0<br>13.0  | ns   |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>from HIGH or LOW level           | Waveform 3, 4     | 2.0<br>2.0                                                                                          | 4.5<br>4.0   | 7.5<br>6.0   | 2.0<br>2.0                                                                | 8.0<br>6.5   | 1.0<br>1.0                                                                                                                                                        | 8.0<br>7.5   | ns   |

NOTE:

These delay times reflect the 3-state recovery time only and not the signal through the buffers or the parity check circuitry. To assure VALID information at the ERROR pin, time must be allowed for the signal to propagate through the drivers (B to A), through the parity check circuitry (same as A to PARITY), and to the ERROR output. VALID data at the ERROR pin ≥ (B to A) + (A to PARITY).

#### **AC WAVEFORMS**

For all waveforms,  $V_M = 1.5$  V.



Waveform 1. Propagation delay for inverting outputs



Waveform 2. Propagation delay for non-Inverting outputs



Waveform 3. 3-state output enable time to HIGH level and output disable time from HIGH level



Waveform 4. 3-state output enable time to LOW level and output disable time from LOW level

74F657

Product data

### 74F657

#### **TEST CIRCUIT AND WAVEFORMS**



inches

Note

0.185

OUTLINE

VERSION

SOT222-1

0.015

0.155

IEC



0.064

0.045

1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

0.022

0.017

JEDEC

MS-001

0.014

0.010

REFERENCES

1.256

1.240

0.265

0.246

0.100

0.300

0.138

0.120

0.32

0.30

EUROPEAN

PROJECTION

F

 $\odot$ 

0.395

0.300

0.01

**ISSUE DATE** 

99-04-28

99-12-27

0.081



SOT222-1

74F657

EIAJ

#### SO24: plastic small outline package; 24 leads; body width 7.5 mm SOT137-1 D Α Х $H_{\rm F}$ = v 🕅 A $\overline{\Pi}$ у 13 Q 4 ٩0 (A А pin 1 index 12 detail X ↓<mark>↓</mark> bp е 10 mm 0 5 scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) z<sup>(1)</sup> Α D <sup>(1)</sup> E<sup>(1)</sup> UNIT A<sub>2</sub> Α3 bр $\mathsf{H}_\mathsf{E}$ Lp Q θ $A_1$ с L v w У е max. 0.30 2.45 0.49 0.32 15.6 7.6 10.65 1.1 1.1 0.9 2.65 0.1 mm 0.25 1.27 1.4 0.25 0.25 0.10 2.25 0.36 0.23 15.2 7.4 10.00 0.4 1.0 0.4 8<sup>0</sup> $0^{\mathrm{o}}$ 0.043 0.035 0.012 0.096 0.019 0.013 0.61 0.30 0.419 0.043 inches 0.10 0.050 0.055 0.004 0.01 0.01 0.01 0.004 0.089 0.014 0.009 0.60 0.29 0.394 0.016 0.039 0.016 Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. REFERENCES OUTLINE EUROPEAN **ISSUE DATE** PROJECTION VERSION IEC JEDEC EIAJ 97-05-22 SOT137-1 075E05 MS-013 $\odot$ £ 99-12-27

74F657

### 74F657

### **REVISION HISTORY**

| Rev | Date     | Description                                                                                                                |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------|
| _3  | 20030204 | Product data (9397 750 11038); ECN 853-1117 29307 of 17 December 2002.<br>Supersedes Product specification of 1990 Jul 30. |
|     |          | Modifications:                                                                                                             |
|     |          | <ul> <li>Delete all references to DB (SSOP24) package; package option discontinued.</li> </ul>                             |
| _2  | 19900730 | Product specification (9397 750 05171); ECN 853-1117 00081 of 30 July 1990.                                                |

#### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                          | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                 |
| II    | Preliminary data                 | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
|       | Product data                     | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Philips

Semiconductors

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### Contact information

For additional information please visit http://www.semiconductors.philips.com.

Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. © Koninklijke Philips Electronics N.V. 2003 All rights reserved. Printed in U.S.A.

Date of release: 02-03

Document order number:

9397 750 11038





