Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # LOW SKEW, 1-TO-4 DIFFERENTIAL-TO-2.5V, 3.3V LVPECL/ECL FANOUT BUFFER #### ICS853S314I #### GENERAL DESCRIPTION The ICS853S314I is a low skew 1-to-4 Differential Fanout Buffer, designed with clock distribution in mind, accepting two clock sources into an input MUX. The MUX is controlled by a CLK\_SEL pin. This makes the ICS853S314I very versatile, in that, it can operate as both a differential clock buffer as well as a signal-level translator and fanout buffer. The device is designed on a SiGe process and can operate at frequencies in excess of 2.7GHz. This ensures negligible jitter introduction to the timing budget which makes it an ideal choice for distributing high frequency, high precision clocks across back planes and boards in communication systems. Internal temperature compensation guarantees consistent performance across various platforms. #### **FEATURES** - Four differential ECL/LVPECL level outputs - One differential ECL/LVPECL or single-ended input (CLKA) One differential HSTL or single-ended input (CLKB) - Maximum output frequency: 2.7GHz - Additive phase jitter, RMS: 0.138ps (typical) @ 156.25MHz, - Output skew: 50ps (maximum) - Part-to-part skew: 150ps (maximum) - LVPECL and HSTL mode operating voltage supply range: $V_{CC} = 2.5V\pm5\%$ or $3.3V\pm5\%$ , $V_{EE} = 0V$ ECL mode operating voltage supply range: $V_{FF} = -3.3V \pm 5\%$ or $-2.5V \pm 5\%$ , $V_{CC} = 0V$ - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages ### **BLOCK DIAGRAM** ### PIN ASSIGNMENT ### ICS853S314I 20-Lead, 209-MIL SSOP 5.30mm x 7.20mm x 1.75mm body package F Package Top View 20-Lead TSSOP 4.4mm x 6.5mm x 0.925mm body package G Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | ре | Description | |--------------------|-----------------|--------|---------------------|--------------------------------------------------------------------------------------------------| | 1, 3, 10<br>11, 20 | V <sub>cc</sub> | Power | | Positive supply pins. | | 2 | nc | Unused | | No connect. | | 4 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects CLKB, nCLKB inputs. When LOW, selects CLKA, nCLKA inputs. | | 5 | CLKA | Input | Pulldown | Default non-inverting differential clock input. LVPECL/ECL interface levels. | | 6 | nCLKA | Input | Pullup/<br>Pulldown | Default inverting differential clock input. LVPECL/ECL interface levels. | | 7 | CLKB | Input | Pulldown | Alternative non-inverting differential clock input. HSTL interface levels. | | 8 | nCLKB | Input | Pullup/<br>Pulldown | Alternative inverting differential clock input. HSTL interface levels. | | 9 | $V_{\rm EE}$ | Power | | Negative supply pin. | | 12, 13 | nQ3, Q3 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 14, 15 | nQ2, Q2 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 16, 17 | nQ1, Q1 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 18, 19 | nQ0, Q0 | Output | | Differential output pair. LVPECL/ECL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 75 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 75 | | kΩ | TABLE 3. GENERAL SPECIFICATIONS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|---------------------------------------|-----------------|---------|---------------------|---------|-------| | V <sub>TT</sub> | Output Termination Voltage | | | V <sub>cc</sub> - 2 | | V | | MM | ESD Protection (Machine Model) | | 200 | | | V | | HBM | ESD Protection (Human Body Model) | | 4000 | | | ٧ | | CDM | ESD Protection (Charged Device Model) | | 2000 | | | V | | LU | Latch-up Immunity | | 200 | | | mA | #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, $V_{CC}$ 3.9V (LVPECL mode, $V_{EE} = 0V$ ) Negative Supply Voltage, $V_{EE}$ -3.9V (ECL mode, $V_{CC}$ = 0V) Inputs, $V_{I}$ (LVPECL mode) -0.3V to $V_{CC}$ + 0.3 V Inputs, $V_1$ (ECL mode) $V_{CC} + 0.3V$ $V_{CC} + 0.3V$ Outputs, I<sub>o</sub> Continuous Current 50mA Package Thermal Impedance, $\theta_{JA}$ 20 Lead SSOP 80.8°C/W (0 lfpm) 20 Lead TSSOP 73.2°C/W (0 lfpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. LVPECL/HSTL DC Characteristics, $V_{CC} = 2.5V \pm 5\%$ or $3.3V \pm 5\%$ , $V_{EE} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------------------------------------|-----------------------------------------------|------------------------|------------------------|------------------------|-------| | Control Ir | nput CLK_SEL | | | | | | | V <sub>IL</sub> | Input Low Voltage | | V <sub>cc</sub> -1.810 | | V <sub>cc</sub> -1.475 | V | | V <sub>IH</sub> | Input High Voltage | | V <sub>cc</sub> -1.165 | | V <sub>cc</sub> -0.880 | V | | I <sub>IN</sub> | Input Current | $V_{IN} = V_{IL}$ or $V_{IN} = V_{IH}$ | | | 100 | μΑ | | Clock Inp | ut Pair CLKA, nCLKA (LVPECL differential | signals) | | | | | | $V_{PP}$ | Peak-to-Peak Input Voltage; NOTE 1 | | 0.1 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage; NOTE 2 | | 1.0 | | V <sub>cc</sub> -0.3 | V | | I <sub>IN</sub> | Input Current | $V_{IN} = V_{IL \text{ or }} V_{IN} = V_{IH}$ | | | 100 | μΑ | | Clock Inp | out Pair CLKB, nCLKB (HSTL differential sig | gnals) | - | | | | | V | Differential Input Voltage; NOTE 3 | $V_{CC} = 3.3V$ | 0.4 | | | V | | $V_{DIF}$ | Differential input voltage, NOTE 3 | $V_{CC} = 2.5V$ | 0.4 | | | V | | $V_{x}$ | Differential Crosspoint Voltage; NOTE 4 | | 0 | 0.68 - 0.9 | V <sub>cc</sub> -1.0 | V | | I <sub>IN</sub> | Input Current | $V_{IN} = V_{X} \pm 0.2V$ | | | 200 | μΑ | | LVPECL | Clock Outputs (Q0:Q3, nQ0:nQ3) | | | | | | | V <sub>OH</sub> | Output High Voltage | | V <sub>cc</sub> -1.2 | V <sub>cc</sub> -1.005 | V <sub>cc</sub> -0.7 | V | | V | Output Low Voltage | $V_{CC} = 3.3V \pm 5\%$ | V <sub>cc</sub> -1.9 | V <sub>cc</sub> -1.705 | V <sub>cc</sub> -1.5 | V | | V <sub>OL</sub> | Output Low Voltage | $V_{CC} = 2.5V \pm 5\%$ | V <sub>cc</sub> -1.9 | V <sub>cc</sub> -1.705 | V <sub>cc</sub> -1.3 | V | | Supply C | urrent | | | | | | | I <sub>EE</sub> | Maximum Quiescent Supply Current without Output Termination Current | | | | 92 | mA | NOTE 1: $V_{PP}$ is the minimum differential input voltage swing required to maintain device functionality. NOTE 2: $V_{CMR}$ is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the $V_{CMR}$ range and the input swing lies within the $V_{PP}$ specification. NOTE 3: $V_{\text{DIF}}$ is the minimum differential HSTL input voltage swing required for device functionality. NOTE 4: $V_X$ is the crosspoint of the differential HSTL input signal. Functional operation is obtained when the crosspoint is within the $V_X$ range and the input swing lies within the $V_{PP}$ specification. $\textbf{Table 4B. ECL DC Characteristics, } \ V_{\text{CC}} = 0 \text{V, } V_{\text{EE}} = -2.5 \text{V} \pm 5\% \text{ or } -3.3 \text{V} \pm 5\%, \ \text{Ta} = -40 ^{\circ} \text{C} \ \text{to } 85 ^{\circ} \text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------------------------------------|-----------------------------------------------|-----------------------|---------|---------|-------| | Control Ir | pput CLK_SEL | | | | • | | | V <sub>IL</sub> | Input Low Voltage | | -1.810 | | -1.475 | V | | V <sub>IH</sub> | Input High Voltage | | -1.165 | | -0.880 | V | | I <sub>IN</sub> | Input Current | $V_{IN} = V_{IL} \text{ or } V_{IN} = V_{IH}$ | | | 100 | μΑ | | Clock Inp | ut Pair CLKA,/nCLKA (ECL differential signa | als) | | | | | | V <sub>PP</sub> | Peak-to-Peak Input Voltage; NOTE 1 | | 0.1 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage; NOTE 2 | | V <sub>EE</sub> + 1.0 | | -0.3 | V | | I <sub>IN</sub> | Input Current | $V_{IN} = V_{IL \text{ or }} V_{IN} = V_{IH}$ | | | 100 | μΑ | | ECL Cloc | k Outputs (Q0:Q3, nQ0:nQ3) | | | | | | | V <sub>OH</sub> | Output High Voltage | | -1.2 | -1.005 | -0.7 | V | | \/ | Output Low Voltage | $V_{EE} = -3.3V \pm 5\%$ | -1.9 | -1.705 | -1.5 | V | | V <sub>OL</sub> | Output Low Voltage | $V_{EE} = -2.5V \pm 5\%$ | -1.9 | -1.705 | -1.3 | V | | Supply C | Supply Current | | | | | | | I <sub>EE</sub> | Maximum Quiescent Supply Current without Output Termination Current | | | | 92 | mA | NOTE 1: $V_{PP}$ is the minimum differential input voltage swing required to maintain device functionality. NOTE 2: $V_{\text{CMR}}$ is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the $V_{\text{CMR}}$ range and the input swing lies within the $V_{\text{PP}}$ specification. **Table 5. AC Characteristics,** (LVPECL/HSTL): $V_{CC} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{EE} = 0V$ , or (ECL): $V_{EF} = -3.3V \pm 5\%$ or $-2.5V \pm 5\%$ , $V_{CC} = 0V$ ; Ta = $-40^{\circ}$ C to $85^{\circ}$ C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|----------------------------------------------------------------------|-----------------------------------------|------------------------|---------|-----------------------|-------| | V <sub>PP</sub> | Differential Input Voltage; NOTE 1 | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Differential Input Crosspoint Voltage;<br>NOTE 2 | | V <sub>EE</sub> + 1.0 | | V <sub>cc</sub> - 0.3 | V | | f <sub>CLK</sub> | Input Frequency; NOTE 3 | | | | 2.7 | GHz | | t <sub>PD</sub> | Propagation Delay, CLKA or CLKB to Output Pair | | 280 | | 650 | ps | | V <sub>DIF</sub> | HSTL Differential Input Voltage; NOTE 4 | | 0.4 | | 1.0 | V | | V <sub>x</sub> | HSTL Input Differential Crosspoint<br>Voltage; NOTE 5 | | V <sub>EE</sub> + 0.01 | | V <sub>CC</sub> - 1.0 | V | | \/ (nn) | Differential Output Voltage | f <sub>o</sub> < 300MHz | 0.45 | 0.72 | 0.95 | V | | V <sub>o</sub> (pp) | (peak-to-peak) | f <sub>o</sub> < 1.5GHz | 0.3 | 0.55 | 0.95 | V | | tsk(o) | Output Skew | | | | 50 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 6 | | | | 150 | ps | | +::+ | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter | 156.25MHz @ 3.3V,<br>(1.875MHz - 20MHz) | | 0.138 | | ps | | tjit | Section | 312.5MHz @ 3.3V,<br>(1.875MHz - 20MHz) | | 0.092 | | ps | | tsk(p) | Output Pulse Skew; NOTE 7 | 660MHz | | | 75 | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 0.05 | | 0.3 | ns | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. AC characteristics apply for parallel output termination of $50\Omega$ to $V_{TT}$ . NOTE 1: $V_{PP}$ is the minimum differential ECL/LVPECL input voltage swing required to maintain AC characteristics including $t_{PD}$ and device-to-device skew. NOTE 2: $V_{CMR}$ is the crosspoint of the differential ECL/LVPECL input signal. Normal AC operation is obtained when the crosspoint is within the $V_{CMR}$ range and the input swing lies within the $V_{PP}$ specification. Violation of $V_{CMR}$ or $V_{PP}$ impacts the device propagation delay, device and part-to-part skew. NOTE 3: The ICS853S314I is fully operational up to 2.7GHz and is characterized up to 1.5GHz. NOTE 4: $V_{\text{DIF}}$ is the minimum differential HSTL input voltage swing required to maintain AC characteristics including $t_{\text{PD}}$ and device-to-device skew. NOTE 5: $V_X$ is the crosspoint of the differential HSTL input signal. Normal AC operation is obtained when the crosspoint is within the $V_X$ range and the input swing lies within the $V_{DIF}$ specification. Violation of $V_X$ or $V_{DIF}$ impacts the device propgation delay, device and part-to-part skew. NOTE 6: This parameter is defined in accordance with JEDEC Standard 65. NOTE 7: Output pulse skew is the absolute value of the difference of the propagation delay times: | t<sub>pl.H</sub> - t<sub>pl.H</sub> |. #### **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment. ### PARAMETER MEASUREMENT INFORMATION #### 2.5V/3.3V OUTPUT LOAD ACTEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL #### **OUTPUT SKEW** #### PART-TO-PART SKEW #### PROPAGATION DELAY **OUTPUT RISE/FALL TIME** ### OUTPUT PULSE SKEW ### **APPLICATION INFORMATION** #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### **OUTPUTS:** #### CLKx/nCLKx INPUT: For applications not requiring the use of the differential input, both CLKx and nCLKx can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLKx to ground. #### LVPECL OUTPUT All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. #### **TERMINATION FOR 3.3V LVPECL OUTPUTS** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 1A and 1B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 1A. LVPECL OUTPUT TERMINATION FIGURE 1B. LVPECL OUTPUT TERMINATION #### **TERMINATION FOR 2.5V LVPECL OUTPUT** Figure 2A and Figure 2B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50Ω to $V_{cc}$ - 2V. For $V_{cc}$ = 2.5V, the $V_{cc}$ - 2V is very close to ground level. The R3 in Figure 2B can be eliminated and the termination is shown in *Figure 2C*. FIGURE 2A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 2B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 2C. 2.5V LVPECL TERMINATION EXAMPLE ### POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS853S314I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS853S314I is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{cc} = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 92mA = 318.78mW - Power (outputs)<sub>MAX</sub> = 33mW/Loaded Output pair If all outputs are loaded, the total power is 4 \* 33mW = 132mW Total Power (3.465V, with all outputs switching) = 318.78mW + 132mW = 450.78mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{14}$ \* Pd\_total + T<sub>4</sub> Tj = Junction Temperature $\theta_{\text{\tiny M}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\text{\tiny IA}}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 66.6°C/W per Table 6A below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.450\text{W} * 90.4^{\circ}\text{C/W} = 125^{\circ}\text{C}$ . This is within the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). #### Table 6A. Thermal Resistance $\theta_{,a}$ for 20-pin TSSOP, Forced Convection | θ <sub>JA</sub> by Velocity (Linear Feet per Minute) | | | | | | |------------------------------------------------------|----------|----------|----------|--|--| | | 0 | 200 | 500 | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 94.8°C/W | 90.4°C/W | 88.3°C/W | | | #### TABLE 6B. THERMAL RESISTANCE 0, FOR 20-PIN SSOP, FORCED CONVECTION | θ <sub>JA</sub> by Velocity (Linear Feet per Minute) | | | | | |------------------------------------------------------|----------|----------|----------|--| | | 0 | 200 | 500 | | | Multi-Layer PCB, JEDEC Standard Test Boards | 80.8°C/W | 73.2°C/W | 69.2°C/W | | #### 3. Calculations and Equations. LVPECL output driver circuit and termination are shown in Figure 3. FIGURE 3. LVPECL DRIVER CIRCUIT AND TERMINATION To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of V - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 0.7V$$ $$(V_{CC\_MAX} - V_{OH\_MAX}) = 0.7V$$ • For logic low, $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.5V$ $$(V_{CC\_MAX} - V_{OL\_MAX}) = 1.5V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{\text{OH\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - 0.7V)/50\Omega] * 0.7V = \textbf{18.0mW}$$ $$Pd\_L = [(V_{\text{\tiny CC\_MAX}} - (V_{\text{\tiny CC\_MAX}} - 2V))/R_{\text{\tiny L}}] * (V_{\text{\tiny CC\_MAX}} - V_{\text{\tiny OL\_MAX}}) = [(2V - (V_{\text{\tiny CC\_MAX}} - V_{\text{\tiny OL\_MAX}}))/R_{\text{\tiny L}}] * (V_{\text{\tiny CC\_MAX}} - V_{\text{\tiny OL\_MAX}}) = [(2V - 1.5V)/50\Omega] * 1.5V = 15mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 33mW ### RELIABILITY INFORMATION ### Table 7A. $\theta_{_{JA}}$ vs. Air Flow Table for 20 Lead SSOP $\theta_{_{JA}}$ by Velocity (Linear Feet per Minute) 200 500 Multi-Layer PCB, JEDEC Standard Test Boards 80.8°C/W 73.2°C/W 69.2°C/W ## Table 7B. $\theta_{_{JA}} \text{vs. Air Flow Table for 20 Lead TSSOP}$ $\theta_{_{JA}}$ by Velocity (Linear Feet per Minute) 0 200 500 Multi-Layer PCB, JEDEC Standard Test Boards 94.8°C/W 90.4°C/W 88.3°C/W #### TRANSISTOR COUNT The transistor count for ICS853S314I is: 450 (approximately) Pin compatible with CY2DP314 #### PACKAGE OUTLINE - F SUFFIX FOR 20 LEAD SSOP PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP TABLE 8A. PACKAGE DIMENSIONS | CVMPOL | Millin | neters | |--------|---------|---------| | SYMBOL | Minimum | Maximum | | N | 2 | 0 | | Α | | 2.0 | | A1 | 0.05 | | | A2 | 1.65 | 1.85 | | b | 0.22 | 0.38 | | С | 0.09 | 0.25 | | D | 6.90 | 7.50 | | E | 7.40 | 8.20 | | E1 | 5.0 | 5.60 | | е | 0.65 E | BASIC | | L | 0.55 | 0.95 | | α | 0° | 8° | Reference Document: JEDEC Publication 95, MO-150 TABLE 8B. PACKAGE DIMENSIONS | Symbol | Millin | neters | |--------|---------|---------| | Symbol | Minimum | Maximum | | N | 2 | 0 | | А | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 6.40 | 6.60 | | E | 6.40 E | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 E | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MO-153 Table 9. Ordering Information | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|---------------------------|--------------------|---------------| | 853S314AFI | ICS853S314AI | 20 lead SSOP | tube | -40°C to 85°C | | 853S314AFIT | ICS853S314AI | 20 lead SSOP | 2500 tape & reel | -40°C to 85°C | | 853S314AFILF | ICS53S314AIL | 20 lead "Lead-Free" SSOP | tube | -40°C to 85°C | | 853S314AFILFT | ICS53S314AIL | 20 lead "Lead-Free" SSOP | 2500 tape & reel | -40°C to 85°C | | 853S314AGI | ICS53S14AGI | 20 lead TSSOP | tube | -40°C to 85°C | | 853S314AGIT | ICS53S14AGI | 20 lead TSSOP | 2500 tape & reel | -40°C to 85°C | | 853S314AGILF | ICS3S314AGIL | 20 lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | 853S314AGILFT | ICS3S314AGIL | 20 lead "Lead-Free" TSSOP | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. | | REVISION HISTORY SHEET | | | | | | |-----|------------------------|------|---------------------------------------------------------|---------|--|--| | Rev | Table | Page | Description of Change | Date | | | | Α | Т9 | 14 | Ordering Information Table - Added "Lead-Free" Marking. | 1/24/09 | | | | | | | | | | | ### Innovate with IDT and accelerate your future networks. Contact: www.IDT.com #### For Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT #### For Tech Support netcom@idt.com +480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)