

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









Search Entire Site

Contact IDT | Investors | Press

About IDT

Products

Applications

Support

myIDT

Document Search | Package Search | Parametric Search | Cross Reference Search | Green & RoHS | Calculators | Thermal Data | Reliability & Quality | Military

Home > Products > Clock / Timing Devices > PC-Notebook-Server Clocks > DDR I and DDR II Buffers > Zero Delay Buffers > 9P750 >

Add to myIDT [?]

## **9P750CGLF**

Category: Zero Delay Buffers

Generic Part: 9P750 PC CLOCK Market Group: Description: PC BUFFER

> Recommended Application: DDR Zero Delay Clock Buffer Product Description/Features: • Low skew, low jitter PLL clock driver • 12 pairs of differential outputs support up to DDR400 • Outputs divided into 3 groups - Group Ais reference - Groups B and C have default offsets from Group A, but also have skew programmable in steps relative to Group A. - Skew step (unit) set via RSTEP resistor • Static Phase Offset (SPO) of entire device can be programmed -RSPO sets overall SPO (analog delay) - I2C register settings allow fine tuning in steps defined by RSTEP • Spread spectrum tolerant inputs • 2.5 V differential reference clock input Switching Characteristics: • PEAK - PEAK jitter (>100MHz): <75ps • CYCLE - CYCLE jitter (>100MHz): <65ps • OUTPUT - OUTPUT skew: <50ps • DUTY CYCLE: 49% - 51% • Slew rate: 1V/ns - 2V/ns • Input clock duty cycle: 40% - 60%

You may also like.



#### **Parameters**

| Package                 | TSSOP 48 (PAG48) |
|-------------------------|------------------|
| Voltage                 | 3.3 V            |
| Package                 | TSSOP 48         |
| Speed                   | NA               |
| Temperature             | С                |
| Status                  | Active           |
| Sample                  | Yes              |
| Minimum Order Quantity  | 76               |
| Factory Order Increment | 38               |

#### **Distributor Inventory**

No Pricing information is available from our Distributors at this time.

#### **Documents**

| Туре | Title                  | Size  | Revision Date |
|------|------------------------|-------|---------------|
| Misc | PC Clocks Contact Info | 61 KB | 05/29/2007    |

### **Package**

| Description                      | TSSOP 6.10 MM               |
|----------------------------------|-----------------------------|
| Class                            | PLASTIC                     |
| Moisture Sensitivity Level (MSL) | 1                           |
| Category                         | Green                       |
| Moisture Exposure Floor Life     | Unlimited @ <30°C/85%<br>RH |
| Peak Reflow Temprature           | 260°C                       |
| Rebake Conditions                | N/A                         |
| Length                           | 12.5                        |
| Mark                             | G                           |
| Width                            | 6.1                         |
| Pitch                            | 0.5                         |
| Thickness                        | 1.0                         |
| Status                           | Active                      |