# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



#### 1.8V MULTI-QUEUE FLOW-CONTROL DEVICES (8 QUEUES) 36 BIT WIDE CONFIGURATION

589,824 bits 1,179,648 bits 2,359,296 bits 4,718,592 bits

#### IDT72P51339 IDT72P51349 IDT72P51359 IDT72P51369

### FEATURES

- Choose from among the following memory density options:
  - IDT72P51339 Total Available Memory = 589,824 bits
  - IDT72P51349 Total Available Memory = 1,179,648 bits
  - IDT72P51359 Total Available Memory = 2,359,296 bits
  - IDT72P51369 Total Available Memory = 4,718,592 bits
- Configurable from 1 to 8 Queues
- Default configuration of 8 or 4 symmetrical queues
- Default multi-queue device configurations
  - IDT72P51339: 2,048 x 36 x 8Q
  - IDT72P51349: 4,096 x 36 x 8Q
  - IDT72P51359: 8,192 x 36 x 8Q
  - IDT72P51369: 16,384 x 36 x 8Q
- Default configuration can be augmented via the queue address bus
- Number of queues and individual queue sizes may be configured at master reset though serial programming
- 200 MHz High speed operation (5ns cycle time)
- 3.6ns access time
- Independent Read and Write access per queue
- User Selectable Bus Matching Options:

### **FUNCTIONAL BLOCK DIAGRAM**

- -x36 in to x36 out-x18 in to x36 out-x9 in to x36 out-x36 in to x18 out-x18 in to x18 out-x9 in to x18 out-x36 in to x9 out-x18 in to x9 out-x9 in to x9 out
- User selectable I/O: 1.5V HSTL, 1.8V eHSTL, or 2.5V LVTTL
- 100% Bus Utilization, Read and Write on every clock cycle
- Selectable First Word Fall Through (FWFT) or IDT standard mode of operation
- · Ability to operate on packet or word boundaries
- Mark and Re-Write operation
- Mark and Re-Read operation
- Individual, Active queue flags (OR / EF, IR / FF, PAE, PAF, PR)
- 8 bit parallel flag status on both read and write ports
- Direct or polled operation of flag status bus
- Expansion of up to 64 queues and/or 32Mb logical configuration using up to 8 multi-queue devices in parallel
- JTAG Functionality (Boundary Scan)
- Available in a 256-pin PBGA, 1mm pitch, 17mm x 17mm
- HIGH Performance submicron CMOS technology
- Industrial temperature range (-40°C to +85°C) is available
- Green parts available, see Ordering Information



COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES

#### AUGUST 2005

©2005 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

## **Table of Contents**

| Features                                                 |    |
|----------------------------------------------------------|----|
| Description                                              | 5  |
| Pin configuration                                        |    |
| Detailed Description                                     | 8  |
| Pin Descriptions                                         | 10 |
| Pin number table                                         |    |
| Recommended DC operating conditions                      | 17 |
| Absolute maximum ratings                                 |    |
| DC electrical characteristics                            |    |
| AC electrical characteristics                            |    |
| Functional description                                   |    |
| Serial Programming                                       |    |
| Default Programming                                      |    |
| Parallel Programming                                     |    |
| Queue Description                                        |    |
| Configuration of the IDT Multi-queue flow-control device |    |
| Standard mode operation                                  |    |
| Read Queue Selection and Read Operation                  |    |
| Switching Queues on the Write Port                       |    |
| Switching Queues on the Read Port                        |    |
| Flag Description                                         |    |
| PAFn Flag Bus Operation                                  |    |
| Full Flag Operation                                      |    |
| Empty or Output Ready Flag Operation (EF/OR)             |    |
| Almost Full Flag                                         |    |
| Almost Empty Flag                                        |    |
| Packet Ready Flag                                        |    |
| Packet Mode Demarcation bits                             |    |
| JTAG Interface                                           |    |
| JTAG AC electrical characteristics                       |    |
| Ordering Information                                     | 87 |

# **List of Tables**

| Table 1 — Device programming mode comparison                     | . 22 |
|------------------------------------------------------------------|------|
| Table 2 — Setting the queue programming mode during master reset | . 22 |
| Table 3 — Mode Configuration                                     | . 25 |
| Table 4 — Write Address Bus, WRADD[7:0]                          |      |
| Table 5 — Read Address Bus, RDADD[7:0]                           | . 27 |
| Table 6 — Write Queue Switch Operation                           | . 30 |
| Table 7 — Read Queue Switch Operation                            | . 32 |
| Table 8 — Same Queue Switch                                      | . 32 |
| Table 9 — Flag operation boundaries and Timing                   | . 45 |
| Table 10 — Packet Mode Valid Byte for x36 bit word configuration | . 48 |
| Table 11 — Bus-Matching Set-Up                                   | . 52 |

# **List of Figures**

| Figure 1. Multi-Queue Flow-Control Device Block Diagram                | 6            |
|------------------------------------------------------------------------|--------------|
| Figure 2a. AC Test Load                                                |              |
| Figure 2b. Lumped Capacitive Load, Typical Derating                    |              |
| Figure 3. Reference Signals                                            |              |
| Figure 4. Device Programming Hierarchy                                 |              |
| Figure 5. IDT Standard mode illustrated (Read Port)                    |              |
| Figure 6. First Word Fall Through (FWFT) mode illustrated (Read Port)  |              |
| Figure 7. Write Port Switching Queues Signal Sequence                  |              |
| Figure 8. Switching Queues Bus Efficiency                              | .29          |
| Figure 9. Simultaneous Queue Switching                                 |              |
| Figure 10. Read Port Switching Queues Signal Sequence                  |              |
| Figure 11. Switching Queues Bus Efficiency                             |              |
| Figure 12. Simultaneous Queue Switching                                |              |
| Figure 13. MARK and Re-Write Sequence                                  |              |
| Figure 14. MARK and Re-Read Sequence                                   |              |
| Figure 15. MARKing a Queue in Packet Mode - Write Queue MARK           |              |
| Figure 16. MARKing a Queue in Packet Mode - Read Queue MARK            | . 34         |
| Figure 17. UN-MARKing a Queue in Packet Mode - Write Queue UN-MARK     | . 35         |
| Figure 18. UN-MARKing a Queue in Packet Mode - Read Queue UN-MARK      | . 35         |
| Figure 19. MARKing a Queue in FIFO Mode - Write Queue MARK             | . 00         |
| Figure 20. MARKing a Queue in FIFO Mode - Read Queue MARK              |              |
| Figure 21. UN-MARKing a Queue in FIFO Mode - Write Queue UN-MARK       |              |
| Figure 22. UN-MARKing a Queue in FIFO Mode - Read Queue UN-MARK        | . 00<br>. 28 |
| Figure 23. Leaving a MARK active on the Write Port                     |              |
| Figure 24. Leaving a MARK active on the Read Port                      |              |
| Figure 25. Inactivating a MARK on the Write Port Active                |              |
| Figure 26. Inactivating a MARK on the Read Port Active                 |              |
| Figure 27. 36bit to 36bit word configuration                           |              |
| Figure 28. 36bit to 18bit word configuration                           |              |
| Figure 29. 36bit to 9bit word configuration                            |              |
| Figure 30. 18bit to 36bit word configuration                           |              |
| Figure 31. 18bit to 18bit word configuration                           |              |
| Figure 32. 18bit to 9bit word configuration                            |              |
| Figure 33. 9bit to 36bit word configuration                            |              |
| Figure 33. 9bit to 36bit word configuration                            |              |
| Figure 35. 9bit to 9bit word configuration                             |              |
|                                                                        |              |
| Figure 36. Bus-Matching Byte Arrangement                               |              |
| Figure 37. Master Reset                                                |              |
| Figure 38. Default Programming                                         |              |
| Figure 39. Parallel Programming                                        |              |
| Figure 40. Queue Programming via Write Address Bus                     |              |
| Figure 41. Queue Programming via Read Address Bus                      |              |
| Figure 42. Serial Port Connection for Serial Programming               |              |
| Figure 43. Serial Programming                                          |              |
| Figure 44. Write Queue Select, Write Operation and Full Flag Operation |              |
| Figure 45. Write Queue Select and Mark                                 | . 60         |
| Figure 46. Write Operations in First Word Fall Through mode            |              |
| Figure 47. Full Flag Timing in Expansion Configuration                 |              |
| Figure 48. Read Queue Select, Read Operation (IDT mode)                |              |
| Figure 49. Read Queue Select, Read Operation (FWFT mode)               |              |
| Figure 50. Read Queue Select and Mark (IDT mode)                       |              |
| Figure 51. Output Ready Flag Timing (In FWFT Mode)                     |              |
| Figure 52. Read Queue Selection with Read Operations (IDT mode)        |              |
| Figure 53. Read Queue Select, Read Operation and OE Timing             |              |
| Figure 54. Writing in Packet Mode during a Queue change                | 69           |

# List of Figures (Continued)

| Figure 55. Reading in Packet Mode during a Queue change                                                                                                                                                                                                                                                                                                                                                                                                    | 70 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Figure 55. Reading in Packet Mode during a Queue change<br>Figure 56. Writing Demarcation Bits (Packet Mode)                                                                                                                                                                                                                                                                                                                                               | 71 |
| Figure 57. Data Output (Receive) Packet Mode of Operation                                                                                                                                                                                                                                                                                                                                                                                                  | 72 |
| Figure 58. Almost Full Flag Timing and Queue Switch                                                                                                                                                                                                                                                                                                                                                                                                        | 73 |
| Figure 59. Almost Full Flag Timing                                                                                                                                                                                                                                                                                                                                                                                                                         | 73 |
| Figure 60. Almost Empty Flag Timing and Queue Switch (FWFT mode)                                                                                                                                                                                                                                                                                                                                                                                           |    |
| Figure 61 Almost Empty Flag Timing                                                                                                                                                                                                                                                                                                                                                                                                                         | 74 |
| Figure 62. PAEn/PRn - Direct Mode - Status Word Selection                                                                                                                                                                                                                                                                                                                                                                                                  | 75 |
| Figure 63. PAFn - Direct Mode - Status Word Selection                                                                                                                                                                                                                                                                                                                                                                                                      | 75 |
| Figure 62. PAEn/PRn - Direct Mode - Status Word Selection<br>Figure 63. PAFn - Direct Mode - Status Word Selection<br>Figure 64. PAEn - Direct Mode, Flag Operation<br>Figure 65. PAFn - Direct Mode, Flag Operation<br>Figure 66. PAFn Bus - Polled Mode<br>Figure 67. Expansion using ID codes<br>Figure 68. Expansion using WCS/RCS<br>Figure 69. Expansion Connection Read Chip Select (RCS)<br>Figure 69. Expansion Connection Read Chip Select (RCS) | 76 |
| Figure 65. PAFn - Direct Mode, Flag Operation                                                                                                                                                                                                                                                                                                                                                                                                              | 77 |
| Figure 66. PAFn Bus - Polled Mode                                                                                                                                                                                                                                                                                                                                                                                                                          | 78 |
| Figure 67. Expansion using ID codes                                                                                                                                                                                                                                                                                                                                                                                                                        | 79 |
| Figure 68. Expansion using WCS/RCS                                                                                                                                                                                                                                                                                                                                                                                                                         | 80 |
| Figure 69. Expansion Connection Read Chip Select (RCS)                                                                                                                                                                                                                                                                                                                                                                                                     | 81 |
| FIQUE 70. Expansion connection while chip select (wcs)                                                                                                                                                                                                                                                                                                                                                                                                     | 01 |
| Figure 71. Boundary Scan Architecture                                                                                                                                                                                                                                                                                                                                                                                                                      | 82 |
| Figure 72. TAP Controller State Diagram                                                                                                                                                                                                                                                                                                                                                                                                                    | 83 |
| Figure 73. Standard JTAG Timing                                                                                                                                                                                                                                                                                                                                                                                                                            | 86 |

### DESCRIPTION

The IDT72P51339/72P51349/72P51359/72P51369 multi-queue flow-control devices are single chips with up to 32 discrete configurable FIFO queues. All queues within the device have a common data input bus, (write port) and a common data output bus, (read port). Data written into the write port is directed to a specific queue via an internal de-multiplex operation, addressed by the write address bus (WRADD). Data read from the read port is accessed from a specific queue via an internal multiplex operation, addressed by the read address bus (RDADD). Data writes and reads can be performed at high speeds up to 200MHz, with access times of 3.6ns. Data write and read operations are totally independent of each other, a queue maybe selected on the write port and a different queue on the read port or both ports may select the same queue simultaneously.

The device provides Full flag and Empty flag status for the queue selected for write and read operations respectively. Also a Programmable Almost Full and Programmable Almost Empty flag for each queue is provided. Two 8 bit programmable flag busses are available, providing status of queues not selected for write or read operations. When 8 or less queues are configured in the device these flag busses provide an individual flag per queue, when more than 8 queues are used, either a Polled or Direct mode bus operation provides the flag busses with all queues status.

Bus Matching is available on this device, either port can be 9 bits, 18 bits or 36 bits wide. When Bus Matching is used the device ensures the logical transfer of data throughput in a Little Endian manner.

A packet mode of operation is also provided. Packet mode provides a packet ready flag output (PR) indicating when at least one (or more) packets of data

within a queue is available for reading. The Packet Ready indicator is generated upon detection of the start and end of packet demarcation bits. The multi-queue device then provides the user with an internally generated packet ready status per queue.

The user has full flexibility configuring queues within the device, being able to program the total number of queues between 1 and 32, the individual queue depths being independent of each other. The programmable flag positions are also user programmable. All programming is done via a dedicated serial port. If the user does not wish to program the multi-queue device, a default option is available that configures the device in a predetermined manner.

A Master Reset must be provided to the device. A Master Reset latches in configuration/setup pins and must be performed before further programming of the device can take place. On the rising edge of master reset the device operating mode is set, the device programming mode (serial, parallel or default) is set and the expansion configuration device type (master or slave) is set.

The multi-queue flow-control device has the capability of operating its I/O in either 2.5V LVTTL, 1.5V HSTL or 1.8V eHSTL mode. The type of I/O is selected via the IOSEL input. The core supply voltage (VDD) to the multi-queue is 1.8V, however the output levels can be set independently via a separate supply, VDDQ.

A JTAG test port is provided, here the multi-queue flow-control device has a fully functional Boundary Scan feature, compliant with IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture.

See Figure 1, *Multi-Queue Flow-Control Device Block Diagram* for an outline of the functional blocks within the device.

COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES





### **PIN CONFIGURATION**

|   | A1 BALL PAD CORNER |             |             |            |                             |                             |                             |                      |                           |          |           |           |           |             |             |             |
|---|--------------------|-------------|-------------|------------|-----------------------------|-----------------------------|-----------------------------|----------------------|---------------------------|----------|-----------|-----------|-----------|-------------|-------------|-------------|
| Α | O<br>D14           | O<br>D13    | O<br>D12    | O<br>D10   | O<br>D7                     | O<br>D4                     | O<br>D1                     | О                    | O<br>TDO                  | O<br>ID1 | O<br>Q3   | O<br>Q6   | Q9        | O<br>Q12    | O<br>Q14    | O<br>Q15    |
| В | O<br>D15           | O<br>D16    | O<br>D11    | O<br>D9    | O<br>D6                     | O<br>D3                     |                             | O<br>TMS             | O<br>TDI                  | O<br>ID0 | O<br>Q2   | O<br>Q5   | O<br>Q8   | O<br>Q11    | O<br>Q13    | O<br>Q19    |
| С | O<br>D17           | O<br>D18    | O<br>D19    | O<br>D8    | O<br>D5                     | O<br>D2                     | O                           |                      | O<br>ID2                  |          | O<br>Q1   | O<br>Q4   | O<br>Q7   | O<br>Q10    | O<br>Q17    | O<br>Q18    |
| D | O<br>D20           | O<br>D21    | O<br>D22    | O<br>VDDQ  | O<br>Vddq                   | O<br>VDDQ                   | O                           | O                    | O                         | Ovcc     | O<br>VDDQ | O<br>VDDQ | O<br>VDDQ | O<br>Q16    | O<br>Q21    | O<br>Q20    |
| Е | O<br>D23           | O<br>D24    | O<br>D25    | O<br>VDDQ  |                             | O                           | O                           |                      |                           | O        | O         |           | O<br>Vddq | O<br>Q24    | O<br>Q23    | O<br>Q22    |
| F | O<br>D26           | O<br>D27    | O<br>D28    | O<br>VDDQ  | Ovcc                        | O<br>GND                    | O<br>GND                    |                      | O<br>GND                  | O<br>GND |           | Ovcc      | O<br>VDDQ | O<br>Q27    | O<br>Q26    | O<br>Q25    |
| G | O<br>D29           | O<br>D30    | O<br>D31    | O          | Ovcc                        | O<br>gnd                    | O<br>GND                    | O<br>GND             | O<br>GND                  | O<br>GND | O<br>GND  | O<br>Vcc  | Ovcc      | O<br>Q30    | O<br>Q29    | O<br>Q28    |
| н | O<br>D32           | O<br>D33    | O<br>D34    | O          | O<br>GND                    | O<br>GND                    |                             | O<br>GND             |                           |          |           |           | O         | O<br>Q33    | O<br>Q32    | O<br>Q31    |
| J | О<br>ВМЗ           | O<br>QSEL0  | O<br>D35    | O<br>Vcc   | O<br>GND                    | O                           | O<br>GND                    |                      | O<br>GND                  | O<br>GND |           | O<br>GND  | O         | О           | O<br>Q35    | O<br>Q34    |
| К | O<br>QSEL1         | O           | O           | O          | O                           | O<br>gnd                    | O<br>GND                    | O<br>GND             | O<br>GND                  | O<br>GND | O<br>GND  | O         | O         | O           | O<br>MAST   | O<br>FM     |
| L | O<br>SI            | O           | O           | O<br>VDDQ  | Ovcc                        | O<br>GND                    | O<br>GND                    |                      | O<br>GND                  | O<br>GND | O<br>GND  | Ovcc      |           | O<br>BM2    | O<br>BM1    | Овмо        |
| М |                    |             | O<br>so     | O<br>VDDQ  | O<br>VDDQ                   | O<br>Vcc                    | O<br>Vcc                    | O<br>GND             |                           | O        | O         | O<br>VDDQ | O<br>VDDQ |             |             | O<br>RDADD1 |
| Ν | O<br>WRADD1        | O<br>WRADD0 | O<br>SCLK   | O<br>VDDQ  | O<br>VDDQ                   | O<br>VDDQ                   | O                           | O<br>Vcc             | Ovcc                      | Ovcc     | O<br>VDDQ | O<br>VDDQ | O<br>VDDQ | O<br>RDADD2 | O<br>RDADD3 | O<br>RDADD4 |
| Ρ | O<br>WRADD4        | O<br>WRADD3 | O<br>WRADD2 | O<br>WADEN | O<br>PAF3                   | $\bigcup_{\overline{PAF6}}$ | O<br>PAF7                   |                      |                           | O<br>PAE | O<br>PAE7 | O<br>PAE6 | O<br>PAE3 | O<br>RDADD5 |             | O<br>RDADD7 |
| R | O<br>WRADD6        | O<br>WRADD5 | O           | O          | $\bigcup_{\overline{PAF2}}$ | $\bigcup_{\overline{PAF5}}$ | $\bigcup_{\overline{PAF4}}$ | O<br>PAF             | $\bigcup_{\overline{PR}}$ | O<br>RCS | O<br>FWFT | O<br>PAE5 | O<br>PAE2 | O<br>RADEN  | O           | O           |
| т | O<br>WRADD7        | O<br>FXI    | O<br>FXO    | O<br>PAF0  | O<br>PAF1                   | $\bigcup_{\overline{WEN}}$  | O<br>WCLK                   | $O_{\overline{WCS}}$ |                           | ORCLK    |           | O = PAE4  | O<br>PAE1 | O<br>PAE0   | OEXO        | OEXI        |
|   | 1                  | 2           | 3           | 4          | 5                           | 6                           | 7                           | 8                    | 9                         | 10       | 11        | 12        | 13        | 14          | 15          | 16          |

6716 drw03

PBGA (BB256-1, order code: BB) TOP VIEW

### **DETAILED DESCRIPTION**

#### **MULTI-QUEUE STRUCTURE**

The IDT multi-queue flow-control device has a single data input port and single data output port with up to 32 FIFO queues in parallel buffering between the two ports. The user can setup between 1 and 8 queues within the device. These queues can be configured to utilize the total available memory, providing the user with full flexibility and ability to configure the queues to be various depths, independent of one another.

#### **MEMORY ORGANIZATION/ ALLOCATION**

The memory is organized into what is known as "blocks", each block being 256 x36 bits. When the user is configuring the number of queues and individual queue sizes the user must allocate the memory to respective queues, in units of blocks, that is, a single queue can be made up from 0 to m blocks, where m is the total number of blocks available within a device. Also the total size of any given queue must be in increments of 256 x36. For the IDT72P51339, IDT72P51349, IDT72P71759 and IDT72P51369 the Total Available Memory is 128, 256, and 512 blocks respectively (a block being 256 x36). Queues can be built from these blocks to make any size queue desired and any number of queues desired.

#### **BUS WIDTHS**

The input port is common to all queues within the device, as is the output port. The device provides the user with Bus Matching options such that the input port and output port can be either x9, x18 or x36 bits wide, the read and write port widths can be set independently of one another. Because a ports are common to all queues the width of the queues is not individually set. The input width of all queues are the same and the output width of all queues are the same.

#### WRITING TO AND READING FROM THE MULTI-QUEUE

Data being written into the device via the input port is directed to a discrete queue via the write queue address input. Conversely, data being read from the device read port is read from a queue selected via the read queue address input. Data can be simultaneously written into and read from the same queue or different queues. Once a queue is selected for data writes or reads, the writing and reading operation is performed in the same manner as a conventional IDT synchronous FIFO, utilizing clocks and enables, there is a single clock and enable per port. When a specific queue is addressed on the write port, data placed on the data inputs is written to that queue sequentially based on the rising edge of a write clock provided setup and hold times are met. Conversely, data is read on to the output port after an access time from a rising edge on a read clock.

The operation of the write port is comparable to the function of a conventional FIFO operating in standard IDT mode. Write operations can be performed on the write port provided that the queue currently selected is not full, a full flag output provides status of the selected queue. The operation of the read port is comparable to the function of a conventional FIFO operating in FWFT mode. When a queue is selected on the output port, the next word in that queue will automatically fall through to the output register. All subsequent words from that queue require an enabled read cycle. Data cannot be read from a selected queue if that queue is empty, the read port provides an Empty flag indicating when data read out is valid. If the user switches to a queue that is empty, the last word from the previous queue will remain on the output bus. In addition to First Word Fall Through (FWFT) the device can operate in IDT Standard mode or packet mode. In IDT Standard mode the read port provides a word to the output bus (Qout) for each clock cycle that REN is asserted. Refer to Figure 48, Read Queue Select, Read Operation (IDT Mode). In packet mode the device asserts a packet ready status flag to indicate one or more packets are available for reading.

As mentioned, the write port has a full flag, providing full status of the selected queue. Along with the full flag a dedicated almost full flag is provided, this almost full flag is similar to the almost full flag of a conventional IDT FIFO. The device provides a user programmable almost full flag for all 8 queues and when a respective queue is selected on the write port, the almost full flag, providing status for that queue. Conversely, the read port has an Empty flag, providing status of the data being read from the queue selected on the read port. As well as the Empty flag the device provides a dedicated almost empty flag. This almost empty flag is similar to the almost empty flag of a conventional IDT FIFO. The device provides a user programmable almost empty flag for each 8 queues and when a respective queue is selected on the read port, the almost empty flag provides status for that queue.

#### PROGRAMMABLE FLAG BUSSES

In addition to these dedicated flags, full & almost full on the write port and Output Ready & almost empty on the read port, there are two flag status busses. An almost full flag status bus is provided, this bus is 8 bits wide. Also, an almost empty flag status bus is provided, again this bus is 8 bits wide. The purpose of these flag busses is to provide the user with a means by which to monitor the data levels within queues that may not be selected on the write or read port. As mentioned, the device provides almost full and almost empty registers (programmable by the user) for each of the 8 queues in the device.

In the IDT72P51339/72P51349/72P51359/72P51369 multi-queue flowcontrol devices the user has the option of utilizing anywhere between 1 and 8 queues, therefore the 8 bit flag status busses are multiplexed between the 8 queues, a flag bus can only provide status for 2 of the 8 queues at any moment, this is referred to as a "Status Word", such that when the bus is providing status of queues 1 through 8, this is status word 1, when it is queues 9 through 16, this is status word 2 and so on up to status word 16. If less than 8 queues are setup in the device, there are still 4 status words, such that in "Polled" mode of operation the flag bus will still cycle through 4 status words. If for example only 22 queues are setup, status words 1 and 2 will reflect status of queues 1 through 8 and 9 through 16 respectively. Status word 3 will reflect the status of queues 17 through 22 on the least significant 6 bits, the most significant 2 bits of the flag bus are don't care. The remaining status words are not used as there are no queues to report.

The flag busses are available in two user selectable modes of operation, "Polled" or "Direct". When operating in polled mode a flag bus provides status of each status word sequentially, that is, on each rising edge of a clock the flag bus is updated to show the status of each status word in order. The rising edge of the write clock will update the almost full bus and a rising edge on the read clock will update the almost full bus. The mode of operation is always the same for both the almost full and almost empty flag busses. When operating in direct mode, the status word on the flag bus is selected by the user. So the user can actually address the status word to be placed on the flag status busses, these flag busses operate independently of one another. Addressing of the almost full flag bus is done via the write port and addressing of the almost empty flag bus is done via the read port.

#### PACKETREADY

The multi-queue flow-control device also offers a "Packet Mode" operation. Packet Mode is user selectable. In packet mode with a x36 bit word length, users can define the length of packets or frame by using the two most significant bits of the word. In a 36-bit word, bit 34 is used to mark the Start of Packet (SOP) and bit 35 is used to mark the End of Packet (EOP) as shown in Table 10. When writing data into a given queue, the first word being written is marked, by the user setting bit 34 as the "Start of Packet" (SOP) and the last word written is marked as the "End of Packet" (EOP) with all words written between the Start of Packet (SOP) marker (bit 34) and the End of packet (EOP) packet marker (bit 35) constituting the entire packet. A packet can be any length the user desires, up to the total available memory in the multi-queue device. The device monitors the SOP (bit 34) and looks for the word that contains the EOP (bit 35). The read port is supplied with an additional status flag, "Packet Ready". The Packet Ready ( $\overline{PR}$ ) flag in conjunction with Empty Flag or Output Ready flag ( $\overline{EF}/\overline{OR}$ ) indicates when at least one packet is available to read. When in packet mode the almost empty flag status, provides packet ready flag status for individual queues.

#### **EXPANSION (IDT STANDARD MODE)**

Expansion of multi-queue devices is also possible. Up to 8 devices can be connected in a parallel bus configuration as indicated in Figure 67, *Expansion using ID codes*, and Figure 68, *Expansion using WCS/RCS* providing both depth expansion and/or queue expansion. Expansion of devices is supported only in IDT Standard mode. Depth Expansion means expanding the depths of

individual queues. Queue expansion means increasing the total number of queues available. Depth expansion is possible by virtue of the fact that more memory blocks within a multi-queue device can be allocated to a fewer number of queues to increase the depth of each queue. For example, depth expansion of 8 devices provides the possibility of 8 queues of 4096K bits, each queue being setup within a single device utilizing all memory blocks available to produce a single queue. This is the deepest queue that can setup within a device.

For queue expansion a maximum number of 256 queues (32 x 8 queues) may be setup, with a average of each queue being 16,384K x36 deep using 8 devices, each with 8 queues. If fewer queues are desired, then more memory blocks will be available to increase queue depths if desired. When connecting multi-queue devices in expansion configuration all respective input pins (data & control) and output pins (data & flags), should be "connected" together between individual devices. Refer to Figure 67, *Expansion using ID codes*, and Figure 68, *Expansion using WCS/RCS* for device connection details.

### **PIN DESCRIPTIONS**

| Symbol &<br>(Pin No.)                                | Name                        | I/O TYPE             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------------|-----------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BM [3:0]<br>(J1, L14,15,16)                          | BusMatching                 | HSTL-LVTTL<br>INPUT  | These pins define the bus width of the input write port and the output read port of the device. The bus widths are set during a Master Rest cycle. The BM[3:0] signals must meet the setup and hold time requirements of Master Reset and must not toggle/change state after a Master Reset cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| D[35:0]<br>Din<br>(See Pin No.<br>table for details) | Data Input Bus              | HSTL-LVTTL<br>INPUT  | These are the 36 data input pins. Data is written into the device via these input pins on the rising edge<br>of WCLK provided that WEN is LOW. Note, that in Packet mode D32-D35 may be used as packet<br>markers, please see packet ready functional discussion for more detail. Due to bus matching not all inputs<br>may be used, any unused inputs should be tied LOW.<br>D[35] Transmit End of Packet (TEOP)<br>D[34] Transmit Start of Packet (TSOP)<br>D[33:32] User definable bits<br>D[31:0] Data input bits                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DF <sup>(1)</sup><br>(L3)                            | Default Flag                | HSTL-LVTTL<br>INPUT  | If the user requires default programming of the multi-queue device, this pin must be setup before Master Reset and must not toggle during any device operation. The state of this input at master reset determines the value of the PAE/PAF flag offsets. If DF is LOW the value is 8, if DF is HIGH the value is 128.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| DFM <sup>(1)</sup><br>(L2)                           | Default Mode                | HSTL-LVTTL<br>INPUT  | The multi-queue device requires programming after master reset. The user can do this serially via the serial port, or via parallel programming or by the default programming option The default programming option provides a pre-defined configuration. If DFM is LOW at master reset then serial mode will be selected, if HIGH then default mode is selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| EF/OR<br>(P9)                                        | Empty Flag/<br>Output Ready | HSTL-LVTTL<br>OUTPUT | This signal is bi-modal. When IDT Standard mode is selected the pin provides Empty Flag ( $\overline{EF}$ ) status. When FWFT mode is selected the pin provides output ready ( $\overline{OR}$ ) status. This output flag provides Output Ready status for the data word present on the multi-queue flow-control device data output bus, Qout in FWFT mode. This flag is a 2-stage delayed to match the data output path delay. There is a 3 RCLK cycle delay in IDT Standard mode and a 4 cycle delay for FWFT mode from the time a given queue is selected for reads, to the time the $\overline{OR}$ flag represents the data in that queue. When a selected queue on the read port is read to empty, the $\overline{OR}$ flag will go HIGH, indicating that data on the output bus is not valid. The $\overline{OR}$ flag also has High-Impedance capability, required when multiple devices are used and the $\overline{OR}$ flags are tied together. |
| ESTR<br>(R15)                                        | PAEn Flag Bus<br>Strobe     | HSTL-LVTTL<br>INPUT  | If direct operation of the PAEn bus has been selected, the ESTR input is used in conjunction with RCLK and the RDADD bus to select a status word of queues to be placed on to the PAEn bus outputs. A status word addressed via the RDADD bus is selected on the rising edge of RCLK provided that ESTR is HIGH. If Polled operations has been selected, ESTR should be tied inactive, LOW. Note, that a PAEn flag bus selection cannot be made, (ESTR must NOT go active) until programming of the part has been completed and SENO has gone LOW.                                                                                                                                                                                                                                                                                                                                                                                                         |
| ESYNC<br>(R16)                                       | PAEn Bus Sync               | HSTL-LVTTL<br>OUTPUT | ESYNC is an output from the multi-queue device that provides a synchronizing pulse for the PAEn bus during Polled operation of the PAEn bus. During Polled operation each status word of queue status flags is loaded on to the PAEn bus outputs sequentially based on RCLK. The first RCLK rising edge loads status word 1 on to PAEn, the second RCLK rising edge loads status word 2 and so on. The fifth RCLK rising edge will again load status word 1. During the RCLK cycle that status word 1 of a selected device is placed on to the PAEn bus, the ESYNC output will be HIGH. For all other status words of that device, the ESYNC output will be LOW.                                                                                                                                                                                                                                                                                           |
| EXI<br>(T16)                                         | PAEn Bus<br>Expansion In    | HSTL-LVTTL<br>INPUT  | The EXI input is used when multi-queue devices are connected in expansion configuration and Polled PAEn bus operation has been selected. EXI of device 'N' connects directly to EXO of device 'N-1'. The EXI receives a token from the previous device in a chain. In single device mode the EXI input must be tied LOW if the PAEn bus is operated in direct mode. If the PAEn bus is operated in polled mode the EXI input must be connected to the EXO output of the same device. In expansion configuration the EXI of the first device should be tied LOW, when direct mode is selected.                                                                                                                                                                                                                                                                                                                                                              |
| EXO<br>(T15)                                         | PAEn Bus<br>Expansion Out   | HSTL-LVTTL<br>OUTPUT | EXO is an output that is used when multi-queue devices are connected in expansion configuration and Polled PAEn bus operation has been selected. EXO of device 'N' connects directly to EXI of device 'N+1'. This pin pulses when device N has placed its final (4th) status word on to the PAEn bus with respect to RCLK. This pulse (token) is then passed on to the next device in the chain 'N+1' and on the next RCLK rising edge the first status word of device N+1 will be loaded on to the PAEn bus. This continues through the chain and EXO of the last device is then looped back to EXI of the first device. The ESYNC output of each device in the chain provides synchronization to the user of this looping event.                                                                                                                                                                                                                         |

| Symbol &<br>Pin No.                                      | Name            | I/O TYPE             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------|-----------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FF/IR                                                    | Full Flag/      | HSTL-LVTTL           | This pin provides the full flag output for the active Queue, that is, the queue selected on the input port for write operations, (selected via WCLK, WRADD bus and WADEN). On the 3rd WCLK cycle after a queue selection, this flag will show the status of the newly selected queue. Data can be written to this queue on the next cycle provided FF is HIGH. This flag has High-Impedance capability, this is important during expansion of devices, when the FF flag output of up to 8 devices may be connected together on a common line. The device with a queue selected takes control of the FF bus, all other devices place their FF output into High-Impedance. When a queue selection is made on the write port this output will switch from High-Impedance control on the next WCLK cycle. This flag is synchronized to WCLK.                                                                                                                                                                                                                                                                                 |
| (P8)                                                     | Input Ready     | OUTPUT               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FM <sup>(1)</sup><br>(K16)                               | Flag Mode       | HSTL-LVTTL<br>INPUT  | This pin is setup before a master reset and must not toggle during any device operation. The state of the FM pin during Master Reset will determine whether the PAFn and PAEn flag busses operate in either Polled or Direct mode. If this pin is HIGH the mode is Polled, if LOW then it will be Direct.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| FSTR                                                     | PAFn Flag Bus   | HSTL-LVTTL           | If direct operation of the PAFn bus has been selected, the FSTR input is used in conjunction with WCLK and the WRADD bus to select a status word of queues to be placed on to the PAFn bus outputs. A status word addressed via the WRADD bus is selected on the rising edge of WCLK provided that FSTR is HIGH. If Polled operations has been selected, FSTR should be tied inactive, LOW. Note, that a PAFn flag bus selection cannot be made, (FSTR must NOT go active) until programming of the part has been completed and SENO has gone LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| (R4)                                                     | Strobe          | INPUT                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FSYNC<br>(R3)                                            | PAFn Bus Sync   | HSTL-LVTTL<br>OUTPUT | FSYNC is an output from the multi-queue device that provides a synchronizing pulse for the PAFn bus during Polled operation of the PAFn bus. During Polled operation each status word of queue status flags is loaded on to the PAFn bus outputs sequentially based on WCLK. The first WCLK rising edge loads status word 1 on to PAFn, the second WCLK rising edge loads status word 2 and so on. The fifth WCLK rising edge will again load status word 1. During the WCLK cycle that status word 1 of a selected device is placed on to the PAFn bus, the FSYNC output will be HIGH. For all other status words of that device, the FSYNC output will be LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| FWFT                                                     | First Word Fall | HSTL-LVTTL           | First word fall through (FWFT) or IDT Standard mode is selected during a Master Reset cycle. To select FWFT mode assert the FWFT signal = HIGH, if FWFT = LOW during the master reset then IDT Standard mode is selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (R11)                                                    | Through         | INPUT                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FXI                                                      | PAFn Bus        | HSTL-LVTTL           | The FXI input is used when multi-queue devices are connected in expansion configuration and Polled PAFn bus operation has been selected . FXI of device 'N' connects directly to FXO of device 'N-1'. The FXI receives a token from the previous device in a chain. In single device mode the FXI input must be tied LOW if the PAFn bus is operated in direct mode. If the PAFn bus is operated in polled mode the FXI input must be connected to the FXO output of the same device. In expansion configuration the FXI of the first device should be tied LOW, when direct mode is selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| (T2)                                                     | Expansion In    | INPUT                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FXO                                                      | PAFn Bus        | HSTL-LVTTL           | FXO is an output that is used when multi-queue devices are connected in expansion configuration and Polled PAFn bus operation has been selected. FXO of device 'N' connects directly to FXI of device 'N+1'. This pin pulses when device N has placed its final (4th) status word on to the PAFn bus with respect to WCLK. This pulse (token) is then passed on to the next device in the chain 'N+1' and on the next WCLK rising edge the first status word of device N+1 will be loaded on to the PAFn bus. This continues through the chain and FXO of the last device is then looped back to FXI of the first device. The FSYNC output of each device in the chain provides synchronization to the user of this looping event.                                                                                                                                                                                                                                                                                                                                                                                       |
| (T3)                                                     | Expansion Out   | OUTPUT               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ID[2:0] <sup>(1)</sup><br>(ID2-C9<br>ID1-A10<br>ID0-B10) | Device ID Pins  | HSTL-LVTTL<br>INPUT  | For the 8Q multi-queue device the WRADD and RDADD address busses are 8 bits wide. When a queue selection takes place the 3 MSb's (bits 7, 6, 5) of this 8 bit address bus are used to address the specific device (the 5-7 LSb's are used to address the queue within that device). During write/read operations the 3 MSb's of the address are compared to the device ID pins. In an eight device expansion configuration, the first device in a chain of multi-queue's (connected in expansion configuration), may be setup as '000' (this is referred to as the Master Device), the second as '001' and so on through to device 8 which is '111', however the ID does not have to match the device order. In single device mode these pins should be setup as '000' and the 3 MSb's of the WRADD and RDADD address busses should be tied LOW. The ID[2:0] inputs setup a respective devices ID during master reset. These ID pins must not toggle during any device operation. Note, the device selected as the 'Master' must be ID '000'. In serial programming, the master device (ID 000) must be programmed last. |

| Symbol &<br>Pin No.                                                                                                                | Name                                                              | I/O TYPE             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IOSEL<br>(C8)                                                                                                                      | IO Select                                                         | LVTTL<br>INPUT       | This pin is used to select either HSTL or 2.5V LVTTL operation for the I/O. If HSTL or eHSTL I/O are required then IOSEL should be tied HIGH (VDDQ). If LVTTL I/O are required then it should be tied LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| MAST <sup>(1)</sup><br>(K15)                                                                                                       | Master Device                                                     | HSTL-LVTTL<br>INPUT  | The state of this input at Master Reset determines whether a given device (within a chain of devices), is the Master device or a Slave. If this pin is HIGH, the device is the master if it is LOW then it is a Slave. The master device is the first to take control of all outputs after a master reset, all slave devices go to High-Impedance, preventing bus contention. If a multi-queue device is being used in single device mode, this pin must be set HIGH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MRS<br>(T9)                                                                                                                        | Master Reset                                                      | HSTL-LVTTL<br>INPUT  | A master reset is performed by taking $\overline{\text{MRS}}$ from HIGH to LOW, to HIGH. Device programming is required after master reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| OE<br>(M14)                                                                                                                        | Output Enable                                                     | HSTL-LVTTL<br>INPUT  | The Output enable signal is an Asynchronous signal used to provide three-state control of the multi-queue data output bus, Qout. If a device has been configured as a "Master" device, the Qout data outputs will be in a Low Impedance condition if the $\overline{OE}$ input is LOW. If $\overline{OE}$ is HIGH then the Qout data outputs will be in High Impedance. If a device is configured a "Slave" device, then the Qout data outputs will always be in High Impedance until that device has been selected on the Read Port, at which point $\overline{OE}$ provides three-state of that respective device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PAE<br>(P10)                                                                                                                       | Programmable<br>Almost-Empty<br>Flag                              | HSTL-LVTTL<br>OUTPUT | This pin provides the Almost-Empty flag status for the Queue that has been selected on the output port for read operations, (selected via RCLK, RDADD and RADEN). This pin is LOW when the selected Queue is almost-empty. This flag output may be duplicated on one of the PAEn bus lines. This flag is synchronized to RCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PAEn/PRn       (PAE7-P11       PAE6-P12       PAE5-R12       PAE4-T12       PAE3-P13       PAE2-R13       PAE1-T13       PAE0-T14) | Programmable<br>Almost-Empty<br>Flag Bus/Packet<br>Ready Flag Bus | HSTL-LVTTL<br>OUTPUT | On the 32Q device the PAEn/PRn bus is 8 bits wide. During a Master Reset this bus is setup for either<br>Almost Empty mode or Packet mode. This output bus provides PAE/PRn status of 8 queues (1 status word),<br>within a selected device, having a maximum of 16 status words. During Queue read/write operations<br>these outputs provide programmable empty flag status or packet ready status, in either direct or polled<br>mode. The mode of flag operation is determined during master reset via the state of the FM input.<br>Thisflag bus is capable of High-Impedance state, this is important during expansion of multi-queue devices.<br>During direct operation the PAEn/PRn bus is updated to show the PAE/PR status of a status word of queues<br>within a selected device. Selection is made using RCLK, ESTR and RDADD. During Polled operation<br>the PAEn/PRn bus is loaded with the PAE/PRn status of multi-queue flow-control status words sequentially<br>based on the rising edge of RCLK. PAE or PR operation is determined by the state of PKT during master<br>reset. |
| PAF<br>(R8)                                                                                                                        | Programmable<br>Almost-Full Flag                                  | HSTL-LVTTL<br>OUTPUT | This pin provides the Almost-Full flag status for the Queue that has been selected on the input port for write operations, (selected via WCLK, WRADD and WADEN). This pin is LOW when the selected Queue is almost-full. This flag output may be duplicated on one of the PAFn bus lines. This flag is synchronized to WCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PAFn       (PAF7-P7       PAF6-P6       PAF5-R6       PAF4-R7       PAF3-P5       PAF2-R5       PAF1-T5       PAF0-T4)             | Programmable<br>Almost-Full Flag<br>Bus                           | HSTL-LVTTL<br>OUTPUT | On the 32Q device the PAFn bus is 8 bits wide. At any one time this output bus provides PAF status of 8 queues (1 status word), within a selected device, having a maximum of 16 status words. During Queue read/write operations these outputs provide programmable full flag status, in either direct or polled mode. The mode of flag operation is determined during master reset via the state of the FM input. This flag bus is capable of High-Impedance state, this is important during expansion of multi-queue devices. During direct operation the PAFn bus is updated to show the PAF status of a status word of queues within a selected device. Selection is made using WCLK, FSTR, WRADD and WADEN. During Polled operation the PAFn bus is loaded with the PAF status of multi-queue flow-control status words sequentially based on the rising edge of WCLK.                                                                                                                                                                                                                      |
| PKT <sup>(1)</sup><br>(J14)                                                                                                        | PacketMode                                                        | HSTL-LVTTL<br>INPUT  | The state of this pin during a Master Reset will determine whether the part is operating in Packet mode providing both a Packet Ready ( $\overline{PR}$ ) output and a Programmable Almost Empty ( $\overline{PAE}$ ) discrete output, or standard mode, providing a ( $\overline{PAE}$ ) output only. If this pin is HIGH during Master Reset the part will operate in packet mode, if it is LOW then almost empty mode. If packet mode has been selected the read port flag bus becomes packet ready flag bus, $\overline{PR}$ n and the discrete packet ready flag, $\overline{PR}$ is functional. If almost empty operation has been selected then the flag bus provides almost empty status, $\overline{PAE}$ n and the discrete almost empty flag, $\overline{PAE}$ is functional, the $\overline{PR}$ flag is inactive and should not be connected. Packet Readyutilizes usermarked locations to identify start and end of packets being written into the device.                                                                                                                          |

| Symbol &<br>Pin No.                                                                                                              | Name                   | I/O TYPE             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PR<br>(R9)                                                                                                                       | Packet Ready<br>Flag   | HSTL-LVTTL<br>OUTPUT | If packet mode has been selected this flag output provides Packet Ready status of the Queue selected for read operations. During a master reset the state of the PKT input determines whether Packet mode of operation will be used. If Packet mode is selected, then the condition of the $\overline{PR}$ flag and $\overline{EF}/\overline{OR}$ signal are asserted indicates a packet is ready for reading. The user must mark the start of a packet and the end of a packet when writing data into a queue. Using the Start Of Packet (SOP) and End Of Packet (EOP) markers, the multi-queue device sets $\overline{PR}$ LOW if one or more "complete" packets are available in the queue. A complete packet(s) must be written before the user is allowed to switch queues.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Q[35:0]<br>Qout<br>(See Pin No.<br>table for details)                                                                            | Data Output Bus        | HSTL-LVTTL<br>OUTPUT | These are the 36 data output pins. Data is read out of the device via these output pins on the rising edge of RCLK provided that $\overline{\text{REN}}$ is LOW, $\overline{\text{OE}}$ is LOW and the Queue is selected. Note, that in Packet Ready mode Q32-Q35 may be used as packet markers, please see packet ready functional discussion for more detail. Due to bus matching not all outputs may be used, any unused outputs should not be connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| QSEL[1:0]<br>(QSEL1-K1<br>QSEL0-J2                                                                                               | Queue Select           | HSTL-LVTTL<br>INPUT  | The QSEL pins provides various queue programming options. Refer to Table 2, for details.<br>1. A QSEL value of 00, enables the user to program the number of queues using the Write Address bus.<br>2. A QSEL value of 01, enables the user to program the number of queues using the Read Address bus.<br>3. A QSEL value of 10, Selects a configuration of 4 queues.<br>4. A QSEL value of 11, selects a configuration of 8 queues                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RADEN<br>(R14)                                                                                                                   | Read Address<br>Enable | HSTL-LVTTL<br>INPUT  | The RADEN input is used in conjunction with RCLK and the RDADD address bus to select a queue to be read from. A queue addressed via the RDADD bus is selected on the rising edge of RCLK provided that RADEN is HIGH. RADEN should be asserted (HIGH) only during a queue change cycle(s). RADEN should not be permanently tied HIGH. RADEN cannot be HIGH for the same RCLK cycle as ESTR. Note, that a read queue selection cannot be made, (RADEN must NOT go active) until programming of the part has been completed and SENO has gone LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RCLK<br>(T10)                                                                                                                    | Read Clock             | HSTL-LVTTL<br>INPUT  | When enabled by REN, the rising edge of RCLK reads data from the selected queue via the output bus Qout. The queue to be read is selected via the RDADD address bus and a rising edge of RCLK while RADEN is HIGH. A rising edge of RCLK in conjunction with ESTR and RDADD will also select the PAEn/PRn flag status word to be placed on the PAEn/PRn bus during direct flag operation. During polled flag operation the PAEn/PRn bus is cycled with respect to RCLK and the ESYNC signal is synchronized to RCLK. The PAE, PR and OR outputs are all synchronized to RCLK. During device expansion the EXO and EXI signals are based on RCLK. RCLK must be continuous and free-running.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RCS<br>(R10)                                                                                                                     | Read Chip<br>Select    | HSTL-LVTTL<br>INPUT  | The RCS signal in concert with REN signal provides control to enable data on to the output read data bus.<br>During a Master Reset cycle the RCS it is don't care signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RDADD<br>[7:0]<br>(RDADD7-P16<br>RDADD6-P15<br>RDADD5-P14<br>RDADD4-N16<br>RDADD3-N15<br>RDADD2-N14<br>RDADD1-M16<br>RDADD0-M15) | Read Address<br>Bus    | HSTL-LVTTL<br>INPUT  | For the 8Q device the RDADD bus is 8 bits. The RDADD bus is a dual purpose address bus. The first function of RDADD is to select a Queue to be read from. The least significant 5 bits of the bus, RDADD[4:0] are used to address 1 of 32 possible queues within a multi-queue device. The most significant 3 bits, RDADD[7:5] are used to select 1 of 8 possible multi-queue devices that may be connected in expansion mode. An in expansion configuration the 3 MSb's will address a device with the matching ID code. The address present on the RDADD bus will be selected on a rising edge of RCLK provided that RADEN is HIGH, (note, that data can be placed on to the Qout bus, read from the previously selected queue on this RCLK edge). Two RCLK rising edges after read queue select, data will be placed on to the Qout outputs from the newly selected queue, regardless of REN due to the first word fall through effect. The second function of the RDADD bus is to select the status word of queues to be loaded on to the PAEn/PRn bus during strobed flag mode. The least significant 4 bits, RDADD[3:0] are used to select the status word of a device to be placed on the PAEn bus. The most significant 3 bits, RDADD[7:5] are again used to select 1 of 8 possible multi-queue devices that may be connected in expansion configuration. Address bits RDADD[4] is don't care during status word selection. The status word address present on the RDADD bus will be selected on the rising edge of RCLK provided that ESTR is HIGH, (note, that data can be placed on to the gout bus, read from the previously selected Queue on this RCLK edge). Please refer to Table 5 for details on RDADD bus. |
| REN<br>(T11)                                                                                                                     | Read Enable            | HSTL-LVTTL<br>INPUT  | The $\overline{\text{REN}}$ input enables read operations from a selected Queue based on a rising edge of RCLK.<br>In the FWFT mode, a queue to be read from can be selected via RCLK, RADEN and the RDADD address bus regardless of the state of $\overline{\text{REN}}$ . A read enable is not required to cycle the $\overline{\text{PAEn}}/\overline{\text{PR}}$ n bus (in polled mode) or to select the $\overline{\text{PAEn}}$ status word, (in direct mode).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| Symbol &<br>(Pin No.)       | Name           | I/O TYPE             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------------|----------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCLK<br>(N3)                | Serial Clock   | HSTL-LVTTL<br>INPUT  | If serial programming of the multi-queue device has been selected during master reset, the SCLK input clocks the serial data through the multi-queue device. Data setup on the SI input is loaded into the device on the rising edge of SCLK provided that SENI is enabled, LOW. When expansion of devices is performed the SCLK of all devices should be connected to the same source.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SENI                        | Serial Input   | HSTL-LVTTL           | During serial programming of a multi-queue device, data loaded onto the SI input will be clocked into the part (via a rising edge of SCLK), provided the SENI input of that device is LOW. If multiple devices are cascaded, the SENI input should be connected to the SENO output of the previous device. So when serial loading of a given device is complete, its SENO output goes LOW, allowing the next device in the chain to be programmed (SENO will follow SENI of a given device once that device is programmed). The SENI input of the master device (or single device), should be controlled by the user.                                                                                                                                                                                                                                                                                                                                                                                                     |
| (M2)                        | Enable         | INPUT                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SENO                        | Serial Output  | HSTL-LVTTL           | This output is used to indicate that serial programming or default programming of the multi-queue device has been completed. SENO follows SENI once programming of a device is complete. Therefore, SENO will go LOW after programming provided SENI is LOW, once SENI is taken HIGH again, SENO will also go HIGH. When the SENO output goes LOW, the device is ready to begin normal read/write operations. If multiple devices are cascaded and serial programming of the devices will be used, the SENO output should be connected to the SENI input of the next device in the chain. When serial programming of the first device is complete, SENO will go LOW, thereby taking the SENI input of the next device LOW and so on throughout the chain. When a given device in the chain is fully programmed the SENO output essentially follows the SENI input. The user should monitor the SENO output of the final device in the chain. When this output goes LOW, serial loading of all devices has been completed. |
| (M1)                        | Enable         | OUTPUT               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SI<br>(L1)                  | Serial In      | HSTL-LVTTL<br>INPUT  | During serial programming this pin is loaded with the serial data that will configure the multi-queue devices.<br>Data present on SI will be loaded on a rising edge of SCLK provided that SENI is LOW. In expansion<br>mode the serial data input is loaded into the first device in a chain. When that device is loaded and its SENO<br>has gone LOW, the data present on SI will be directly output to the SO output. The SO pin of the first device<br>connects to the SI pin of the second and so on. The multi-queue device setup registers are shift registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SO<br>(M3)                  | Serial Out     | HSTL-LVTTL<br>OUTPUT | This output is used in expansion configuration and allows serial data to be passed through devices in the chain to complete programming of all devices. The SI of a device connects to SO of the previous device in the chain. The SO of the final device in a chain should not be connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| TCK <sup>(2)</sup><br>(A8)  | JTAG Clock     | HSTL-LVTTL<br>INPUT  | Clock input for JTAG function. One of four terminals required by IEEE Standard 1149.1-1990. Test operations of the device are synchronous to TCK. Data from TMS and TDI are sampled on the rising edge of TCK and outputs change on the falling edge of TCK. If the JTAG function is not used this signal needs to be tied to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| TDI <sup>(2)</sup>          | JTAG Test Data | HSTL-LVTTL           | One of four terminals required by IEEE Standard 1149.1-1990. During the JTAG boundary scan operation, test data serially loaded via the TDI on the rising edge of TCK to either the Instruction Register, ID Register and Bypass Register. An internal pull-up resistor forces TDI HIGH if left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| (B9)                        | Input          | INPUT                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TDO <sup>(2)</sup>          | JTAG Test Data | HSTL-LVTTL           | One of four terminals required by IEEE Standard 1149.1-1990. During the JTAG boundary scan operation, test data serially loaded output via the TDO on the falling edge of TCK from either the Instruction Register, ID Register and Bypass Register. This output is high impedance except when shifting, while in SHIFT-DR and SHIFT-IR controller states.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (A9)                        | Output         | OUTPUT               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TMS <sup>(2)</sup>          | JTAG Mode      | HSTL-LVTTL           | TMS is a serial input pin. One of four terminals required by IEEE Standard 1149.1-1990. TMS directs the device through its TAP controller states. An internal pull-up resistor forces TMS HIGH if left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| (B8)                        | Select         | INPUT                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TRST <sup>(2)</sup><br>(C7) | JTAG Reset     | HSTL-LVTTL<br>INPUT  | TRST is an asynchronous reset pin for the JTAG controller. The JTAG TAP controller does not automatically reset upon power-up, thus it must be reset by either this signal or by setting TMS=HIGH for five TCK cycles. If the TAP controller is not properly reset then the outputs will always be in high-impedance. If the JTAG function is used but the user does not want to use TRST, then TRST can be tied with MRS to ensure proper queue operation. If the JTAG function is not used then this signal needs to be tied to GND. An internal pull-up resistor forces TRST HIGH if left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| WADEN                       | Write Address  | HSTL-LVTTL           | The WADEN input is used in conjunction with WCLK and the WRADD address bus to select a queue to be written in to. A queue addressed via the WRADD bus is selected on the rising edge of WCLK provided that WADEN is HIGH. WADEN should be asserted (HIGH) only during a queue change cycle(s). WADEN should not be permanently tied HIGH. WADEN cannot be HIGH for the same WCLK cycle as FSTR. Note,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| (P4)                        | Enable         | INPUT                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| Symbol &<br>Pin No.                                                                                                      | Name                    | I/O TYPE            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WADEN<br>(Continued)                                                                                                     | Write Address<br>Enable | HSTL-LVTTL<br>INPUT | that a write queue selection cannot be made, (WADEN must NOT go active) until programming of the part has been completed and $\overline{\text{SENO}}$ has gone LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| WCLK<br>(T7)                                                                                                             | Write Clock             | HSTL-LVTTL<br>INPUT | When enabled by WEN, the rising edge of WCLK writes data into the selected Queue via the input<br>bus, Din. The Queue to be written to is selected via the WRADD address bus and a rising edge of<br>WCLK while WADEN is HIGH. A rising edge of WCLK in conjunction with FSTR and WRADD will also<br>select the flag status word to be placed on the PAFn bus during direct flag operation. During polled flag<br>operation the PAFn bus is cycled with respect to WCLK and the FSYNC signal is synchronized to WCLK.<br>The PAFn, PAF and FF outputs are all synchronized to WCLK. During device expansion the FXO and<br>FXI signals are based on WCLK. The WCLK must be continuous and free-running.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| WCS<br>(T8)                                                                                                              | Write Chip<br>Select    | HSTL-LVTTL<br>INPUT | The $\overline{\text{WCS}}$ pin can be regarded as a second $\overline{\text{WEN}}$ input, enabling/disabling write operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| WEN<br>(T6)                                                                                                              | Write Enable            | HSTL-LVTTL<br>INPUT | The $\overline{\text{WEN}}$ input enables write operations to a selected Queue based on a rising edge of WCLK. A queue to be written to can be selected via WCLK, WADEN and the WRADD address bus regardless of the state of $\overline{\text{WEN}}$ . Data present on Din can be written to a newly selected queue on the second WCLK cycle after queue selection provided that $\overline{\text{WEN}}$ is LOW. A write enable is not required to cycle the $\overline{\text{PAFn}}$ bus (in polled mode) or to select the $\overline{\text{PAFn}}$ status word, (in direct mode).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| WRADD<br>[7:0]<br>(WRADD7-T1<br>WRADD6-R1<br>WRADD5-R2<br>WRADD4-P1<br>WRADD3-P2<br>WRADD2-P3<br>WRADD1-N1<br>WRADD0-N2) | Write Address<br>Bus    | HSTL-LVTTL<br>INPUT | For the 32Q device the WRADD bus is 8 bits. The WRADD bus is a dual purpose address bus. The first function of WRADD is to select a Queue to be written to. The least significant 5 bits of the bus, WRADD[4:0] are used to address 1 of 32 possible queues within a multi-queue device. In expansion configuration the most significant 3 bits, WRADD[7:5] are used to select 1 of 8 possible multi-queue devices (dependant on the number of queues addressed) that may be connected in expansion configuration. These 3 MSb's will address a device with the matching ID code. The address present on the WRADD bus will be selected on a rising edge of WCLK provided that WADEN is HIGH, (note, that data present on the Din bus can be written into the previously selected queue on this WCLK edge and on the next rising WCLK also, providing that WEN is LOW). Two WCLK rising edges after write queue select, data can be written into the newly selected queue. The second function of the WRADD bus is to select the status word of queues to be loaded on to the PAFn bus during strobed flag mode. The least significant 4 bits, WRADD[3:0] are used to select the status word of a device to be placed on the PAFn bus. The most significant 3 bits, WRADD[7:5] are again used to select 1 of 8 possible multi-queue devices that may be connected in expansion configuration. Address bits WRADD[4] is don't care during status word selection. The status word address present on the WRADD bus will be selected on the rising edge of WCLK provided that FSTR is HIGH, (note, that data can be written into the previously selected queue on this WCLK edge). Please refer to Table 4 for details on the WRADD bus. |
| V <sub>DD</sub><br>(See pg. 16)                                                                                          | +1.8V Supply            | Power               | These are VDD power supply pins and must all be connected to a $+1.8V$ supply rail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| VDDQ<br>(See pg. 16)                                                                                                     | O/P Rail Voltage        | Power               | These pins must be tied to the desired output rail voltage. For LVTTL I/O these pins must be connected to $+2.5V$ , for HSTL these pins must be connected to $+1.5V$ and for eHSTL these pins must be connected to $+1.8V$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GND<br>(See pg. 16)                                                                                                      | Ground Pin              | Ground              | These are Ground pins and must all be connected to the GND supply rail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Vref<br>(K3)                                                                                                             | Reference<br>Voltage    | HSTL<br>INPUT       | This is a Voltage Reference input and must be connected to a voltage level determined from the table<br>"Recommended DC Operating Conditions". The input provides the reference level for HSTL/eHSTL<br>inputs. For LVTTL I/O mode this input should be tied to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

NOTES:

1. Inputs should not change after Master Reset.

2. These pins are for the JTAG port. Please refer to pages 82-86 and Figures 71-73.

### PIN NUMBER TABLE

| Symbol          | Name             | I/O TYPE             | Pin Number                                                                                                                                                                                                                                                                                    |
|-----------------|------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[35:0]<br>Din  | Data Input Bus   | HSTL-LVTTL<br>INPUT  | D35-J3, D(34-32)-H(3-1), D(31-29)-G(3-1), D(28-26)-F(3-1), D(25-23)-E(3-1), D(22-20)-D(3-1), D(19-17)-C(3-1), D(16,15)-B(2,1), D(14-12)-A(1-3), D11-B3, D10-A4, D9-B4, D8-C4, D7-A5, D6-B5, D5-C5, D4-A6, D3-B6, D2-C6, D1-A7, D0-B7                                                          |
| Q[35:0]<br>Qout | Data Output Bus  | HSTL-LVTTL<br>OUTPUT | Q(35,34)-J(15,16), Q(33-31)-H(14-16), Q(30-28)-G(14-16), Q(27-25)-F(14-16), Q(24-22)-E(14-16), Q(21,20)-D(15,16), Q19-B16, Q(18,17)-C(16,15), Q16-D14, Q(15,14)-A(16,15), Q13-B15, Q12-A14, Q11-B14, Q10-C14, Q9-A13, Q8-B13, Q7-C13, Q6-A12, Q5-B12, Q4-C12, Q3-A11, Q2-B11, Q(1,0)-C(11,10) |
| Vdd             | +1.8V Supply     | Power                | D(7-10), E(6,7,10,11), F(5,12), G(4,5,12,13), H(4,13), J(4,13), K(4,5,12,13), L(5,12), M(6,7,10,11), N(7-10)                                                                                                                                                                                  |
| Vddq            | O/P Rail Voltage | Power                | D(4-6,11-13), E(4,5,12,13), F(4,13), L(4,13), M(4,5,12,13), N(4-6,11-13)                                                                                                                                                                                                                      |
| GND             | Ground Pin       | Ground               | E(8-9), F(6-11), G(6-11), H(5-12), J(1,5-12), K(2,6-11,14), L(6-11), M(8-9)                                                                                                                                                                                                                   |

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol | Rating                               | Commercial             | Unit |
|--------|--------------------------------------|------------------------|------|
| VTERM  | Terminal Voltage with respect to GND | $-0.5$ to $+2.9^{(2)}$ | V    |
| TSTG   | StorageTemperature                   | -55 to +125            | °C   |
| Ιουτ   | DC Output Current                    | –50 to +50             | mA   |
|        |                                      |                        |      |

NOTES:

 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. Compliant with JEDEC JESD8-5. VDD terminal only.

#### CAPACITANCE (TA= +25°C, f = 1.0MHz)

| Symbol                | Parameter <sup>(1)</sup> | Conditions | Max.              | Unit |
|-----------------------|--------------------------|------------|-------------------|------|
| CIN <sup>(2,3)</sup>  | Input<br>Capacitance     | VIN = 0V   | 10 <sup>(3)</sup> | pF   |
| Cout <sup>(1,2)</sup> | Output<br>Capacitance    | Vout = 0V  | 15                | pF   |

NOTES:

1. With output deselected, ( $\overline{OE} \ge V_{IH}$ ).

2. Characterized values, not currently tested.

3. CIN for Vref is 20pF.

### **RECOMMENDED DC OPERATING CONDITIONS**

| Symbol                             | Param                            | eter                         | Min.                        | Тур.              | Max.                        | Unit        |
|------------------------------------|----------------------------------|------------------------------|-----------------------------|-------------------|-----------------------------|-------------|
| Vdd                                | Supply Voltage                   |                              | 1.7                         | 1.8               | 1.9                         | V           |
| Vddq                               | Output Rail Voltage for I/Os     | — LVTTL<br>— eHSTL<br>— HSTL | 2.375<br>1.7<br>1.4         | 2.5<br>1.8<br>1.5 | 2.625<br>1.9<br>1.6         | V<br>V<br>V |
| GND                                | Supply Voltage                   |                              | 0                           | 0                 | 0                           | V           |
| VIH <sup>(2)</sup>                 | Input High Voltage               | — LVTTL<br>— eHSTL<br>— HSTL | 1.7<br>Vref+0.2<br>Vref+0.2 |                   | 2.625<br>—<br>—             | > > >       |
| Vı∟                                | Input Low Voltage                | — LVTTL<br>— eHSTL<br>— HSTL | -0.3<br>—<br>—              |                   | 0.7<br>Vref-0.2<br>Vref-0.2 | V<br>V<br>V |
| VREF <sup>(1)</sup><br>(HSTL only) | Voltage Reference Input          | — eHSTL<br>— HSTL            | 0.8<br>0.68                 | 0.9<br>0.75       | 1.0<br>0.9                  | V<br>V      |
| TA                                 | Operating Temperature Commercial |                              | 0                           | _                 | 70                          | °C          |
| TA                                 | Operating Temperature Indus      | strial                       | -40                         | _                 | 85                          | °C          |

NOTE:

1. VREF is only required for HSTL or eHSTL inputs. VREF should be tied LOW for LVTTL operation.

2. VIH AC Component = VREF + 0.4V

### **DC ELECTRICAL CHARACTERISTICS**

(Commercial: VDD =  $1.8V \pm 0.10V$ , TA = 0°C to +70°C;Industrial: VDD =  $1.8V \pm 0.10V$ , TA = -40°C to +85°C)

| Symbol                | Parameter                                       | Parameter    |                      |              |        |
|-----------------------|-------------------------------------------------|--------------|----------------------|--------------|--------|
| lu                    | Input Leakage Current                           | -10          | 10                   | μA           |        |
| Ilo                   | Output Leakage Current                          |              | -10                  | 10           | μA     |
| VOH <sup>(3)</sup>    | Output Logic "1" Voltage, IOH = -8 mA @ VDDQ =  | ( <i>/ /</i> | VDDQ-0.4             | _            | V      |
|                       | IOH = -8  mA  @VDDQ =<br>IOH = -8  mA  @VDDQ =  |              | VDDQ-0.4<br>VDDQ-0.4 | _            | V<br>V |
| Vol                   | Output Logic "0" Voltage, IOL = 8 mA @ VDDQ = 2 |              | —                    | 0.4V         | V      |
|                       | IOL = 8 mA @VDDQ =<br>IOL = 8 mA @VDDQ =        | ( )          | -                    | 0.4V<br>0.4V | V<br>V |
| DD1 <sup>(1,2)</sup>  | Active VDD Current (VDD = 1.8V)                 | I/O = LVTTL  | —                    | 80           | mA     |
|                       |                                                 | I/O = HSTL   | —                    | 150          | mA     |
|                       |                                                 | I/O = eHSTL  | _                    | 150          | mA     |
| DD2 <sup>(1, 5)</sup> | Standby VDD Current (VDD = 1.8V)                | I/O = LVTTL  | -                    | 25           | mA     |
|                       |                                                 | I/O = HSTL   | —                    | 100          | mA     |
|                       |                                                 | I/O = eHSTL  | —                    | 100          | mA     |
| DDQ <sup>(1,2)</sup>  | Active VDDQ Current (VDDQ = 2.5V LVTTL)         | I/O = LVTTL  | —                    | 10           | mA     |
|                       | (VDDQ = 1.5V HSTL)                              | I/O = HSTL   | _                    | 10           | mA     |
|                       | (VDDQ = 1.8V eHSTL)                             | I/O = eHSTL  | -                    | 10           | mA     |

#### NOTES:

1. Both WCLK and RCLK toggling at 20MHz.

2. Data inputs toggling at 10MHz.

3. Total Power consumed: PT = [(VDD x IDD) + (VDDQ x IDDQ)].

 Outputs are not 3.3V tolerant.
The following inputs should be pulled to GND: WRADD, RDADD, WADEN, FSTR, ESTR, SCLK, SI, EXI, FXI and all Data Inputs. The following inputs should be pulled to VDD: WEN, REN, SENI, MRS, TDI, TMS and TRST. All other inputs are don't care and should be at a known state.

### **AC TEST LOADS**

### HSTL 1.5V AC TEST CONDITIONS

| Input Pulse Levels            | 0.25 to 1.25V |
|-------------------------------|---------------|
| Input Rise/Fall Times         | 0.4ns         |
| Input Timing Reference Levels | 0.75          |
| Output Reference Levels       | VDDQ/2        |
|                               |               |

NOTE:

1.  $VDDQ = 1.5V \pm 0.1V$ .

### EXTENDED HSTL 1.8V AC TEST CONDITIONS

| Input Pulse Levels            | 0.4 to 1.4V |
|-------------------------------|-------------|
| Input Rise/Fall Times         | 0.4ns       |
| Input Timing Reference Levels | 0.9         |
| Output Reference Levels       | Vdda/2      |
|                               |             |

NOTE:

1.  $VDDQ = 1.8V \pm 0.1V$ .

### 2.5V LVTTL 2.5V AC TEST CONDITIONS

| Input Pulse Levels            | GND to 2.5V |
|-------------------------------|-------------|
| Input Rise/Fall Times         | 1ns         |
| Input Timing Reference Levels | Vdd/2       |
| Output Reference Levels       | VDDQ/2      |
|                               |             |

NOTE:

1.  $VDDQ = 2.5V \pm 0.125V$ .

### **OUTPUT ENABLE & DISABLE TIMING**









#### Figure 2b. Lumped Capacitive Load, Typical Derating

#### **AC ELECTRICAL CHARACTERISTICS**

(Commercial: VDD = 1.8V ± 0.10V, TA = 0°C to +70°C; Industrial: VDD = 1.8V ± 0.10V, TA = -40°C to +85°C; JEDEC JESD8-A compliant)

|                                                     |                                                 | IDT72P<br>IDT72P<br>IDT72P | Commercial<br>IDT72P51339L5<br>IDT72P51349L5<br>IDT72P51359L5<br>IDT72P51369L5 |      | Com'l & Ind'l <sup>(1)</sup><br>IDT72P51339L6<br>IDT72P51349L6<br>IDT72P51359L6<br>IDT72P51369L6 |              |  |
|-----------------------------------------------------|-------------------------------------------------|----------------------------|--------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------|--------------|--|
| Symbol                                              | Parameter                                       | Min.                       | Max.                                                                           | Min. | Max.                                                                                             | Unit         |  |
| fs                                                  | Clock Cycle Frequency (WCLK & RCLK)             | —                          | 200                                                                            | _    | 166                                                                                              | MHz          |  |
| tA                                                  | Data Access Time                                | 0.6                        | 3.6                                                                            | 0.6  | 3.7                                                                                              | ns           |  |
| <b>t</b> CLK                                        | Clock Cycle Time                                | 5                          | —                                                                              | 6    | —                                                                                                | ns           |  |
| <b>t</b> CLKH                                       | Clock High Time                                 | 2.25                       | —                                                                              | 2.7  | —                                                                                                | ns           |  |
| <b>t</b> CLKL                                       | Clock Low Time                                  | 2.25                       | —                                                                              | 2.7  | _                                                                                                | ns           |  |
| tDS                                                 | Data Setup Time                                 | 1.5                        | -                                                                              | 2.0  |                                                                                                  | ns           |  |
| ťDH                                                 | Data Hold Time                                  | 0.5                        | —                                                                              | 0.5  | _                                                                                                | ns           |  |
| tENS                                                | Enable Setup Time                               | 1.5                        | -                                                                              | 2.0  | _                                                                                                | ns           |  |
| tenh                                                | Enable Hold Time                                | 0.5                        | —                                                                              | 0.5  | —                                                                                                | ns           |  |
| tRS                                                 | Reset Pulse Width                               | 30                         | -                                                                              | 30   | _                                                                                                | ns           |  |
| tRSS                                                | Reset Setup Time                                | 15                         | —                                                                              | 15   | —                                                                                                | ns           |  |
| tRSF                                                | Reset Output Status                             | —                          | 10                                                                             | _    | 10                                                                                               | ns           |  |
| tRSR                                                | Reset Recovery Time                             | 10                         | —                                                                              | 10   | —                                                                                                | ns           |  |
| $t\text{OLZ}(\overline{\text{OE}}\text{-}Qn)^{(2)}$ | Output Enable to Output in Low-Impedance        | 0.6                        | 3.6                                                                            | 0.6  | 3.7                                                                                              | ns           |  |
| tohz <sup>(2)</sup>                                 | Output Enable to Output in High-Impedance       | 0.6                        | 3.6                                                                            | 0.6  | 3.7                                                                                              | ns           |  |
| tOE                                                 | Output Enable to Data Output Ready              | 0.6                        | 3.6                                                                            | 0.6  | 3.7                                                                                              | ns           |  |
| fC                                                  | Clock Cycle Frequency (SCLK)                    | —                          | 10                                                                             |      | 10                                                                                               | MHz          |  |
| tSCLK                                               | Serial Clock Cycle                              | 100                        | —                                                                              | 100  | —                                                                                                | ns           |  |
| tSCKH                                               | Serial Clock High                               | 45                         | —                                                                              | 45   | —                                                                                                | ns           |  |
| tSCKL                                               | Serial Clock Low                                | 45                         | -                                                                              | 45   | —                                                                                                | ns           |  |
| tSDS                                                | Serial Data In Setup                            | 20                         | —                                                                              | 20   | —                                                                                                | ns           |  |
| tSDH                                                | Serial Data In Hold                             | 1.2                        | -                                                                              | 1.2  | -                                                                                                | ns           |  |
| tSENS                                               | Serial Enable Setup                             | 20                         | —                                                                              | 20   | —                                                                                                | ns           |  |
| tSENH                                               | Serial Enable Hold                              | 1.2                        | -                                                                              | 1.2  | —                                                                                                | ns           |  |
| tSDO                                                | SCLK to Serial Data Out                         | —                          | 20                                                                             | _    | 20                                                                                               | ns           |  |
| <b>t</b> SENO                                       | SCLK to Serial Enable Out                       | —                          | 20                                                                             | _    | 20                                                                                               | ns           |  |
| tSDOP                                               | Serial Data Out Propagation Delay               | 0.6                        | 3.7                                                                            | 0.6  | 3.7                                                                                              | ns           |  |
| <b>t</b> SENOP                                      | Serial Enable Propagation Delay                 | 0.6                        | 3.7                                                                            | 0.6  | 3.7                                                                                              | ns           |  |
| <b>t</b> PCSF                                       | Programming Complete to Status Flag             | —                          | 7+1 SCLK                                                                       | _    | 7+1 SCLK                                                                                         | clock cycles |  |
| tas                                                 | Address Setup                                   | 1.5                        | -                                                                              | 2.0  | -                                                                                                | ns           |  |
| tан                                                 | Address Hold                                    | 0.5                        | _                                                                              | 0.5  | _                                                                                                | ns           |  |
| twFF                                                | Write Clock to Full Flag                        | —                          | 3.6                                                                            | _    | 3.7                                                                                              | ns           |  |
| tREF                                                | Read Clock to Empty Flag                        | —                          | 3.6                                                                            | _    | 3.7                                                                                              | ns           |  |
| tsts                                                | PAE/PAF Strobe Setup                            | 1.5                        | -                                                                              | 1.5  | _                                                                                                | ns           |  |
| tsth                                                | PAE/PAF Strobe Hold                             | 0.5                        | _                                                                              | 0.5  | -                                                                                                | ns           |  |
| tQS                                                 | Queue Setup                                     | 1.5                        | -                                                                              | 2.0  | -                                                                                                | ns           |  |
| tQH                                                 | Queue Hold                                      | 0.5                        | -                                                                              | 0.5  | -                                                                                                | ns           |  |
| twaf                                                | WCLK to PAF flag                                | 0.6                        | 3.6                                                                            | 0.6  | 3.7                                                                                              | ns           |  |
| tRAE                                                | RCLK to PAE flag                                | 0.6                        | 3.6                                                                            | 0.6  | 3.7                                                                                              | ns           |  |
| <b>t</b> PAF                                        | Write Clock to Synchronous Almost-Full Flag Bus | 0.6                        | 3.6                                                                            | 0.6  | 3.7                                                                                              | ns           |  |
| <b>t</b> PAE                                        | Read Clock to Synchronous Almost-Empty Flag Bus | 0.6                        | 3.6                                                                            | 0.6  | 3.7                                                                                              | ns           |  |
| tPAELZ <sup>(2)</sup>                               | RCLK to PAE Flag Bus to Low-Impedance           | 0.6                        | 3.6                                                                            | 0.6  | 3.7                                                                                              | ns           |  |

#### NOTES:

1. Industrial temperature range product for the 6ns is available as a standard device. All other speed grades available by special order.

2. Values guaranteed by design, not currently tested.

### AC ELECTRICAL CHARACTERISTICS (CONTINUED)

(Commercial: VDD = 1.8V ± 0.10V, TA = 0°C to +70°C; Industrial: VDD = 1.8V ± 0.10V, TA = -40°C to +85°C; JEDEC JESD8-A compliant)

|                       |                                                           |                                               | nercial<br>51339L5<br>51349L5<br>51359L5<br>51369L5 | Com'l a<br>IDT72P<br>IDT72F<br>IDT72F<br>IDT72F<br>IDT72F |      |      |
|-----------------------|-----------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------|------|------|
| Symbol                | Parameter                                                 |                                               | Max.                                                | Min.                                                      | Max. | Unit |
| tPAEHZ <sup>(2)</sup> | RCLK to PAE Flag Bus to High-Impedance                    | 0.6                                           | 3.6                                                 | 0.6                                                       | 3.7  | ns   |
| tPAFLZ <sup>(2)</sup> | WCLK to PAF Flag Bus to Low-Impedance                     | 0.6                                           | 3.6                                                 | 0.6                                                       | 3.7  | ns   |
| tPAFHZ <sup>(2)</sup> | WCLK to PAF Flag Bus to High-Impedance                    | 0.6                                           | 3.6                                                 | 0.6                                                       | 3.7  | ns   |
| tFFHZ <sup>(2)</sup>  | WCLK to Full Flag/Input Ready to High-Impedance           | 0.6                                           | 3.6                                                 | 0.6                                                       | 3.7  | ns   |
| tFFLZ <sup>(2)</sup>  | WCLK to Full Flag/Input Ready to Low-Impedance            | 0.6                                           | 3.6                                                 | 0.6 3.7                                                   |      |      |
| teflz <sup>(2)</sup>  | RCLK to Empty Flag/Output Ready Flag to Low-Impedance     | t Ready Flag to Low-Impedance 0.6 3.6 0.6 3.7 |                                                     |                                                           | 3.7  | ns   |
| tefhz <sup>(2)</sup>  | RCLK to Empty Flag/Output Ready Flag to High-Impedance    | 0.6                                           | 3.6                                                 | 0.6                                                       | 3.7  | ns   |
| <b>t</b> FSYNC        | WCLK to PAF Bus Sync to Output                            | 0.6                                           | 3.6                                                 | 0.6                                                       | 3.7  | ns   |
| tFXO                  | WCLK to PAF Bus Expansion to Output                       | 0.6                                           | 3.6                                                 | 0.6                                                       | 3.7  | ns   |
| <b>t</b> ESYNC        | RCLK to PAE Bus Sync to Output                            | 0.6                                           | 3.6                                                 | 0.6                                                       | 3.7  | ns   |
| tEXO                  | RCLK to PAE Bus Expansion to Output                       | 0.6                                           | 3.6                                                 | 0.6                                                       | 3.7  | ns   |
| <b>t</b> PR           | RCLK to Packet Ready Flag                                 | 0.6                                           | 3.6                                                 | 0.6                                                       | 3.7  | ns   |
| tSKEW1                | SKEW time between RCLK and WCLK for FF/IR and EF/OR       | 5                                             | —                                                   | 6                                                         | —    | ns   |
| tSKEW2                | SKEW time between RCLK and WCLK for PAF and PAE           | 5                                             | —                                                   | 6                                                         | —    | ns   |
| tSKEW3                | SKEW time between RCLK and WCLK for PAF[0:7] and PAE[0:7] | 5                                             | —                                                   | 6                                                         | —    | ns   |
| tSKEW4                | SKEW time between RCLK and WCLK for PR and EF/OR          | 5 — 6 —                                       |                                                     | ns                                                        |      |      |
| txis                  | Expansion Input Setup                                     | 1.5 — 2.0 —                                   |                                                     | _                                                         | ns   |      |
| tхін                  | Expansion Input Hold                                      | 0.5                                           | —                                                   | 0.5                                                       | —    | ns   |
| <b>t</b> PPMS         | Parallel Programming Setup                                | 15                                            | —                                                   | 15                                                        | —    | ns   |
| <b>t</b> PPMH         | Parallel Programming Hold                                 | 5                                             | —                                                   | 5                                                         | —    | ns   |

NOTES:

1. Industrial temperature range product for the 6ns is available as a standard device. All other speed grades available by special order.

2. Values guaranteed by design, not currently tested.

### **FUNCTIONAL DESCRIPTION**

#### **MASTER RESET**

A Master Reset is performed by toggling the MRS input from HIGH to LOW to HIGH. During a master reset all internal multi-queue device setup and control registers are initialized and require programming either serially by the user via the serial port, or via parallel programming or by using the default settings. Refer to Figure 4, *Device Programming Hierarchy* for the programming hierarchy structure. During a master reset the state of the following inputs determine the functionality of the part, these pins should be held HIGH or LOW.

#### PKT – Packet Mode FM – Flag bus Mode BM [3:0] – Bus Matching options MAST – Master Device

ID0, 1, 2 - Device ID

DFM – Programming mode, serial or default DF – Offset value for PAE and PAF

Once a master reset has taken place, the device must be programmed either serially or via the default method before any read/write operations can begin. See Figure 37. *Master Reset* for relevant timing.

#### **PROGRAMMING MODE CAPTURED**

On the rising of /MRS the programming mode signals (QSEL 0 &1, DEFAULT) are captured. Once the programming mode signals are captured (latched), refer to Table 1 for details. It will then require a number of clock cycles for the device to complete the configuration. Configuration completion is indicated when the SENO signal transitions from high to low. The configuration completion indication is consistent with the previous MQ device.



Figure 3. Reference Signals

#### **TABLE 1 — DEVICE PROGRAMMING MODE COMPARISON**

| Programmable Parameter | Serial Programming                                                          | Parallel Programming   | Default Programming                                                       |  |
|------------------------|-----------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------|--|
| Number of Queues       | Any number from 1 to 8                                                      | Any number from 1 to 8 | 4 or 8                                                                    |  |
| Queue Depth            | Each queue depth can be individualized                                      |                        | The total memory is evenly divided across the queues                      |  |
| PAE/PAF Offset Value   | Programmable to any value                                                   | Fixed value            | Fixed value                                                               |  |
| Bus Matching           | Any combination of x9 or x18 or x36 can be selected using the BM[3:0] bits. |                        | Any combination of x9, x18, or x36 can be selected using the BM[3:0] bits |  |
| I/O voltage            | LVTTL, eHSTL, HSTL                                                          | LVTTL, eHSTL, HSTL     | LVTTL, eHSTL, HSTL                                                        |  |

### TABLE 2 — SETTING THE QUEUE PROGRAMMING MODE DURING MASTER RESET

|     | Default<br>Mode |        |        | Queue Programming Method                                                     |
|-----|-----------------|--------|--------|------------------------------------------------------------------------------|
| MRS | (DFM)           | QSEL 1 | QSEL 0 |                                                                              |
| 1   | 0               | 0      | 0      | RESERVED                                                                     |
| 1   | 0               | 0      | 1      | RESERVED                                                                     |
| 1   | 0               | 1      | 0      | RESERVED                                                                     |
| 1   | 0               | 1      | 1      | Serial programming mode                                                      |
| 1   | 1               | 0      | 0      | Enables the user to program the number of Queues using the Write Address bus |
| 1   | 1               | 0      | 1      | Enables the user to program the number of Queues using the Read Address bus  |
| 1   | 1               | 1      | 0      | Selects 4 Queue                                                              |
| 1   | 1               | 1      | 1      | Selects 8 Queue                                                              |

6716 drw07

#### SERIAL PROGRAMMING

The multi-queue flow-control device is a fully programmable device, providing the user with flexibility in how queues are configured in terms of the number of queues, depth of each queue and position of the  $\overrightarrow{PAF}/\overrightarrow{PAE}$  flags within respective queues. All user programming is done via the serial port after a master reset has taken place. Internally the multi-queue device has setup registers which must be serially loaded, these registers contain values for every queue within the device, such as the depth and  $\overrightarrow{PAE}/\overrightarrow{PAF}$  offset values. The IDT72P51339/72P51349/72P51359/72P51369 devices are capable of up to 8 queues and therefore contain 128 sets of registers for the setup of each queue.

During a Master Reset if the DFM (Default Mode) input is LOW, then the device will require serial programming by the user. It is recommended that the user utilize a 'C' program provided by IDT, this program will prompt the user for all information regarding the multi-queue setup. The program will then generate a serial bit stream which should be serially loaded into the device via the serial port. For the IDT72P51339/72P51349/72P51359/72P51369 devices the serial programming requires a total number of serially loaded bits per device, (SCLK cycles with SENI enabled), calculated by: 19+(Qx72) where Q is the number of queues the user wishes to setup within the device.

Once the master reset is complete and MRS is HIGH, the device can be serially loaded. Data present on the SI (serial in), input is loaded into the serial port on a rising edge of SCLK (serial clock), provided that SENI (serial in enable), is LOW. Once serial programming of the device has been successfully completed the device will indicate this via the SENO (serial output enable) going active, LOW. Upon detection of completion of programming, the user should cease all programming and take SENI inactive, HIGH. Note, SENO follows SENI once programming of a device is complete. Therefore, SENO will go LOW after programming provided SENI is LOW, once SENI is taken HIGH again, SENO will also go HIGH. The operation of the SO output is similar, when programming of a given device is complete, the SO output will follow the SI input.

If devices are being used in expansion configuration the serial ports of devices should be cascaded. The user can load all devices via the serial input port control pins, SI & SENI, of the first device in the chain. Again, the user may utilize the 'C' program to generate the serial bit stream, the program prompting the user for the number of devices to be programmed. The SENO and SO (serial out) of the first device should be connected to the SENI and SI inputs of the second device respectively and so on, with the SENO & SO outputs connecting to the SENI & SI inputs of all devices through the chain. All devices in the chain should be connected to a common SCLK. The serial output port of the final device should be monitored by the user. When SENO of the final device goes LOW, this indicates that serial programming of all devices has been successfully completed. Upon detection of completion of programming, the user should cease all programming and take SENI of the first device in the chain inactive, HIGH.

As mentioned, the first device in the chain has its serial input port controlled by the user, this is the first device to have its internal registers serially loaded by the serial bit stream. When programming of this device is complete it will take its  $\overline{SENO}$  output LOW and bypass the serial data loaded on the SI input to its SO output. The serial input of the second device in the chain is now loaded with the data from the SO of the first device, while the second device has its  $\overline{SENI}$  input LOW. This process continues through the chain until all devices are programmed and the  $\overline{SENO}$  of the final device (or master device, ID = '000') goes LOW.

Once all serial programming has been successfully completed, normal operations, (queue selections on the read and write ports) may begin. When connected in expansion configuration, the IDT72P51339/72P51349/72P51359/72P51369 devices require a total number of serially loaded bits per device to complete serial programming, (SCLK cycles with SENI enabled), calculated by: n[19+(Qx72)] where Q is the number of queues the user wishes to setup within the device, where n is the number of devices in the chain.

See Figure 42, *Serial Port Connection* and Figure 43, *Serial Programming* for connection and timing information.

#### **DEFAULT PROGRAMMING**

During a Master Reset if the DFM (Default Mode) input is HIGH the multiqueue device will be configured for default programming, (serial programming is not permitted). Default programming provides the user with a simpler, however limited means to setup the multi-queue flow-control device, rather than using the serial programming method. The default mode will configure a multiqueue device with the maximum number of queues setup, and the available memory allocated equally between the queues. The values of the PAE/PAF offsets is determined by the state of the DF (default) pin during a master reset.

For the IDT72P51339/72P51349/72P51359/72P51369 devices the default mode will setup 8 queues, each queue being 512 x 36, 1024 x 36, 2048 x36, and 4096 x 36 deep respectively. For each device, the value of the  $\overrightarrow{PAE}/\overrightarrow{PAF}$  offsets is determined at master reset by the state of the DF input. If DF is LOW then both the  $\overrightarrow{PAE}$  &  $\overrightarrow{PAF}$  offset will be 8, if HIGH then the value is 128.

When configuring the IDT72P51339/72P51349/72P51359/72P51369 devices in default mode the user simply has to apply WCLK cycles after a master reset, until  $\overline{SENO}$  goes LOW, this signals that default programming is complete. These clock cycles are required for the device to load its internal setup registers. When a single multi-queue device is used, the completion of device programming is signaled by the  $\overline{SENO}$  output of a device going from HIGH to LOW. Note, that  $\overline{SENI}$  must be held LOW when a device is setup for default programming mode.

When multi-queue devices are connected in expansion configuration, the SENI of the first device in a chain can be held LOW. The SENO of a device should connect to the SENI of the next device in the chain. The SENO of the final device is used to indicate that default programming of all devices is complete. When the master (ID='000') SENO goes LOW normal operations may begin. Again, all devices will be programmed with their maximum number of queues and the memory divided equally between them. Please refer to Figure 38, *Default Programming*.

#### PARALLEL PROGRAMMING

During a Master Reset cycle (i.e. the MRS signal transitions from HIGH to LOW then LOW to HIGH) if the DFM (Default Mode) input signal is HIGH and the QSEL 1 input signal is LOW the Multi-Queue Flow Control device is configured for Parallel Programming. Parallel Programming enables the number of gueues within the device to be set through either the Write Address (WRADD) bus or Read Address (RDADD) bus after the Master Reset cycle. Within Parallel Programming mode the Multi-Queue (MQ) device programmable parameters are; number of queues, queue depth, PAE/PAF flag offset value, bus matching and the I/O voltage level. As previously indicated, the number of queues are configured using the write or read address bus, however bus matching is set during the Master Reset cycle. The value that is set during the Master Reset cycle is determined by the Bus Matching (BM) bits. For the IDT72P51339/72P51349/72P51359/72P51369 devices in Parallel Programming Mode the value of the PAE/PAF offsets at master reset is determined by the state of the DF input. If DF is LOW then both the PAE & PAF offset will be 8, if HIGH then the value is 128.

When configuring the IDT72P51339/72P51349/72P51359/72P51369 devices in Parallel Programming Mode the user simply has to apply WCLK cycles after a master reset, until SENO goes LOW, this signals that Parallel Programming is complete. These clock cycles are required for the device to load its internal setup registers. When a single multi-queue device is used, the completion of device programming is signaled by the SENO output of a device going from HIGH to LOW. Note, that SENI must be held LOW when a device is setup for Parallel Programming mode.

#### COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES

When Multi-Queue devices are connected in an Expansion Configuration, the SENI signal of the first device in a chain must be held LOW. The SENO signal of a device should connect to the SENI of the next device in the chain. The SENO of the final device is used to indicate that the programming of all devices is complete. When the master device (ID='000') SENO signal goes LOW the internal programming is complete and queue write/read operation may begin. Please refer to Figure 39, *Parallel Programming* for signal timing details.

#### **PROGRAMMING HIERARCHY**

Configuring the device is a 2 stage sequence. The first stage is to set the expansion device type, the desired programming mode and the device operating mode during the master reset cycle (i.e. on the rising edge of Master Reset (MRS)). The second stage is to set values such as PAE/PAF, number of queues, queue depth, etc. using the programming mode (serial, parallel, default) selected in stage 1. Refer to Figure 4, *Device Programming Hierarchy*.



Figure 4. Device Programming Hierarchy

### **QUEUE DESCRIPTION**

CONFIGURATION OF THE IDT MULTI-QUEUE FLOW-CONTROL DEVICE

The IDT72P51339/72P51349/72P51359/72P51369 multi-queue flow-control devices can be configured in distinct modes, namely Packet mode, FIFO



mode, Standard mode, and FWFT mode. To configure the device operational mode set the configuration pins (PKT, FWFT) as indicated in Table 3, Mode Configuration.

### **TABLE 3 — MODE CONFIGURATION**

| Configuration Signals |      | Modes                           |
|-----------------------|------|---------------------------------|
| РКТ                   | FWFT |                                 |
| LOW                   | LOW  | FIFO mode - IDT Standard Mode   |
| LOW                   | HIGH | FIFO mode - FWFT                |
| HIGH                  | LOW  | Packet mode - IDT Standard Mode |
| HIGH                  | HIGH | Packet mode - FWFT              |

In IDT Standard mode the read port signal  $\overline{EF}/\overline{OR}$  is configured for empty flag ( $\overline{EF}$ ) signaling.  $\overline{EF}$  is an active LOW signal. When  $\overline{EF}$  is LOW it signifies the selected (present) queue is empty. On the write port, signal  $\overline{FF}/\overline{IR}$  is configured

for full flag (FF) signaling. FF is an active LOW signal. When FF is LOW it signifies the selected (present) queue is full. Refer to Figure 5, *IDT Standard mode illustrated (Read Port)*.



Figure 5. IDT Standard mode illustrated (Read Port)

In FWFT mode the read port signal  $\overline{EF}/\overline{OR}$  is configured for output ready ( $\overline{OR}$ ) signaling.  $\overline{OR}$  is an active LOW signal. When  $\overline{OR}$  is HIGH, it signifies there is no available word to read. On the write port, signal  $\overline{FF}/\overline{IR}$  is configured for input

ready ( $\overline{IR}$ ) signaling.  $\overline{IR}$  is an active LOW signal. When  $\overline{IR}$  is LOW it signifies the write port is ready for writing into the selected queue. Refer to Figure 6, *FWFT mode illustrated (Read Port)*.



