# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





#### 3.3V CMOS 18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS AND BUS-HOLD

## IDT74ALVCH16501

FEATURES:

- 0.5 MICRON CMOS Technology
- Typical tSK(o) (Output Skew) < 250ps
- ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0)
- Vcc = 3.3V ± 0.3V, Normal Range
- Vcc = 2.7V to 3.6V, Extended Range
- Vcc = 2.5V ± 0.2V
- CMOS power levels (0.4µ W typ. static)
- · Rail-to-Rail output swing for increased noise margin
- Available in SSOP and TSSOP packages

#### **DRIVE FEATURES:**

- High Output Drivers: ±24mA
- · Suitable for heavy loads

## **APPLICATIONS:**

- 3.3V high speed systems
- 3.3V and lower voltage computing systems

FUNCTIONAL BLOCK DIAGRAM

## DESCRIPTION:

This 18-bit universal bus transceiver is built using advanced dual metal CMOS technology. Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/ flip-flop on the low-to-high transition of CLKAB. When OEAB is high, the outputs are active. When OEAB is low, the outputs are in the high-impedance state.

Data flow for B to A is similiar to that of A to B but uses OEBA, LEBA, and CLKBA. The output enables are complementary (OEAB is active high and OEBA is active low).

The ALVCH16501 has been designed with a  $\pm$ 24mA output driver. This driver is capable of driving a moderate to heavy load while maintaining speed performance.

The ALVCH16501 has "bus-hold" which retains the inputs' last state whenever the input bus goes to a high impedance. This prevents floating inputs and eliminates the need for pull-up/down resistors.



The IDT logo is a registered trademark of Integrated Device Technology, Inc.

#### MAY 2006

#### IDT74ALVCH16501 3.3V CMOS 18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS

#### **INDUSTRIAL TEMPERATURE RANGE**

#### **PIN CONFIGURATION**



TOP VIEW

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Symbol               | Description                                     | Max             | Unit |
|----------------------|-------------------------------------------------|-----------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND            | -0.5 to +4.6    | V    |
| VTERM <sup>(3)</sup> | Terminal Voltage with Respect to GND            | -0.5 to Vcc+0.5 | V    |
| Tstg                 | Storage Temperature                             | -65 to +150     | °C   |
| Ιουτ                 | DC Output Current                               | -50 to +50      | mA   |
| lıк                  | Continuous Clamp Current,<br>VI < 0 or VI > Vcc | ±50             | mA   |
| Іок                  | Continuous Clamp Current, Vo < 0                | 50              | mA   |
| lcc<br>Iss           | Continuous Current through each<br>Vcc or GND   | ±100            | mA   |

NOTES:

 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. Vcc terminals.

3. All terminals except Vcc.

#### **CAPACITANCE** (TA = +25°C, F = 1.0MHz)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit |
|--------|--------------------------|------------|------|------|------|
| CIN    | Input Capacitance        | VIN = 0V   | 5    | 7    | рF   |
| Соит   | Output Capacitance       | Vout = 0V  | 7    | 9    | рF   |
| CI/O   | I/O Port Capacitance     | VIN = 0V   | 7    | 9    | pF   |

NOTE:

1. As applicable to the device type.

#### **PIN DESCRIPTION**

| Pin Names | Description                                                 |  |  |
|-----------|-------------------------------------------------------------|--|--|
| OEAB      | A-to-B Output Enable Input                                  |  |  |
| ŌĒBĀ      | B-to-A Output Enable Input (Active LOW)                     |  |  |
| LEAB      | A-to-B Latch Enable Input                                   |  |  |
| LEBA      | B-to-A Latch Enable Input                                   |  |  |
| CLKAB     | A-to-B Clock Input                                          |  |  |
| CLKBA     | B-to-A Clock Input                                          |  |  |
| Ax        | A-to-B Data Inputs or B-to-A 3-State Outputs <sup>(1)</sup> |  |  |
| Вx        | B-to-A Data Inputs or A-to-B 3-State Outputs(1)             |  |  |

NOTE:

1. These pins have "Bus-Hold". All other pins are standard inputs, outputs, or I/Os.

## **FUNCTION TABLE**<sup>(1,2)</sup>

|      | Inputs |            |    |                  |  |  |
|------|--------|------------|----|------------------|--|--|
| OEAB | LEAB   | CLKAB      | Ax | Bx               |  |  |
| L    | Х      | Х          | Х  | Z                |  |  |
| Н    | Н      | Х          | L  | L                |  |  |
| Н    | Н      | Х          | Н  | Н                |  |  |
| Н    | L      | $\uparrow$ | L  | L                |  |  |
| Н    | L      | $\uparrow$ | Н  | Н                |  |  |
| Н    | L      | L or H     | Х  | B <sup>(3)</sup> |  |  |

NOTES:

- 1. A-to-B data flow is shown. B-to-A data flow is similar, but uses OEBA, LEBA, and CLKBA.
- 2. H = HIGH Voltage Level
  - L = LOW Voltage Level
  - X = Don't Care
  - Z = High-Impedance
  - $\uparrow$  = LOW-to-HIGH Transition
- 3. Output level before the indicated steady-state input conditions were established.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified: Operating Condition:  $TA = -40^{\circ}C$  to  $+85^{\circ}C$ 

| Symbol               | Parameter                                   | Test Co                          | nditions            | Min. | Typ. <sup>(1)</sup> | Max. | Unit |
|----------------------|---------------------------------------------|----------------------------------|---------------------|------|---------------------|------|------|
| VIH                  | Input HIGH Voltage Level                    | Vcc = 2.3V to 2.7V               |                     | 1.7  | -                   | _    | V    |
|                      |                                             | Vcc = 2.7V to 3.6V               |                     | 2    | -                   | _    |      |
| VIL                  | Input LOW Voltage Level                     | Vcc = 2.3V to 2.7V               |                     |      | _                   | 0.7  | V    |
|                      |                                             | Vcc = 2.7V to 3.6V               |                     | —    | —                   | 0.8  |      |
| Ін                   | Input HIGH Current                          | Vcc = 3.6V                       | VI = VCC            | _    | —                   | ±5   | μA   |
| ١L                   | Input LOW Current                           | Vcc = 3.6V                       | VI = GND            |      | _                   | ±5   | μA   |
| lozн                 | High Impedance Output Current               | Vcc = 3.6V                       | Vo = Vcc            | _    | _                   | ±10  | μA   |
| Iozl                 | (3-State Output pins)                       |                                  | Vo = GND            | _    | _                   | ±10  |      |
| Vik                  | Clamp Diode Voltage                         | Vcc = 2.3V, IIN = -18mA          |                     |      | -0.7                | -1.2 | V    |
| νн                   | Input Hysteresis                            | Vcc = 3.3V                       |                     |      | 100                 | _    | mV   |
| ІССL<br>ІССН<br>ІССZ | Quiescent Power Supply Current              | Vcc = 3.6V<br>Vin = GND or Vcc   |                     | -    | 0.1                 | 40   | μA   |
| ΔICC                 | Quiescent Power Supply Current<br>Variation | One input at Vcc - 0.6V, other i | nputs at Vcc or GND | -    | -                   | 750  | μA   |

NOTE:

1. Typical values are at Vcc = 3.3V, +25°C ambient.

## **BUS-HOLD CHARACTERISTICS**

| Symbol | Parameter <sup>(1)</sup>         | Test Conditions |                | Min. | Typ. <sup>(2)</sup> | Max. | Unit |
|--------|----------------------------------|-----------------|----------------|------|---------------------|------|------|
| Івнн   | Bus-Hold Input Sustain Current   | Vcc = 3V        | VI = 2V        | -75  | —                   | _    | μA   |
| IBHL   |                                  |                 | VI = 0.8V      | 75   | -                   | _    |      |
| Івнн   | Bus-Hold Input Sustain Current   | Vcc = 2.3V      | VI = 1.7V      | -45  | —                   | —    | μA   |
| IBHL   |                                  |                 | VI = 0.7V      | 45   | —                   | —    |      |
| Івнно  | Bus-Hold Input Overdrive Current | Vcc = 3.6V      | VI = 0 to 3.6V | —    | —                   | ±500 | μA   |
| Ibhlo  |                                  |                 |                |      |                     |      |      |

NOTES:

1. Pins with Bus-Hold are identified in the pin description.

2. Typical values are at Vcc = 3.3V, +25°C ambient.

## **OUTPUT DRIVE CHARACTERISTICS**

| Symbol | Parameter           | Test Cor           | nditions <sup>(1)</sup> | Min.    | Max. | Unit |
|--------|---------------------|--------------------|-------------------------|---------|------|------|
| Vон    | Output HIGH Voltage | Vcc = 2.3V to 3.6V | Iон = - 0.1mA           | Vcc-0.2 | —    | V    |
|        |                     | Vcc = 2.3V         | IOH = - 6mA             | 2       | _    |      |
|        |                     | Vcc = 2.3V         | Iон = - 12mA            | 1.7     | _    |      |
|        |                     | Vcc = 2.7V         |                         | 2.2     | —    |      |
|        |                     | Vcc = 3V           |                         | 2.4     | —    |      |
|        |                     | Vcc = 3V           | Iон = - 24mA            | 2       | —    |      |
| Vol    | Output LOW Voltage  | Vcc = 2.3V to 3.6V | IOL = 0.1mA             | —       | 0.2  | V    |
|        |                     | Vcc = 2.3V         | IOL = 6mA               | —       | 0.4  |      |
|        |                     |                    | IOL = 12mA              | —       | 0.7  |      |
|        |                     | Vcc = 2.7V         | IOL = 12mA              | _       | 0.4  |      |
|        |                     | Vcc = 3V           | Iol = 24mA              | _       | 0.55 |      |

#### NOTE:

1. VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range.  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ .

## **OPERATING CHARACTERISTICS, TA = 25°C**

|        |                                                |                        | $Vcc = 2.5V \pm 0.2V$ | $Vcc = 3.3V \pm 0.3V$ |      |
|--------|------------------------------------------------|------------------------|-----------------------|-----------------------|------|
| Symbol | Parameter                                      | Test Conditions        | Typical               | Typical               | Unit |
| Cpd    | Power Dissipation Capacitance Outputs enabled  | $C_L = 0pF, f = 10Mhz$ | 44                    | 54                    | pF   |
| Cpd    | Power Dissipation Capacitance Outputs disabled |                        | 6                     | 6                     |      |

## SWITCHING CHARACTERISTICS(1)

|              |                                               |           | Vcc = 2. | .5V ± 0.2V | Vcc  | = 2.7V | Vcc = 3.3V ± 0.3V |      |      |
|--------------|-----------------------------------------------|-----------|----------|------------|------|--------|-------------------|------|------|
| Symbol       | Parameter                                     |           | Min.     | Max.       | Min. | Max.   | Min.              | Max. | Unit |
| fMAX         |                                               |           | 150      | -          | 150  | —      | 150               | -    | MHz  |
| tPLH         | Propagation Delay                             |           | 1        | 4.8        | -    | 4.5    | 1                 | 3.9  | ns   |
| <b>t</b> PHL | Ax to Bx or Bx to Ax                          |           |          |            |      |        |                   |      |      |
| tPLH         | Propagation Delay                             |           | 1.1      | 5.7        | —    | 5.3    | 1.3               | 4.6  | ns   |
| <b>t</b> PHL | LE to Ax or Bx                                |           |          |            |      |        |                   |      |      |
| tPLH         | Propagation Delay                             |           | 1.2      | 6.1        | —    | 5.6    | 1.4               | 4.9  | ns   |
| <b>t</b> PHL | CLK to Ax or Bx                               |           |          |            |      |        |                   |      |      |
| tPZH         | Output Enable Time                            |           | 1.3      | 6.3        | —    | 6      | 1.1               | 5    | ns   |
| tPZL         | OEBA to Ax                                    |           |          |            |      |        |                   |      |      |
| tPZH         | Output Enable Time                            |           | 1        | 5.8        | —    | 5.3    | 1                 | 4.6  | ns   |
| tPZL         | OEAB to Bx                                    |           |          |            |      |        |                   |      |      |
| tPHZ         | Output Disable Time                           |           | 1.3      | 5.3        | —    | 4.6    | 1.3               | 4.2  | ns   |
| tPLZ         | OEBA to Ax                                    |           |          |            |      |        |                   |      |      |
| tPHZ         | Output Disable Time                           |           | 1.5      | 6.2        | —    | 5.7    | 1.4               | 5    | ns   |
| tPLZ         | OEAB to Bx                                    |           |          |            |      |        |                   |      |      |
| ts∪          | Set-up Time, data before $CLK\uparrow$        |           | 2.2      | -          | 2.1  | —      | 1.7               | -    | ns   |
| ts∪          | Set-up Time, data before LE $\downarrow$      | CLK LOW   | 1.9      |            | 1.6  | —      | 1.5               | _    | ns   |
|              |                                               | CLK HIGH  | 1.3      | -          | 1.1  | -      | 1                 | -    |      |
| tΗ           | Hold Time, data after CLK↑                    | -         | 0.6      | -          | 0.6  | —      | 0.7               | -    | ns   |
| tΗ           | Hold Time, data after LE $\downarrow$ , CLK H | GH or LOW | 1.4      | -          | 1.7  | —      | 1.4               | -    | ns   |
| tw           | Pulse Width, LE HIGH                          |           | 3.3      | -          | 3.3  | —      | 3.3               | - 1  | ns   |
| tw           | Pulse Width, CLK HIGH or LOW                  |           | 3.3      | -          | 3.3  | —      | 3.3               | —    | ns   |
| tsк(o)       | Output Skew <sup>(2)</sup>                    |           | _        | -          | —    | —      | _                 | 500  | ps   |

NOTES:

1. See TEST CIRCUITS AND WAVEFORMS. TA =  $-40^{\circ}$ C to  $+85^{\circ}$ C.

2 Skew between any two outputs of the same package and switching in the same direction.

#### IDT74ALVCH16501 3.3V CMOS 18-BIT UNIVERSAL BUS TRANSCEIVER WITH 3-STATE OUTPUTS

#### **INDUSTRIAL TEMPERATURE RANGE**

## TEST CIRCUITS AND WAVEFORMS TEST CONDITIONS

| Symbol | $Vcc^{(1)} = 3.3V \pm 0.3V$ | Vcc <sup>(1)</sup> =2.7V | Vcc <sup>(2)</sup> =2.5V±0.2V | Unit |
|--------|-----------------------------|--------------------------|-------------------------------|------|
| VLOAD  | 6                           | 6                        | 2 x Vcc                       | V    |
| Vih    | 2.7                         | 2.7                      | Vcc                           | V    |
| Vτ     | 1.5                         | 1.5                      | Vcc / 2                       | V    |
| Vlz    | 300                         | 300                      | 150                           | mV   |
| VHZ    | 300                         | 300                      | 150                           | mV   |
| CL     | 50                          | 50                       | 30                            | pF   |



Test Circuit for All Outputs

#### **DEFINITIONS:**

CL = Load capacitance: includes jig and probe capacitance.

RT = Termination resistance: should be equal to ZOUT of the Pulse Generator.

#### NOTES:

1. Pulse Generator for All Pulses: Rate  $\leq$  1.0MHz; tF  $\leq$  2.5ns; tR  $\leq$  2.5ns. 2. Pulse Generator for All Pulses: Rate  $\leq$  1.0MHz; tF  $\leq$  2ns; tR  $\leq$  2ns.

#### **SWITCH POSITION**

| Test                                    | Switch |
|-----------------------------------------|--------|
| Open Drain<br>Disable Low<br>Enable Low | VLOAD  |
| Disable High<br>Enable High             | GND    |
| All Other Tests                         | Open   |
|                                         |        |





#### NOTES:

1. For tsk(o) OUTPUT1 and OUTPUT2 are any two outputs.

2. For tsk(b) OUTPUT1 and OUTPUT2 are in the same bank.



#### **Propagation Delay**



#### Enable and Disable Times

1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.



#### Set-up, Hold, and Release Times



Pulse Width

NOTE:

### ORDERINGINFORMATION





**CORPORATE HEADQUARTERS** 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: logichelp@idt.com