# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# IFX80471

Step-Down DC/DC Controller

IFX80471SKV IFX80471SKV50

# Data Sheet

Rev. 1.0, 2011-02-07

# Standard Power



#### **Table of Contents**

## **Table of Contents**

| 1                                 | Overview                                                                                                                                                                                                                                | 3              |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 2                                 | Block Diagram                                                                                                                                                                                                                           | 4              |
| <b>3</b><br>3.1<br>3.2            | Pin Configuration         Pin Assignment         Pin Definitions and Functions                                                                                                                                                          | 5              |
| <b>4</b><br>4.1<br>4.2<br>4.3     | General Product Characteristics         Absolute Maximum Ratings         Functional Range         Thermal Resistance                                                                                                                    | 7<br>8         |
| <b>5</b><br>5.1<br>5.2            | Electrical Characteristics       Electrical Characteristics         Typical Performance Characteristics       Electrical Characteristics                                                                                                | 10             |
| <b>6</b><br>6.1<br>6.2<br>6.3     | Detailed Circuit Description       PFM/PWM Step-down regulator         Battery voltage sense       Ptexture         Undervoltage Reset       Ptexture                                                                                   | 19<br>20       |
| <b>7</b><br>7.1<br>7.2<br>7.3     | Application Information         General         Output voltage at adjustable version - feedback divider         SI_Enable                                                                                                               | 21<br>21<br>21 |
| 7.3.1<br>7.4<br>7.5<br>7.6<br>7.7 | Battery sense comparator - voltage divider       2         Undervoltage reset - delay time       2         100% duty-cycle operation and dropout       2         SYNC Input and Frequency Control       2         Shutdown Mode       2 | 22<br>22<br>23 |
| 7.8<br>7.8.1<br>7.8.2             | Buck converter circuit                                                                                                                                                                                                                  | 23<br>23<br>24 |
| 7.8.3<br>7.8.4<br>7.8.5<br>7.8.6  | PFM and PWM thresholds                                                                                                                                                                                                                  | 24<br>25<br>25 |
| 7.8.7<br>7.8.8<br>7.8.9<br>7.9    | Buck driver supply capacitor (CBDS)       Input pi-filter components for reduced EME         Frequency compensation       Input pi-filter commendation         Components recommendation - Overview       Input pi-filter commendation  | 25<br>25       |
| 7.10                              | Layout recommendation                                                                                                                                                                                                                   |                |
| 8                                 | Package Outlines                                                                                                                                                                                                                        | 28             |
| 9                                 | Revision History                                                                                                                                                                                                                        | 29             |



## Step-Down DC/DC Controller

IFX80471



## 1 Overview

#### Features

- Input voltage range from 5V up to 60V
- Output voltage: 5V fixed or adjustable
- Output voltage accuracy: 3%
- Output current up to 2.3A
- 100% maximum duty cycle
- Less than 120µA quiescent current at low loads<sup>1)</sup>
- 2µA max. shutdown current at device off (IFX80471SKV)
- Fixed 360kHz switching frequency
- · Frequency synchronization input for external clocks
- Current Mode control scheme
- Integrated output undervoltage reset circuit<sup>2)</sup>
- On chip low battery detector (on chip comparator)
- Temperature range -40°C to 125 °C
- Green Product (RoHS compliant)
- <sup>1)</sup> dependent on external component

<sup>2)</sup> for the adjustable version IFX80471SKV the reset functionality is available for output voltages > 7V

For automotive and transportation applications, please refer to the Infineon TLE and TLF voltage regulator series.

#### Description

The IFX80471 step-down DC-DC switching controllers provide high efficiency over loads ranging from 1mA up to 2.3A. A unique PWM/PFM control scheme operates with a duty cycle up to 100% resulting in a very low dropout voltage. This control scheme eliminates minimum load requirements and reduces the supply current under light loads to 120µA, depending on dimensioning of external components. In addition the adjustable version IFX80471SKV can be shut down via the Enable input reducing the input current to <2µA. The IFX80471 step-down controllers drive an external P-channel MOSFET, allowing design flexibility for applications up to 11.5W of output power at 5V output voltage. The IFX80471 offers high switching frequency of up to 360kHz as well as operation in continuous-conduction mode and allows the usage of tiny surface-mount inductors. Output capacitor requirements are also reduced, minimizing PC board area and system costs. The output voltage of the IFX80471SKV50 is preset to 5V and is adjustable for the IFX80471SKV. The IFX80471SKV50 features a reset function with a threshold between 4.5V and 4.8V, including a small hysteresis of typ. 50mV. Input voltages of both IFX80471 versions can be up to 60V.

| Туре          | Package   | Marking   |
|---------------|-----------|-----------|
| IFX80471SKV   | PG-DSO-14 | I80471V   |
| IFX80471SKV50 | PG-DSO-14 | I80471V50 |



PG-DSO-14



IFX80471

**Block Diagram** 

## 2 Block Diagram



Figure 1 Block Diagram



**Pin Configuration** 

## 3 Pin Configuration

## 3.1 Pin Assignment



### Figure 2 Pin Configuration

## 3.2 Pin Definitions and Functions

| Pin | Symbol    | Function                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | ENABLE    | Active-High enable input (only adjustable version, IFX80471SKV) for the device.                                                                                                                                                                                                                                                                                                              |
|     |           | The device is shut down when ENABLE is driven low. In this shut down-mode the reference, the output and the external MOSFET are turned off. Connect to logic high for normal operation.                                                                                                                                                                                                      |
| 1   | SI_ENABLE | Active-High enable input (only 5V version, IFX80471SKV50) for SI_GND input.<br>SI_GND is switched to high impedance when SI_ENABLE is low. High level at<br>SI_ENABLE connects SI_GND to GND with low impedance. SO is undefined when<br>SI_ENABLE is low.                                                                                                                                   |
| 2   | FB        | <ul> <li>Feedback input.</li> <li>1. For adjustable version (IFX80471SKV) connect this pin to an external voltage divider from the output to GND (see Chapter 7.2).</li> <li>2. For the 5V fixed output voltage version (IFX80471SKV50) the FB is connected to an on-chip voltage divider supplied internally by VOUT. It does not have to be connected externally to the output.</li> </ul> |
| 3   | VOUT      | Buck output voltage input.<br>Input for the internal supply. Connect always to the output of the buck converter (output capacitor).                                                                                                                                                                                                                                                          |



## **Pin Configuration**

| Pin | Symbol | Function                                                                                                                                                                                                                                                |
|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | GND    | Ground connection. Analog signal ground.                                                                                                                                                                                                                |
| 5   | SYNC   | Input for external frequency synchronization.<br>An external clock signal connected to this pin allows switching frequency<br>synchronization of the device. The internal oscillator is clocked then by the<br>frequency applied at the SYNC input.     |
| 6   | SI_GND | <b>SI-Ground input.</b><br>Ground connection for SI comparator resistor divider. Depending on SI_ENABLE this input is switched to high impedance or low ohmic to GND.                                                                                   |
| 7   | SI     | Sense comparator input.<br>Input of the low-battery comparator. This input is compared to an internal 1.25V reference where SO gives the result of the comparison. Can be used for any comparison, not necessarily as battery sense.                    |
| 8   | COMP   | <b>Compensation input.</b><br>Connect via RC-compensation network to GND.                                                                                                                                                                               |
| 9   | SO     | Sense comparator output.<br>Open drain output from SI comparator at the adjustable version (IFX80471SKV),<br>Pull down structure with an internal $20k\Omega$ pull up resistor to VOUT at the 5V version<br>(IFX80471SKV50).                            |
| 10  | RO     | Reset output.Open drain output from undervoltage reset comparator at the adjustable version(IFX80471SKV),Pull down structure with an internal 20kΩ pull up resistor to VOUT at the 5V version(IFX80471SKV50).                                           |
| 11  | BDS    | <b>Buck driver supply input.</b><br>Connect a ceramic capacitor between BDS and VS to generate clamped gate-<br>source voltage to supply the driver of the PMOS power stage.                                                                            |
| 12  | GDRV   | Gate drive output.<br>Connect to the gate of the external P-Channel MOSFET. The voltage at GDRV<br>swings between the levels of VS and BDS.                                                                                                             |
| 13  | VS     | <b>Device supply input.</b><br>Connect a 220nF ceramic cap close to the pin in addition to the low ESR tantalum input capacitance.                                                                                                                      |
| 14  | CS     | <b>Current-sense input.</b><br>Connect current-sense resistor between VS and CS. The voltage drop over the sense-resistor determines the peak current flowing in the buck circuit. The external MOSFET is turned off when the peak current is exceeded. |



## 4.1 Absolute Maximum Ratings

### Absolute Maximum Ratings <sup>1)</sup>

all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.     | Parameter             | Symbol                 | Limi  | t Values | Unit | Conditions                                                                                                                                    |
|----------|-----------------------|------------------------|-------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|          |                       |                        | Min.  | Max.     |      |                                                                                                                                               |
| Device s | upply input VS        | I                      |       |          |      |                                                                                                                                               |
| 4.1.1    | Voltage               | V <sub>VS</sub>        | -0.3  | 61       | V    | -                                                                                                                                             |
| 4.1.2    | Current               | I <sub>VS</sub>        | -     | -        | _    | -                                                                                                                                             |
| Current  | sense input CS        | L.                     |       |          |      |                                                                                                                                               |
| 4.1.3    | Voltage               | V <sub>cs</sub>        | -0.3  | 61       | V    | $ V_{\rm VS} - V_{\rm CS}  < 0.3 V$                                                                                                           |
| 4.1.4    | Current               | I <sub>CS</sub>        | -     | -        | -    | -                                                                                                                                             |
| Gate dri | ve output GDRV        | i.                     |       | i        |      |                                                                                                                                               |
| 4.1.5    | Voltage               | V <sub>GDRV</sub>      | - 0.3 | 61       | V    | $\begin{array}{ c c c c c } -0.3 V <  V_{\rm VS} - V_{\rm GDRV}  \\ < 6.8 V; \\ -0.3 V <  V_{\rm BDS} - V_{\rm GDRV}  \\ < 6.8 V \end{array}$ |
| 4.1.6    | Current               | I <sub>GDRV</sub>      | -     | -        | —    | limited internally                                                                                                                            |
| Buck dr  | iver supply input BDS |                        |       |          |      |                                                                                                                                               |
| 4.1.7    | Voltage               | V <sub>BDS</sub>       | - 0.3 | 61       | V    | -0.3V <  V <sub>VS</sub> - V <sub>BDS</sub>  <br>< 6.8V                                                                                       |
| 4.1.8    | Current               | I <sub>BDS</sub>       | -     | -        | _    | -                                                                                                                                             |
| Feedbac  | ck input FB           |                        | -1    |          |      |                                                                                                                                               |
| 4.1.9    | Voltage               | V <sub>FB</sub>        | - 0.3 | 6.8      | V    | -                                                                                                                                             |
| 4.1.10   | Current               | I <sub>FB</sub>        | -     | -        | -    | -                                                                                                                                             |
| Enable i | nput SI_ENABLE        |                        |       |          |      |                                                                                                                                               |
| 4.1.11   | Voltage               | $V_{\rm SI\_ENABLE}$   | - 0.3 | 61       | V    | IFX80471SKV50                                                                                                                                 |
| 4.1.12   | Current               | I <sub>SI_ENABLE</sub> | -     | -        | -    | -                                                                                                                                             |
| SI-Grou  | nd input SI_GND       | i.                     |       | <b>i</b> |      |                                                                                                                                               |
| 4.1.13   | Voltage               | V <sub>SI_GND</sub>    | - 0.3 | 61       | V    | -                                                                                                                                             |
| 4.1.14   | Current               | I <sub>SI_GND</sub>    | -     | -        | _    | -                                                                                                                                             |
| Enable i | nput ENABLE           |                        | -1    |          |      |                                                                                                                                               |
| 4.1.15   | Voltage               | $V_{ENABLE}$           | - 0.3 | 61       | V    | IFX80471SKV                                                                                                                                   |
| 4.1.16   | Current               | IENABLE                | -     | -        | V    | -                                                                                                                                             |
| Sense c  | omparator input SI    |                        | -1    |          |      |                                                                                                                                               |
| 4.1.17   | Voltage               | V <sub>SI</sub>        | - 0.3 | 61       | V    | -                                                                                                                                             |
| 4.1.18   | Current               | I <sub>SI</sub>        | -     | -        | V    | -                                                                                                                                             |
| Sense c  | omparator output SO   | 1                      |       | I        | l    | 1                                                                                                                                             |
| 4.1.19   | Voltage               | V <sub>SO</sub>        | - 0.3 | 6.8      | V    | -                                                                                                                                             |
| 4.1.20   | Current               | I <sub>SO</sub>        | -     | -        | V    | limited internally                                                                                                                            |
|          |                       |                        |       |          |      |                                                                                                                                               |



#### Absolute Maximum Ratings (cont'd)<sup>1)</sup>

all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                        | Symbol                | Limi  | t Values | Unit | Conditions         |
|---------|--------------------------------------------------|-----------------------|-------|----------|------|--------------------|
|         |                                                  |                       | Min.  | Max.     |      |                    |
| Buck ou | utput voltage input VOUT                         |                       |       | I        |      |                    |
| 4.1.21  | Voltage                                          | V <sub>VOUT</sub>     | - 0.3 | 15       | V    | IFX80471SKV        |
| 4.1.22  | Voltage                                          | V <sub>VOUT</sub>     | - 0.3 | 6.8      | V    | IFX80471SKV50      |
| 4.1.23  | Current                                          | I <sub>VOUT</sub>     | _     | -        | V    | -                  |
| Compe   | nsation input COMP                               |                       |       |          |      |                    |
| 4.1.24  | Voltage                                          | $V_{\text{COMP}}$     | - 0.3 | 6.8      | V    | -                  |
| 4.1.25  | Current                                          | I <sub>COMP</sub>     | -     | -        | V    | -                  |
| Reset o | utput RO                                         |                       | -     |          |      | -                  |
| 4.1.26  | Voltage                                          | $V_{\sf RO}$          | - 0.3 | 6.8      | V    | -                  |
| 4.1.27  | Current                                          | I <sub>RO</sub>       | _     | -        | V    | limited internally |
| Frequer | ncy synchronization input SYNC                   |                       | -     |          |      | -                  |
| 4.1.28  | Voltage                                          | $V_{\rm SYNC}$        | - 0.3 | 6.8      | V    | -                  |
| 4.1.29  | Current                                          | I <sub>SYNC</sub>     | _     | -        | V    | -                  |
| Temper  | atures                                           |                       | -     | ł        | 1    |                    |
| 4.1.30  | Junction Temperature                             | $T_{J}$               | -40   | 150      | °C   | -                  |
| 4.1.31  | Storage temperature                              | T <sub>STG</sub>      | -50   | 150      | °C   | -                  |
| ESD Su  | sceptibility                                     |                       | -     | ł        | 1    |                    |
| 4.1.32  | ESD Resistivity Pin $V_{OUT}$                    | $V_{\text{ESD_VOUT}}$ | -1.5  | 1.5      | kV   | HBM <sup>2)</sup>  |
| 4.1.33  | ESD Resistivity all Pins except $V_{\text{OUT}}$ | V <sub>ESD</sub>      | -2    | 2        | kV   | HBM <sup>2)</sup>  |
| 4.1.34  | ESD Resistivity to GND                           | $V_{ESD}$             | -500  | 500      | V    | CDM <sup>3)</sup>  |

1) Not subject to production test, specified by design.

2) ESD susceptibility, HBM according to EIA/JESD 22-A114B

3) ESD susceptibility, Charged Device Model "CDM" EIA/JESD22-C101 or ESDA STM5.3.1

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



## 4.2 Functional Range

Table 1

| Pos.  | Parameter                                  | Symbol                    | Lin  | nit Values                          | Unit | Conditions                                    |
|-------|--------------------------------------------|---------------------------|------|-------------------------------------|------|-----------------------------------------------|
|       |                                            |                           | Min. | Max.                                |      |                                               |
| 4.2.1 | Supply Voltage Range                       | V <sub>VS</sub>           | 5    | 60                                  | V    | -                                             |
| 4.2.2 | Output voltage adjust range<br>IFX80471SKV | V <sub>OUT</sub>          | 7    | 15                                  | V    | IFX80471SKV                                   |
| 4.2.3 | Sense Resistor                             | R <sub>SENSE</sub>        | 10   | 47                                  | mΩ   | Calculation see<br>Chapter 7                  |
| 4.2.4 | PMOS, on+off delay                         | t <sub>on+off delay</sub> | -    | t <sub>min</sub> -300 <sup>1)</sup> | ns   | $t_{min}$ =<br>$V_{VOUT} / (V_{VS} * f_{SW})$ |
| 4.2.5 | Buck driver supply capacitor               | $C_{BDS}$                 | 220  | _                                   | nF   | -                                             |
| 4.2.6 | Buck inductance                            | L <sub>1</sub>            | 22   | 100                                 | μH   | _2)                                           |
| 4.2.7 | Buck output capacitor                      | $C_{OUT}$                 | 100  | -                                   | μF   | -                                             |
| 4.2.8 | Junction Temperature                       | Ti                        | -40  | 125                                 | °C   | _                                             |

1) A too high PMOS on+off delay might cause an instable output voltage

2) a recommended minimum value for  $L_1$  is 47µH

Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.



## 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

| Pos.  | Parameter                                 | Symbol             |      | Limit Values |      |     | Conditions     |  |
|-------|-------------------------------------------|--------------------|------|--------------|------|-----|----------------|--|
|       |                                           |                    | Min. | Тур.         | Max. |     |                |  |
| 4.3.1 | Junction to Soldering Point <sup>1)</sup> | R <sub>thJSP</sub> | -    | 50           | _    | K/W | -              |  |
| 4.3.2 | Junction to Ambient <sup>1)</sup>         | R <sub>thJA</sub>  | -    | 140          | -    | K/W | Footprint only |  |

1) Not subject to production test, specified by design.



## 5.1 Electrical Characteristics

#### **Electrical Characteristics: Power**

 $5V < V_{VS} < 48V$ ;  $T_j = -40$  °C to +125 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.  | Parameter                               | rameter Symbol Limit Values                                                |      | lues | Unit | Conditions |                                                                                                                                                                  |
|-------|-----------------------------------------|----------------------------------------------------------------------------|------|------|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                                         |                                                                            | Min. | Тур. | Max. |            |                                                                                                                                                                  |
| Curre | nt Consumption <sup>1)</sup> IFX80471SF | (V50                                                                       | -    |      |      |            |                                                                                                                                                                  |
| 5.1.1 | Current consumption of VS               | I <sub>VS</sub>                                                            | -    | 80   | 150  | μA         | $V_{\rm VS}$ = 48V;<br>PFM mode                                                                                                                                  |
|       |                                         |                                                                            | _    | 70   | 85   | μA         | $V_{VS} = 13.5V;$<br>PFM mode;<br>$T_i = 25 \text{ °C}$                                                                                                          |
| 5.1.2 | Current consumption of SI_ENABLE        | I <sub>SI_ENABLE</sub>                                                     | -    | 9    | 30   | μA         | $V_{VS} = 48V;$<br>$V_{SI\_ENABLE} = 48V;$<br>PFM mode                                                                                                           |
| 5.1.3 | Current consumption of VOUT             | I <sub>VOUT</sub>                                                          | _    | 95   | 130  | μA         | $V_{SI\_ENABLE} = L;$<br>$V_{VOUT} = 5.5V;$<br>$V_{VS}=13.5V;$<br>PFM mode;<br>$T_j = 25^{\circ}C$                                                               |
|       |                                         |                                                                            | _    | 140  | 220  | μA         | $V_{\text{SI\_ENABLE}} = \text{H};$<br>$V_{\text{VOUT}} = 5.5\text{V};$<br>$V_{\text{VS}} = 13.5\text{V};$<br>$V_{\text{SI}} > V_{\text{SI, high}};$<br>PFM mode |
| 5.1.4 | Current consumption of SI               | I <sub>SI</sub>                                                            | _    | 0.2  | 0.5  | μA         | $V_{SI\_ENABLE} = H;$<br>$V_{VS} = 13.5V;$<br>$V_{SI} = 10V;$<br>PFM mode                                                                                        |
| Curre | nt Consumption <sup>1)</sup> IFX80471SP | <v (variable<="" td=""><td>e)</td><td></td><td></td><td></td><td></td></v> | e)   |      |      |            |                                                                                                                                                                  |
| 5.1.5 | Current consumption of VS               | I <sub>VS</sub>                                                            | _    | 80   | 150  | μA         | $V_{\rm VS}$ = 48V;<br>$V_{\rm ENABLE}$ = H;<br>PFM mode;<br>$V_{\rm OUT} \ge 7V$                                                                                |
|       |                                         |                                                                            | _    | 70   | 85   | μA         | $V_{VS} = 13.5V;$<br>$V_{ENABLE} = H;$<br>PFM mode;<br>$T_j = 25 \text{ °C};$<br>$V_{OUT} \ge 7V$                                                                |
| 5.1.6 | Current consumption of VS               |                                                                            | -    |      | 2    | μA         | $V_{\text{ENABLE}} = 0V;$<br>$T_{\text{j}} < 105^{\circ}\text{C}$                                                                                                |
| 5.1.7 | Current consumption of ENABLE           | I <sub>EN</sub>                                                            | -    | 9    | 30   | μA         | $V_{\rm VS} = 48\rm V;$<br>$V_{\rm ENABLE} = \rm H;$                                                                                                             |

PFM mode



#### Electrical Characteristics: Power (cont'd)

 $5V < V_{VS} < 48V$ ;  $T_j = -40$  °C to +125 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                   | Symbol            |       | Limit Val | lues  | Unit | Conditions                                                                                                                                                                                                         |
|--------|-----------------------------|-------------------|-------|-----------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                             |                   | Min.  | Тур.      | Max.  |      |                                                                                                                                                                                                                    |
| 5.1.8  | Current consumption of VOUT | I <sub>VOUT</sub> | -     | 140       | 220   | μA   | $\begin{split} V_{\rm OUT} &= 8 \text{V}; \\ V_{\rm VS} &= 13.5 \text{V}; \\ V_{\rm ENABLE} &= \text{H}; \\ V_{\rm SI} &> V_{\rm SI, \ high}; \\ \text{PFM mode} \end{split}$                                      |
| 5.1.9  | Current consumption of SI   | I <sub>SI</sub>   | -     | 0.2       | 0.5   | μΑ   | $V_{VS} = 13.5V;$<br>$V_{ENABLE} = H;$<br>$V_{SI} = 10V;$<br>PFM mode;<br>$T_j = 25^{\circ}C$                                                                                                                      |
| 5.1.10 | Current consumption of FB   | I <sub>FB</sub>   | _     | 0.2       | 0.5   | μΑ   | $V_{VS}$ = 13.5V;<br>$V_{FB}$ = 1.25V;<br>$V_{ENABLE}$ = H;<br>PFM mode;<br>$T_j$ = 25°C                                                                                                                           |
| Buck ( | Controller                  |                   |       |           |       |      |                                                                                                                                                                                                                    |
| 5.1.11 | Output voltage              | V <sub>vout</sub> | 4.85  | 5.00      | 5.15  | V    | IFX80471SKV50;<br>$V_{VS}$ =13.5V& 48V;<br>PWM mode<br>$I_{OUT}$ = 0.5 to 2A;<br>$R_{SENSE}$ = 22m $\Omega$ ;<br>$R_{M1}$ = 0.25 $\Omega$ ;<br>$R_{L1}$ = 0.1 $\Omega$                                             |
|        |                             |                   | 4.75  | 5.00      | 5.25  | V    | IFX80471SKV50;<br>$V_{\rm VS}$ = 24V; PFM mode;<br>$I_{\rm OUT}$ = 15mA;<br>$R_{\rm SENSE}$ = 22m $\Omega$ ;<br>$R_{\rm M1}$ = 0.25 $\Omega$ ;<br>$R_{\rm L1}$ = 0.1 $\Omega$ ;                                    |
| 5.1.12 | FB threshold voltage        | $V_{\rm FB,th}$   | 1.225 | 1.25      | 1.275 | V    | IFX80471SKV                                                                                                                                                                                                        |
| 5.1.13 | Output voltage              | Dutput voltage    | 9.7   | 10.0      | 10.3  | V    | IFX80471SKV;<br>Calibrated divider, see<br>Chapter 7.2;<br>$V_{VS} = 13.5V \& 48V;$<br>$I_{OUT} = 0.5 \text{ to } 2A;$<br>PWM mode;<br>$R_{SENSE} = 22m\Omega;$<br>$R_{M1} = 0.25\Omega;$<br>$R_{L1} = 0.1\Omega;$ |
|        |                             |                   | 9.5   | 10.0      | 10.5  | V    | IFX80471SKV;<br>Calibrated divider, see<br>Chapter 7.2;<br>$V_{VS} = 24V;$<br>$I_{OUT} = 15mA;$<br>PFM mode;<br>$R_{SENSE} = 22m\Omega;$<br>$R_{M1} = 0.25\Omega;$<br>$R_{L1} = 0.1\Omega;$                        |



### Electrical Characteristics: Power (cont'd)

 $5V < V_{VS} < 48V$ ;  $T_j = -40$  °C to +125 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                             | Symbol                                          | L                              | imit Valu                          | es                             | Unit     | Conditions                                                                                                                               |
|--------|---------------------------------------|-------------------------------------------------|--------------------------------|------------------------------------|--------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                       |                                                 | Min.                           | Тур.                               | Max.                           |          |                                                                                                                                          |
| 5.1.14 | Buck output voltage adjust range      | V <sub>VOUT</sub>                               | $V_{\rm FB,th}$                | -                                  | 7                              | V        | IFX80471SKV, supplied by $V_{\rm S}$ only, complete current to supply the IC drawn from VS, no reset function <sup>2)</sup>              |
|        |                                       |                                                 | 7                              | -                                  | 15                             | V        | IFX80471SKV, current to supply the IC drawn from VS and VOUT, as specified <sup>2)</sup>                                                 |
| 5.1.15 | Buck output voltage accuracy          | V <sub>VOUT</sub>                               | 0.97 *<br>V <sub>OUT_nom</sub> | -                                  | 1.03 *<br>V <sub>OUT_nom</sub> |          | IFX80471SKV;<br>PWM mode <sup>2)</sup>                                                                                                   |
| 5.1.16 | Buck output voltage accuracy          | V <sub>VOUT</sub>                               | 0.95 *<br>V <sub>OUT_nom</sub> | -                                  | 1.05 *<br>V <sub>OUT_nom</sub> |          | IFX80471SKV,<br>PFM mode <sup>2)</sup>                                                                                                   |
| 5.1.17 | Line regulation                       | $ \Delta V_{\text{VOUT}} $                      | -                              | -                                  | 35                             | mV       | $IFX80471SKV50, \\ V_{\rm VS} = 9V \text{ to } 16V; \\ I_{\rm OUT} = 1A; \\ R_{\rm SENSE} = 22 \mathrm{m}\Omega; \\ \mathrm{PWM \ mode}$ |
|        |                                       |                                                 | -                              | -                                  | 50                             | mV       | IFX80471SKV50,<br>$V_{\rm VS}$ = 16V to 32V;<br>$I_{\rm OUT}$ = 1A;<br>$R_{\rm SENSE}$ = 22m $\Omega$ ;<br>PWM mode                      |
| 5.1.18 | Line regulation                       | ${\Delta V}_{ m VOUT}/{V}_{ m VOUT}$            | _                              | _                                  | 2.5                            | %        | IFX80471SKV,<br>$V_{VS}$ = 12V to 36V;<br>$V_{VOUT}$ =10V<br>$I_{OUT}$ = 1A;<br>$R_{SENSE}$ = 22m $\Omega$ ;<br>PWM mode                 |
| 5.1.19 | Load regulation                       | $\Delta V_{\rm VOUT}/$<br>$\Delta I_{\rm LOAD}$ | -                              | 40                                 | -                              | mV/<br>A | IFX80471SKV50;<br>$I_{\rm OUT}$ = 0.5A to 2A; $V_{\rm VS}$ = 5.8V<br>& 48V;<br>$R_{\rm SENSE}$ = 22m $\Omega$                            |
|        |                                       |                                                 | -                              | 8 *<br>V <sub>OUT_nom</sub><br>/ V | -                              | mV/<br>A | $IFX80471SKV; \\ I_{OUT} = 0.5 \text{ to } 2A; \\ V_{VS} = 13.5V \& 48V; \\ R_{SENSE} = 22 \text{m}\Omega$                               |
| 5.1.20 | Gate driver,<br>PMOS off              | $V_{\rm VS-}$<br>$V_{\rm GDRV}$                 | 0                              | -                                  | 0.2                            | V        | $ \begin{array}{l} V_{\rm ENABLE/Sl_ENABLE} = 5 \ {\rm V}; \\ C_{\rm BDS} = 220 \ {\rm nF}; \\ C_{\rm GDRV} = 4.7 {\rm nF} \end{array} $ |
| 5.1.21 | Gate driver,<br>PMOS on               | $V_{\rm VS-}$<br>$V_{\rm GDRV}$                 | 6                              | -                                  | 8.2                            | V        | $V_{\text{ENABLE/SI_ENABLE}} = 5 \text{ V};$ $C_{\text{BDS}} = 220 \text{ nF};$ $C_{\text{GDRV}} = 4.7 \text{ nF}^{3)}$                  |
| 5.1.22 | Gate driver,<br>UV lockout            | $V_{\rm VS-}V_{\rm BDS}$                        | 2.75                           | _                                  | 4                              | V        | Decreasing $(V_{\rm VS}-V_{\rm BDS})$ until GDRV is permanently at $VS$ level                                                            |
| 5.1.23 | Gate driver,<br>peak charging current | $I_{\rm GDRV}$                                  | -                              | 1                                  | -                              | A        | PMOS dependent; 2)                                                                                                                       |
| 5.1.24 | Gate driver, peak discharging current | I <sub>GDRV</sub>                               | -                              | 1                                  | -                              | A        | PMOS dependent; 2)                                                                                                                       |



#### Electrical Characteristics: Power (cont'd)

 $5V < V_{VS} < 48V$ ;  $T_j = -40$  °C to +125 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                               | Symbol                                           |                            | Limit Valu                     | imit Values. |     | Conditions                                                                                                                                         |
|---------|-----------------------------------------|--------------------------------------------------|----------------------------|--------------------------------|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                                         |                                                  | Min.                       | Тур.                           | Max.         |     |                                                                                                                                                    |
| 5.1.25  | Gate driver,<br>gate voltage, rise time | t <sub>r</sub>                                   | -                          | 45                             | 60           | ns  |                                                                                                                                                    |
| 5.1.26  | Gate driver,<br>gate voltage, fall time | t <sub>f</sub>                                   | -                          | 50                             | 65           | ns  |                                                                                                                                                    |
| 5.1.27  | Peak current limit threshold voltage    | $V_{\text{LIM}} = V_{\text{VS}} - V_{\text{CS}}$ | 50                         | 70                             | 90           | mV  |                                                                                                                                                    |
| 5.1.28  | Oscillator frequency                    | fosc                                             | 290                        | 360                            | 420          | kHz | PWM mode only                                                                                                                                      |
| 5.1.29  | Maximum duty cycle                      | $d_{MAX}$                                        | 100                        | -                              | -            | %   | PWM mode only                                                                                                                                      |
| 5.1.30  | Minimum on time                         | t <sub>MIN</sub>                                 | -                          | 220                            | 400          | ns  | PWM mode only                                                                                                                                      |
| 5.1.31  | SYNC capture range                      | $\Delta f_{ m sync}$                             | 250                        | -                              | 530          | kHz | PWM mode only                                                                                                                                      |
| 5.1.32  | SYNC trigger level high                 | V <sub>SYNC,h</sub>                              | 4.0                        | _                              | _            | V   | 2)                                                                                                                                                 |
| 5.1.33  | SYNC trigger level low                  | V <sub>SYNC,I</sub>                              | _                          | _                              | 0.8          | V   | 2)                                                                                                                                                 |
| Reset ( | Generator                               | ,-                                               |                            |                                |              |     |                                                                                                                                                    |
| 5.1.34  | Reset headroom                          | $V_{\rm RT, HEAD}$                               | 80                         | -                              | -            | mV  | $\begin{array}{l} IFX80471SKV50; \\ V_{OUT} \left( V_{S} \texttt{=} 6V, \right. \\ I_{LOAD} \texttt{=} \texttt{1A} ) \\ - V_{VOUT,RT} \end{array}$ |
| 5.1.35  | Reset threshold                         | $V_{\rm VOUT,RT}$                                | 4.5                        | 4.65                           | 4.8          | V   | IFX80471SKV50;<br>$V_{\rm VOUT}$ increasing/decreasin                                                                                              |
| 5.1.36  | Reset threshold hysteresis              | $\Delta V_{\rm VOUT,RT}$                         | -                          | 50                             | -            | mV  | IFX80471SKV50 2)                                                                                                                                   |
| 5.1.37  | Reset threshold                         | $V_{\rm FB,RT}$                                  | -                          | 1.12                           | -            | V   | IFX80471SKV;<br>$V_{VOUT}$ decreasing                                                                                                              |
|         |                                         |                                                  | -                          | 1.17                           | -            | V   | IFX80471SKV;<br>$V_{VOUT}$ increasing                                                                                                              |
| 5.1.38  | Reset output pull up resistor           | R <sub>RO</sub>                                  | 10                         | 20                             | 40           | kΩ  | IFX80471SKV50; Internally connected to $V_{\rm OUT}$                                                                                               |
| 5.1.39  | Reset output High voltage               | $V_{\rm RO,H}$                                   | 0.8 *<br>V <sub>VOUT</sub> | -                              | -            | V   | IFX80471SKV50;<br>$I_{\rm RO}$ = 0mA                                                                                                               |
| 5.1.40  | Reset output Low voltage                | V <sub>RO,L</sub>                                | -                          | 0.2                            | 0.4          | V   | $I_{\rm RO, L}$ = 1mA;<br>2.5V < $V_{\rm VOUT}$ < $V_{\rm RT}$                                                                                     |
|         |                                         |                                                  | -                          | 0.2                            | 0.4          | V   | $I_{\rm RO,L}$ = 0.2mA;<br>1V < $V_{\rm VOUT}$ < 2.5V                                                                                              |
| 5.1.41  | Reset delay time                        | t <sub>rd</sub>                                  | 17                         | 21                             | 25           | ms  | IFX80471SKV                                                                                                                                        |
|         |                                         |                                                  | 70                         | 82                             | 100          | ms  | IFX80471SKV50                                                                                                                                      |
| 5.1.42  | Reset reaction time                     | t <sub>rr</sub>                                  | _                          | -                              | 10           | μs  | 2)                                                                                                                                                 |
| Overvo  | Itage Lockout                           |                                                  |                            |                                |              |     |                                                                                                                                                    |
| 5.1.43  | Overvoltage threshold                   | $V_{\rm VOUT,  OV}$                              | -                          | V <sub>OUT_nom</sub><br>+ 100  | -            | mV  | IFX80471SKV50; $V_{\text{VOUT}}$ increasing                                                                                                        |
| 5.1.44  | Overvoltage threshold                   | $V_{\rm FB,OV}$                                  | -                          | V <sub>FB,th,nom</sub><br>+ 20 | -            | mV  | IFX80471SKV; $V_{\rm VOUT}$ increasing                                                                                                             |



#### Electrical Characteristics: Power (cont'd)

 $5V < V_{VS} < 48V$ ;  $T_j = -40$  °C to +125 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                 | Symbol                | Limit Values               |      |                   | Unit | Conditions                                                                      |
|---------|-------------------------------------------|-----------------------|----------------------------|------|-------------------|------|---------------------------------------------------------------------------------|
|         |                                           |                       | Min.                       | Тур. | Max.              |      |                                                                                 |
| ENABL   | _E Input                                  |                       |                            |      |                   |      |                                                                                 |
| 5.1.45  | Enable ON-threshold                       | $V_{\rm enable,ON}$   | 4.5                        | -    | -                 | V    |                                                                                 |
| 5.1.46  | Enable OFF-threshold                      | $V_{\rm enable, OFF}$ | _                          | _    | 0.8               | V    |                                                                                 |
| SI_EN/  | ABLE Input                                |                       | 1                          |      |                   |      | 1                                                                               |
| 5.1.47  | Enable ON-threshold                       | $V_{\rm enable,ON}$   | 4.5                        | -    | -                 | V    |                                                                                 |
| 5.1.48  | Enable OFF-threshold                      | $V_{\rm enable, OFF}$ | _                          | -    | 0.8               | V    |                                                                                 |
| SI_GN   | D Input                                   |                       | 4                          |      |                   |      |                                                                                 |
| 5.1.49  | Switch ON resistance                      | R <sub>SW</sub>       | 50                         | 100  | 230               | Ω    | $V_{\text{SI}_{\text{ENABLE}}}$ = 5V;<br>$I_{\text{SI}_{\text{GND}}}$ = 3mA     |
| Battery | y Voltage Sense                           |                       | -                          |      |                   |      |                                                                                 |
| 5.1.50  | Sense threshold                           | $V_{\rm SI,\ low}$    | 1.22                       | 1.25 | 1.28              | V    | $V_{VS}$ decreasing                                                             |
| 5.1.51  | Sense threshold                           | $V_{\rm SI, \ high}$  | -                          | 1.33 | -                 | V    | V <sub>VS</sub> increasing                                                      |
| 5.1.52  | Sense threshold hysteresis                | $V_{\rm SI,hys}$      | 30                         | 80   | 120               | mV   |                                                                                 |
| 5.1.53  | Sense output pull up resistor             | R <sub>SO</sub>       | 10                         | 20   | 40                | kΩ   | IFX80471SKV50;<br>Internally connected to $V_{\text{VOUT}}$                     |
| 5.1.54  | Sense out output High voltage             | V <sub>SO,H</sub>     | 0.8 *<br>V <sub>VOUT</sub> |      |                   | V    | I <sub>SO,H</sub> =0mA                                                          |
| 5.1.55  | Sense out output Low voltage              | V <sub>SO,L</sub>     |                            | 0.2  | 0.4               | V    | I <sub>SO,L</sub> = 1mA;<br>2.5V < V <sub>VOUT</sub> ; V <sub>SI</sub> < 1.13 V |
|         |                                           |                       |                            | 0.4  | V <sub>VOUT</sub> | V    | $I_{SOL}$ =0.2mA;<br>1V < $V_{VOUT}$ < 2.5V;<br>$V_{SI}$ < 1.13 V               |
| Therma  | al Shutdown                               |                       | •                          |      |                   |      |                                                                                 |
| 5.1.56  | Thermal shutdown junction temperature     | $T_{\rm jSD}$         | 150                        | 175  | 200               | °C   | 2)                                                                              |
| 5.1.57  | Temperature hysteresis                    | ΔΤ                    |                            | 30   |                   | К    | 2)                                                                              |
| 4) The  | deside a company as a company of the feat |                       |                            |      |                   |      |                                                                                 |

1) The device current measurements for  $I_{\rm VS}$  and  $I_{\rm FB}$  exclude MOSFET driver currents.

2) Not subject to production test - specified by design

3) For 4V <  $V_{\rm VS}$  < 6V:  $V_{\rm GDRV} \approx$  0V.





## 5.2 Typical Performance Characteristics

**Typical Performance Characteristics** 

Current Consumption  $I_{VS}$  versus Junction Temperature  $T_J$  (INH = ON),  $V_{VS}$  = 13.5 V







Current Consumption  $I_{VOUT}$  versus Junction Temperature  $T_J$  (INH = ON),  $V_{VOUT}$  = 5.5 V



Current Consumption  $I_{VOUT}$  vs. Junction Temperature  $T_J$  (INH = ON), VOUT = 10 V (IFX80471SKV)







Internal oscillator frequency  $f_{OSC}$  versus Junction Temperature  $T_i$ )

Minimum on time  $t_{MIN}$  (blanking) versus Junction Temperature  $T_{i}$ 



Peak current limit threshold voltage  $V_{\rm LIM}$  versus Junction Temperature  $T_{\rm j}$ 



Gate driver supply  $V_{\rm VS}$  -  $V_{\rm BDS}$ versus Junction Temperature  $T_{\rm i}$ 





1.14 V<sub>FB,RT</sub> V 1.13 1.12 1.11 1.10 1.09 1.08 1.07  $130 T_{j} 160$ -50 -20 10 40 70 100 °C

#### Lower Reset threshold $V_{\text{FB,RT}}$ versus Junction Temperature $T_i$ (IFX80471SKV)





# Lower Sense threshold $V_{\rm SI}$ , low versus Junction Temperature $T_{\rm i}$



# Output Voltage versus Load Current (IFX80471SKV50)





# Output voltage vs. Load Current (IFX80471SKV)





## 6 Detailed Circuit Description

In the following, the internal blocks of the IFX80471 are described in more detail. For selecting external components please refer to the section "Application Information" on Page 21.

## 6.1 **PFM/PWM Step-down regulator**

To meet also high requirements in terms of current consumption a special PFM (Pulse Frequency Modulation) -PWM (Pulse Width Modulation) control scheme for highest efficiency is implemented in the IFX80471 regulators. Under light load conditions the output voltage is able to increase slightly and at a certain threshold the controller jumps into PFM mode. In this PFM operation the PMOS is triggered with a certain on time (depending on input voltage, output voltage, inductance- and sense resistor value) whenever the buck output voltage decreases to the so called WAKE-threshold. The switching frequency of the step down regulator is determined in the PFM mode by the load current. It increases with increasing load current and turns finally to the fixed PWM frequency at a certain load current depending on the input voltage, current sense resistor and inductance. The diagram below shows the buck regulation circuit of the IFX80471.





The IFX80471 uses a slope-compensated peak current mode PWM control scheme in which the feedback or output voltage of the step down circuit and the peak current of the current through the PMOS are compared to form the OFF signal for the external PMOS. The ON-trigger is set periodically by the internal oscillator when acting in PWM mode and is given by the output of the WAKE-comparator when operating in PFM mode. The Multiplexer (MUX) is switched by the output of the MODE-detector which distinguishes between PFM and PWM by tracking the output voltage (go to PFM) and by tracking the gate trigger frequency (goto PWM). In PFM mode the peak current limit is reduced to prevent overshoots at the output of the buck regulator. In order to avoid a gate turn off signal due to the current peak caused by the parasitic capacitance of the catch diode the blanking filter is necessary. The blanking time is set internally to 200ns and determines (together with the PMOS turn on and turn off delay) the minimum duty cycle of the device. In addition to the PFM/PWM regulation scheme an overvoltage lockout and thermal protection are implemented to guarantee safe operation of the device and of the supplied application circuit.



#### **Detailed Circuit Description**

## 6.2 Battery voltage sense

To detect undervoltage conditions at the battery a sense comparator block is available within the IFX80471. The voltage at the SI input is compared to an internal reference of typ. 1.25V. The output of the comparator drives a NMOS structure giving a low signal at SO as soon as the voltage at SI decreases below this threshold. In the 5V fixed version an internal pull up resistor is connected from the drain of the NMOS to the output of the buck converter, in the variable version SO is open drain.

The sense in voltage divider can be switched to high impedance by a low signal at the SI\_ENABLE to avoid high current consumption to GND (IFX80471SKV50 only).

Of course the sense comparator can be used for any input voltage and does not have to be used for the battery voltage sense only.

## 6.3 Undervoltage Reset

The output voltage is monitored continuously by the internal undervoltage reset comparator. As soon as the output voltage decreases below the thresholds given in the characteristics the NPN structure pulls RO low (latched). In the 5V fixed version an internal pull up resistor is connected from the collector of the NPN to the output of the buck converter, in the variable version RO is open collector.

At power up RO is kept low until the output voltage has reached its reset threshold and stayed above this threshold for the power on reset delay time.



## 7 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

## 7.1 General

The IFX80471 step-down DC-DC controllers are designed primarily for use in industrial applications and offer a large flexibility in the input voltage range they can handle. Using an external P-MOSFET and current-sense resistor allows design flexibility and the improved efficiencies associated with high-performance P-channel MOSFETs. The unique, peak current-limited, PWM/PFM control scheme gives these devices excellent efficiency over wide load ranges, while drawing around 100µA current from the battery under no load condition. This wide dynamic range optimizes the IFX80471 for applications, where load currents can vary considerably as individual circuit blocks are turned on and off to conserve energy. Operation to a 100% duty cycle allows the lowest possible dropout voltage, maintaining operation during cold cranking. High switching frequencies and a simple circuit topology minimize PC board area and component costs.

## 7.2 Output voltage at adjustable version - feedback divider

The output voltage is sensed either by an internal voltage divider connected to the VOUT pin (IFX80471SKV50, fixed 5V version) or an external divider from the Buck output voltage to the FB pin (IFX80471SKV, adjustable version). The Vout pin has to be connected always to the Buck converter output regardless which output voltage for the adjustable version is desired.

To determine the resistors of the feedback divider for the desired output voltage  $V_{OUT}$  at the IFX80471SKV select  $R_{FB2}$  between 5k $\Omega$  and 500k $\Omega$  and obtain  $R_{FB1}$  with the following formula:

$$R_{FB1} = R_{FB2} \cdot \left(\frac{V_{OUT}}{V_{FB, th}} - 1\right)$$

 $V_{FB}$  is the threshold of the error amplifier with its value of typical 1.25V which shows that the output voltage can be adjusted in a range from 1.25V to 15V. However the integrated Reset function will only be operational if the output voltage level is adjusted to >7V.

Also the current consumption will be increased in PFM mode in the range between 1.25V and 7V.

## 7.3 SI\_Enable

Connecting SI\_ENABLE to 5V causes SI\_GND to have low impedance. Thus the SI comparator is in operation and can be used to monitor the battery voltage. SO output signal is valid. Connecting SI\_ENABLE to GND causes SI\_GND to have high impedance. Thus the SI comparator is not able to monitor the battery voltage. SO output signal is invalid.



## 7.3.1 Battery sense comparator - voltage divider

The formula to calculate the resistor divider for the sense comparator is basically the same as for the feedback divider in section before. With the selected resistor  $R_{Sl2}$ , the desired threshold of the input voltage  $V_{IN, UV}$  and the lower sense threshold  $V_{SI, Iow}$  the resistor  $R_{SI1}$  is given to:

$$R_{SI1} = R_{SI2} \cdot \left(\frac{V_{IN, UV}}{V_{SI, low}} - 1\right)$$

For high accuracy and low ohmic resistor divider values the on-resistance of the SI\_GND NMOS (typ. 100 $\Omega$ ) has to be added to R<sub>SI2</sub>.

## 7.4 Undervoltage reset - delay time

The diagram below shows the typical behavior of the reset output in dependency on the input voltage  $V_{IN}$ , the output voltage  $V_{VOUT}$  or  $V_{FB}$ .



#### Figure 4 Reset timing

### 7.5 100% duty-cycle operation and dropout

The IFX80471 operates with a duty cycle up to 100%. This feature allows to operate with the lowest possible drop voltage at low battery voltage as it occurs at cold cranking. The MOSFET is turned on continuously when the supply voltage approaches the output voltage level, conventional switching regulators with less than 100% duty cycle would fail in that case.



The drop- or dropout voltage is defined as the difference between the input and output voltage levels when the input is low enough to drop the output out of regulation. Dropout depends on the MOSFET drain-to-source on-resistance, the current-sense resistor and the inductor series resistance. It is proportional to the load current:

 $V_{drop} = I_{LOAD} \cdot (R_{DS(ON)PMOS} + R_{SENSE} + R_{INDUCTANCE})$ 

## 7.6 SYNC Input and Frequency Control

The IFX80471's internal oscillator is set for a fixed PWM switching frequency of 360kHz or can be synchronized to an external clock at the SYNC pin. When the internal clock is used SYNC has to be connected to GND. SYNC is a negative-edge triggered input that allows synchronization to an external frequency ranging between 270kHz and 530kHz. When SYNC is clocked by an external signal, the converter operates in PWM mode until the load current drops below the PWM to PFM threshold. Thereafter the converter continues operation in PFM mode.

## 7.7 Shutdown Mode

Connecting ENABLE to GND places the IFX80471SKV in shutdown mode. In shutdown, the reference, control circuitry, external switching MOSFET, and the oscillator are turned off and the output falls to 0V. Connect ENABLE to voltages higher than 4.5V for normal operation. As this input operates analogue way the voltage applied at this pin should have a slope of 0.5V/3µs as a minimum requirement to avoid undefined states within the device.

### 7.8 Buck converter circuit

A typical choice of external components for the buck converter circuit is given in **Figure 5** and **Figure 6**. For basic operation of the buck converter the input capacitors  $C_{IN1}$ ,  $C_{IN2}$ , the driver supply capacitor  $C_{BDS}$ , the sense resistor  $R_{SENSE}$ , the PMOS device, the catch diode D1, the inductance L1 and the output capacitor  $C_{OUT}$  are necessary. In addition for low electromagnetic emission a Pi-filter at the input and/or a small resistor in the path between GDRV and the gate of the PMOS may be necessary.

### 7.8.1 Buck inductance (L1) selection in terms of ripple current

The internal PWM/PFM control loop includes a slope compensation for stable operation in PWM mode. This slope compensation is optimized for inductance values of  $47\mu$ H and Sense resistor values of  $47m\Omega$  for the 5V output voltage versions. When choosing an inductance different from  $47\mu$ H the Sense resistor has to be changed also:

$$\frac{R_{SENSE}}{L1} = (0,5...1,0) \times 10^{3} \frac{\Omega}{H}$$

Increasing this ratio above 1000  $\Omega$ /H may result in sub harmonic oscillations as well-known for peak current mode regulators without integrated slope compensation.

To achieve the same effect of slope compensation in the adjustable voltage version also the inductance in  $\mu$ H is given by



$$\left(2,0 \times 10^{-4} \cdot \frac{\mathrm{H}}{\mathrm{V}\Omega} \cdot \mathrm{V}_{\mathrm{OUT}} \cdot \mathrm{R}_{\mathrm{SENSE}}\right) < L1 < \left(4,0 \times 10^{-4} \cdot \frac{\mathrm{H}}{\mathrm{V}\Omega} \cdot \mathrm{V}_{\mathrm{OUT}} \cdot \mathrm{R}_{\mathrm{SENSE}}\right)$$

The inductance value determines together with the input voltage, the output voltage and the switching frequency the current ripple which occurs during normal operation of the step down converter. This current ripple is important for the all over ripple at the output of the switching converter.

$$\Delta I = \frac{(V_{IN} - V_{OUT}) \cdot V_{OUT}}{f_{SW} \cdot V_{IN} \cdot L1}$$

In this equation  $f_{sw}$  is the actual switching frequency of the device, given either by the internal oscillator or by an external source connected to the SYNC pin. When picking finally the inductance of a certain supplier (Epcos, Coilcraft etc.) the saturation current has to be considered. The saturation current value of the desired inductance has to be higher than the maximum peak current which can appear in the actual application.

### 7.8.2 Determining the current limit

The peak current which the buck converter is able to provide is determined by the peak current limit threshold voltage  $V_{LIM}$  and the sense resistor  $R_{SENSE}$ . With a maximum peak current given by the application ( $I_{PEAK}$ ,  $PWM^{=}I_{LOAD}$ +0.5 $\Delta I$ ) the sense resistor is calculated to

$$R_{\text{SENSE}} = \frac{V_{\text{LIM}}}{2 \cdot I_{\text{PEAK}, \text{PWM}}}$$

The equation above takes account for the foldback characteristic of the current limit as shown in the figures 'Output Voltage versus Load Current' on page 17/18 by introducing a factor of 2. It must be assured by correct dimensioning of  $R_{SENSE}$  that the load current doesn't reach the foldback part of the characteristic curve.

### 7.8.3 **PFM and PWM thresholds**

The crossover thresholds PFM to PWM and vice versa strongly depend on the input voltage  $V_{IN}$ , the Buck converter inductance L1, the sense resistor value  $R_{SENSE}$  and the turn on and turn off delays of the external PMOS.

## 7.8.4 Buck output capacitor (C<sub>OUT</sub>) selection:

The choice of the output capacitor effects straight to the minimum achievable ripple which is seen at the output of the buck converter. In continuous conduction mode the ripple of the output voltage can be estimated by the following equation:

$$\mathbf{V}_{\mathsf{Ripple}} = \Delta \mathbf{I} \cdot \left( \mathbf{R}_{\mathsf{ESRCOUT}} + \frac{1}{8 \cdot \mathbf{f}_{\mathsf{SW}} \cdot \mathbf{C}_{\mathsf{OUT}}} \right)$$