# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# InnoSwitch3-Pro Family



# Digitally Controllable Off-Line CV/CC QR Flyback Switcher IC with Integrated High-Voltage MOSFET, Synchronous Rectification and FluxLink Feedback

# **Product Highlights**

#### Digitally Controlled via I<sup>2</sup>C Interface

- Dynamic adjustment of power supply voltage and current
- Telemetry for power supply status and fault monitoring
- Comprehensive set of configurable protection features

#### **Highly Integrated, Compact Footprint**

- Multi-mode Quasi-Resonant (QR) / DCM / CCM flyback controller, 650 V or 725 V MOSFET, secondary-side sensing and synchronous rectifier driver
- Optimized efficiency across line and load range
- Integrated FluxLink<sup>™</sup>, HIPOT-isolated, feedback link
- Instantaneous transient response
- Drives low-cost N-channel MOSFET series load switch
- Integrated 3.6 V supply for external MCU

#### EcoSmart<sup>™</sup> – Energy Efficient

- Less than 30 mW no-load including line sense and MCU
- Enables power supply designs that easily comply with all global energy efficiency regulations
- Low heat dissipation

#### Advanced Protection / Safety Features

- Input voltage monitoring with accurate brown-in/brown-out and overvoltage protection
- Output OV/UV fault detection with independently configured responses
- Secondary FET / diode short protection
- Open SR FET gate detection
- Hysteretic thermal shutdown
- · Programmable watchdog timer for system faults

# Full Safety and Regulatory Compliance

- Reinforced insulation
- Isolation voltage >4000 VAC
- 100% production HIPOT compliance testing
- UL1577 and TUV (EN60950) safety approved

# Green Package

Halogen free and RoHS compliant

#### Applications

- High efficiency USB PD 3.0 + PPS/QC adapters
- Multiprotocol adapters including QuickCharge, AFC, FCP, SCP
- Direct-charge mobile device chargers
- Multi-chemistry tool and general purpose battery chargers
- · Adjustable CV and CC LED ballast

# Description

The InnoSwitch<sup>™</sup>3-Pro series family of ICs dramatically simplifies the development and manufacturing of fully programmable, highly efficient power supplies, particularly those in compact enclosures. The universal I<sup>2</sup>C interface enables dynamic control of output voltage and current along with many configurable features. Telemetry provides reporting of programmed features and fault modes.



Figure 1. Typical Application.



Figure 2. High Creepage, Safety-Compliant InSOP-24D Package.

#### **Output Power Table<sup>1</sup>**

|                        | 230 VAC              | C ± 15%                    | 85-265 VAC                                      |      |  |
|------------------------|----------------------|----------------------------|-------------------------------------------------|------|--|
| Product <sup>4,5</sup> | Adapter <sup>2</sup> | Open<br>Frame <sup>3</sup> | Adapter <sup>2</sup> Open<br>Frame <sup>3</sup> |      |  |
| INN3365C/3375C         | 25 W                 | 30 W                       | 22 W                                            | 25 W |  |
| INN3366C/3376C         | 35 W                 | 40 W                       | 27 W                                            | 36 W |  |
| INN3377C               | 40 W                 | 45 W                       | 36 W                                            | 40 W |  |
| INN3367C               | 45 W                 | 50 W                       | 40 W                                            | 45 W |  |
| INN3368C               | 55 W                 | 65 W                       | 50 W                                            | 55 W |  |

Table 1. Output Power Table.

Notes:

- Maximum output power is dependent on the design, with maximum IC package temperature kept <125 °C.</li>
- Minimum continuous power in a typical non-ventilated enclosed typical size adapter measured at 40 °C ambient.
- 3. Minimum peak power capability.

4. C Package: InSOP-24D.

INNxx6xC - 650 V MOSFET, INNxx7xC - 725 V MOSFET.

InnoSwitch3-Pro devices are ideal for AC/DC power supply applications where fine (10 mV, 50 mA) output voltage and current adjustment are necessary. Typical implementations comprise a system microprocessor or dedicated microcontroller with an I<sup>2</sup>C port that is used to configure, control and supervise operation of the power sub-system. The uVCC pin provides a bias supply for the microprocessor in stand-alone implementations such as USB PD adapters and chargers.



Figure 3. Primary Controller Block Diagram.



Figure 4. Secondary Controller Block Diagram.



# **Pin Functional Description**

#### ISENSE (IS) Pin (Pin 1)

Connection to the power supply return output terminals. An external current sense resistor should be connected between this and the SECONDARY GROUND pin.

#### SECONDARY GROUND (GND) (Pin 2)

GND for the secondary IC. Note this is not the power supply output GND due to the presence of the sense resistor between this and the ISENSE pin.

#### NC Pin (Pin 3)

Leave open. Should not be connected to any other pins.

#### SECONDARY BYPASS (BPS) Pin (Pin 4)

It is the connection point for an external bypass capacitor for the secondary IC supply.

#### I<sup>2</sup>C Clock (SCL) Pin (Pin 5)

 $\mathrm{I}^2\mathrm{C}$  serial communication protocol clock line sourced by the Bus master (max 700 kHz).

#### I<sup>2</sup>C Serial Data (SDA) Pin (Pin 6)

 $\rm I^2C$  serial communication protocol data line sourced by the Bus master (max 700 kHz).

#### External VCC Supply (uVCC) Pin (Pin 7)

This is a 3.6 V supply for an external controller.

#### VBUS Series Switch Drive and Load Discharge (VB/D) Pin (Pin 8)

VBUS enable and driver for NMOS gate for VOUT to VBUS pass MOSFETs. This pin can also be used to discharge output load voltage.

#### SYNCHRONOUS RECTIFIER DRIVE (SR) Pin (Pin 9)

Gate driver output and connection to external SR FET gate terminal.

# OUTPUT VOLTAGE (VOUT) Pin (Pin 10)

Connected directly to the output voltage providing current for the secondary IC and sense for output voltage regulation. Also active pull-down current source for minimum load.

#### FORWARD (FWD) Pin (Pin 11)

The connection point to the switching node of the transformer output winding providing information on the primary switch timing plus providing power for the secondary IC when  $V_{out}$  is below a threshold value.



Figure 5. Pin Configuration.

#### NC Pin (Pin 12)

Leave open. Should not be connected to any other pins.

# UNDER/OVER INPUT VOLTAGE (V) Pin (Pin 13)

A high-voltage pin connected to the AC or DC side of the input bridge for detecting under and overvoltage conditions at the power supply input. When connected to the AC side of the bridge, a high-voltage switch is opened when not sensing to reduce power consumption. This pin should be tied to GND to disable UV/OV protection.

#### PRIMARY BYPASS (BPP) Pin (Pin 14)

It is the connection point for an external bypass capacitor for the primary IC supply. This is also the ILIM selection pin for choosing standard ILIM or ILIM+1.

#### NC Pin (Pin 15)

Leave open. Should not be connected to any other pins.

#### SOURCE (S) Pin (Pin 16-19)

These pins are the power MOSFET source connection. It is also ground reference for primary BYPASS pin.

#### DRAIN (D) Pin (Pin 24)

This pin is the power MOSFET drain connection.



# InnoSwitch3-Pro Functional Description

The InnoSwitch3-Pro combines a high-voltage power MOSFET switch, along with both primary-side and secondary-side controllers in one device.

The architecture incorporates a novel inductive coupling feedback scheme using the package lead frame and bond wires to provide a safe, reliable, and low-cost means to communicate accurate direct sensing of the output voltage and output current on the secondary IC to the primary IC.

The primary controller on InnoSwitch3-Pro is a Quasi-Resonant (QR) flyback controller that has the ability to operate in continuous conduction mode (CCM). The controller uses both variable frequency and variable current control schemes. The primary controller consists of a frequency jitter oscillator; a receiver circuit magnetically coupled to the secondary controller, a current limit controller, 5 V regulator on the PRIMARY BYPASS pin, audible noise reduction engine for light load operation, bypass overvoltage detection circuit, a lossless input line sensing circuit, current limit selection circuitry, over-temperature protection, leading edge blanking, secondary output diode/SR FET short protection circuit and a 650 V / 725 V power MOSFET.

The InnoSwitch3-Pro secondary controller consists of a transmitter circuit that is magnetically coupled to the primary receiver, an  $I^2C$  interface to control power supply parameters and telemetry functions, a 4.4 V regulator on the SECONDARY BYPASS pin, synchronous rectifier MOSFET driver, QR mode circuit, oscillator and timing functions, and a host of integrated protection features.

Figure 3 and Figure 4 show the functional block diagrams of the primary and secondary controller with the most important features.

#### **Primary Controller**

InnoSwitch3-Pro has variable frequency QR controller plus CCM/CrM/ DCM operation for enhanced efficiency and extended output power capability.

#### **PRIMARY BYPASS Pin Regulator**

The PRIMARY BYPASS pin has an internal regulator that charges the PRIMARY BYPASS pin capacitor to V<sub>BPP</sub> by drawing current from the DRAIN pin whenever the power MOSFET is off. The PRIMARY BYPASS pin is the internal supply voltage node. When the power MOSFET is on, the device operates from the energy stored in the PRIMARY BYPASS pin capacitor.

In addition, a shunt regulator clamps the PRIMARY BYPASS pin voltage to  $V_{SHUNT}$  when current is provided to the PRIMARY BYPASS pin through an external resistor. This allows the InnoSwitch3-Pro to be powered externally through a bias winding, decreasing the no-load consumption to less than 30 mW in a 5 V output design.

#### **Primary Bypass ILIM Programming**

InnoSwitch3-Pro ICs allows the user to adjust current limit (ILIM) settings through the selection of the PRIMARY BYPASS pin capacitor value. A ceramic capacitor can be used.

There are 2 selectable capacitor sizes - 0.47  $\mu\text{F}$  and 4.7  $\mu\text{F}$  for setting standard and increased ILIM settings respectively.

#### **Primary Bypass Undervoltage Threshold**

The PRIMARY BYPASS pin undervoltage circuitry disables the power MOSFET when the PRIMARY BYPASS pin voltage drops below ~4.5 V (V<sub>BPP</sub> - V<sub>BP(H)</sub>) in steady-state operation. Once the PRIMARY BYPASS pin voltage falls below this threshold, it must rise to V<sub>BP</sub> to re-enable turn-on of the power MOSFET.

#### **Primary Bypass Output Overvoltage Function**

The PRIMARY BYPASS pin has a latching OV protection feature. A Zener diode in parallel with the resistor in series with the PRIMARY BYPASS pin capacitor is typically used to detect an overvoltage on the primary bias winding and activate the protection mechanism. In the event that the current into the PRIMARY BYPASS pin exceeds ISD, the device will latch-off or disable the power MOSFET switching for a time  $t_{AR(OFF)'}$  after which time the controller will restart and attempt to return to regulation.

VOUT OV protection is also included as an integrated feature on the secondary controller.

#### **Over-Temperature Protection**

The thermal shutdown circuitry senses the primary MOSFET die temperature. The threshold is set to  $T_{\rm sd}$  with either a hysteretic or latch-off response.

Hysteretic response: If the die temperature rises above the threshold, the power MOSFET is disabled and remains disabled until the die temperature falls by  $T_{\text{SD(H)}}$  at which point switching is re-enabled. A large amount of hysteresis is provided to prevent over-heating of the PCB due to a continuous fault condition.

Latch-off response: If the die temperature rises above the threshold the power MOSFET is disabled. The latching condition is reset by bringing the PRIMARY BYPASS pin below V\_{BPP(RESET)} or by going below the UNDER/OVER INPUT VOLTAGE pin UV ( $I_{\rm UV}$ ) threshold.



Figure 6. Normalized Primary Current vs. Frequency.



#### **Current Limit Operation**

The primary-side controller has a current limit threshold ramp that is inversely proportional to the time from the end of the previous primary switching cycle (i.e. from the time the primary MOSFET turns off at the end of a switching cycle).

This characteristic produces a primary current limit that increases as the switching frequency (load) increases (Figure 6).

This algorithm enables the most efficient use of the primary switch with the benefit that this algorithm responds to digital feedback information immediately when a feedback switching cycle request is received.

At high load, switching cycles have a maximum current approaching 100%  $I_{\rm LIM}$ . This gradually reduces to 30% of the full current limit as load decreases. Once 30% current limit is reached, there is no further reduction in current limit (since this is low enough to avoid audible noise). The time between switching cycles will continue to increase as load reduces.

#### Jitter

The normalized current limit is modulated between 100% and 95% at a modulation frequency of  $f_{\rm M}$  this results in a frequency jitter of ~7 kHz with average frequency of ~100 kHz.

#### Auto-Restart

In the event a fault condition occurs (such as an output overload, output short-circuit, or external component/pin fault), the InnoSwitch3-Pro enters auto-restart (AR) or latches off. The latching condition is reset by bringing the PRIMARY BYPASS pin below ~ 3 V or by going below the UNDER/OVER INPUT VOLTAGE pin UV ( $I_{UV}$ ) threshold.

In auto-restart, switching of the power MOSFET is disabled for  $t_{\mbox{\tiny AR(OFF)}}$ . There are 2 ways to enter auto-restart:

- 1. Continuous secondary requests at above the overload detection frequency (~110 kHz) for longer than 82 ms ( $t_{_{AR}}$ ).
- 2. No requests for switching cycles from the secondary for  $> t_{AR(SK)}$ .

The second is included to ensure that if communication is lost, the primary tries to restart. Although this should never be the case in normal operation, it can be useful when system ESD events (for example) causes a loss of communication due to noise disturbing the secondary controller. The issue is resolved when the primary restarts after an auto-restart off-time.

The first auto-restart off-time is short ( $t_{AR(OFF)SH}$ ). This short auto-restart time is to provide quick recovery under fast reset conditions. The short auto-restart off-time allows the controller to quickly check to determine whether the auto-restart condition is maintained beyond  $t_{AR(OFF)SH}$ .

The auto-restart is reset as soon as an AC reset occurs.

#### SOA Protection

In the event that there are two consecutive cycles where the  $I_{\rm LIM}$  is reached within ~500 ns (the blanking time + current limit delay time), the controller will skip 2.5 cycles or ~25  $\mu s$  (based on full frequency of 100 kHz). This provides sufficient time for the transformer to reset with large capacitive loads without extending the start-up time.

#### Input Line Voltage Monitoring

The UNDER/OVER INPUT VOLTAGE pin is used for input undervoltage and overvoltage sensing and protection.

A 4 M $\Omega$  resistor is tied between the high-voltage DC bulk capacitor after the bridge (or to the AC side of the bridge rectifier for fast AC reset) and the UNDER/OVER INPUT VOLTAGE pin to enable this functionality. This function can be disabled by shorting the UNDER/ OVER INPUT VOLTAGE pin to primary GND.

At power-up, after the primary bypass capacitor is charged and the ILIM state is latched, and prior to switching, the state of the UNDER/ OVER INPUT VOLTAGE pin is checked to confirm that it is above the brown-in and below the overvoltage shutdown thresholds.

In normal operation, if the UNDER/OVER INPUT VOLTAGE pin current falls below the brown-out threshold and remains below brown-in for longer than  $t_{\rm uv}$ , the controller enters auto-restart. Switching will only resume once the UNDER/OVER INPUT VOLTAGE pin current is above the brown-in threshold.

In the event that the UNDER/OVER INPUT VOLTAGE pin current is above the overvoltage threshold, the controller will also enter auto-restart. Again, switching will only resume once the UNDER/ OVER INPUT VOLTAGE pin current has returned to within its normal operating range.

The input line UV/OV function makes use of a internal high-voltage (V<sub>v</sub>) MOSFET on the UNDER/OVER INPUT VOLTAGE pin to reduce power consumption. The controller samples the input line at light load conditions when the time between switching cycles is 50  $\mu$ sec or more. At >50  $\mu$ sec between switching cycles, the high-voltage MOSFET will remain on making sensing continuous.

# Primary-Secondary Handshake

At start-up, the primary-side initially switches without any feedback information (this is very similar to the operation of a standard TOPSwitch<sup>™</sup>, TinySwitch<sup>™</sup> or LinkSwitch<sup>™</sup> controllers).

If no feedback signals are received during the auto-restart on-time  $(t_{AR})$ , the primary goes into auto-restart mode. Under normal conditions, the secondary controller will power-up via the FORWARD pin or from the OUTPUT VOLTAGE pin and take over control. From this point onwards the secondary controls switching.





Figure 7. Primary-Secondary Handshake Flow Chart.

If the primary controller stops switching or does not respond to cycle requests from the secondary during normal operation (when the secondary has control), the handshake protocol is initiated to ensure that the secondary is ready to assume control once the primary begins to switch again. An additional handshake is also triggered if the secondary detects that the primary is providing more cycles than were requested.

The most likely event that could require an additional handshake is when the primary stops switching as the result of a momentary line brown-out event. When the primary resumes operation, it will default to a start-up condition and attempt to detect handshake pulses from the secondary. If secondary does not detect that the primary responds to switching requests for 6 consecutive cycles, or if the secondary detects that the primary is switching without cycle requests for 6 or more consecutive cycles, the secondary controller will initiate a second handshake sequence. This provides additional protection against cross-conduction of the SR FET while the primary is switching. This protection mode also prevents an output overvoltage condition in the event that the primary is reset while the secondary is still in control.

#### Wait and Listen

When the primary resumes switching after initial power-up recovery from an input line voltage fault (UV or OV) or an auto-restart event, it will assume control and require a successful handshake to relinquish control to the secondary controller.

As an additional safety measure the primary will pause for an auto-restart on-time period,  $t_{AR}$  (~82 ms), before switching. During this "wait" time, the primary will "listen" for secondary requests. If it sees two consecutive secondary requests, separated by ~30 ms, the primary will infer secondary control and begin switching in slave mode. If no pulses occur during the  $t_{AR}$  "wait" period, the primary will begin switching under primary control until handshake pulses are received.

#### **Audible Noise Reduction Engine**

The InnoSwitch3-Pro features an active audible noise reduction mode whereby the controller (via a "frequency skipping" mode of operation) avoids the resonant band (where the mechanical structure of the power supply is most likely to resonate – increasing noise amplitude) between 7 kHz and 12 kHz - 142  $\mu$ s and 83  $\mu$ s. If a secondary controller switch request occurs within this time window from the last conduction cycle, the gate drive to the power MOSFET is inhibited.

#### **Secondary Controller**

As shown in the block diagram in Figure 4, the IC is powered through regulator 4.4 V block by either VOUT or FW connections to the SECONDARY BYPASS pin. The SECONDARY BYPASS pin is connected to an external decoupling capacitor and fed internally from the regulator block.

The FORWARD pin also connects to the negative edge detection block used for both handshaking and timing to turn on the SR FET connected to the SYNCHRONOUS RECTIFIER DRIVE pin. The FORWARD pin is used to sense when to turn off the SR FET in discontinuous mode operation when the voltage across the FET on resistance drops below the  $V_{SR(TH)}$  threshold.

In continuous conduction mode (CCM) operation of the SR FET is turned off when the feedback pulse is sent to demand the next switching cycle, providing excellent synchronous operation, free of any overlap for the FET turn-off while operating in continuous mode.

The output voltage is regulated on the VOUT pin and defaults to 5 V at start-up.

The external current sense resistor connected between ISENSE and SECONDARY GROUND pins regulates the output current in constant current regulator mode.



#### **Programmable Voltage and Current**

The operating voltage and current set points are set fully programmable through I<sup>2</sup>C interface. The output voltage is fully user programmable with a range from 3 V to 24 V. The fast response feedback loop of the IC features 10 mV ( $\Delta V_{OUT}$ ) voltage change resolution. The programmable current set point features 20% to 100% operating range, with a programming step size of 0.8% of full scale current. Below 5 V and for load current less than 50 mA, voltage command step size of 10 mV may result in non-montonicity since operating frequency is very low.

#### Internal uVCC Generation, Bus Switch Driver and Discharge

The internal LDO generates 3.6 V uVCC for MCU which simplifies the system design. InnoSwitch3-Pro also has an internal driver that guarantees turn-on of an n-channel MOSFET series bus switch with source voltage as high as 24 V. The VB/D pin which enables the bus switch is also configurable as the discharge path for the load.

#### **Programmable Protections**

User programmable protection features include output undervoltage (UV) and overvoltage (OV) protection and over-temperature protection. The UV/OV thresholds are dynamically programmable. Users can program three responses to these protections, including auto-restart, latch-off and no-response. An auto-restart (AR) or latch-off (LO) response does not inherently open the series bus switch. The I<sup>2</sup>C master must send a command to open it if this is the desired behavior.

The secondary controller also features generation of an interrupt signal if one or more of the faults is detected. The SCL pin is pulled down for ~55  $\mu s$  to generate an interrupt for MCU.

In the case when the MCU loses communication with the secondary controller, a watchdog timer triggers a reset to reassert a safe 5 V condition and opens the series bus switch.

#### **Telemetry Feature**

The controller communicates to the MCU to report back the status of the power supply. Output voltage and current is measured by internal ADC and available to MCU through  $I^2C$ . The telemetry features also covers CV, CC and constant power set points, OV/UV thresholds, all protection settings, interrupt status, and complete fault status.

#### **Minimum Off-Time**

The secondary controller initiates a cycle request using the inductiveconnection to the primary. The maximum frequency of secondarycycle requests is limited by a minimum cycle off-time of  $t_{OFF(MIN)}$ . This is in order to ensure that there is sufficient reset time after primary conduction to deliver energy to the load.

#### **Maximum Switching Frequency**

The maximum switch-request frequency of the secondary controller is  $\boldsymbol{f}_{_{\text{SREO}}}.$ 



Figure 8. Intelligent Quasi-Resonant Mode Switching.



#### **Frequency Soft-Start**

At start-up the primary controller is limited to a maximum switching frequency of  $\rm f_{sw}$  and 70% of the maximum programmed current limit (at  $\rm f_{SREO}$  operation).

After hand-shake is completed the secondary controller linearly ramps up the switching frequency from  $f_{_{SW}}$  to  $f_{_{SREQ}}$  over the  $t_{_{SS(RAMP)}}$  time period.

In the event of a short-circuit or overload at start-up, the device will move directly into CC (constant-current) mode. The device will go into auto-restart (AR), if the output voltage does not rise above the 3.6 V before the expiration of the soft start timer ( $t_{\rm SS(RAMP)}$ ) after handshake has occurred.

If the output voltage reaches regulation within the  $t_{\rm SS(RAMP)}$  time period, the frequency ramp is immediately aborted and the secondary controller is permitted to go full frequency. This will allow the controller to maintain regulation in the event of a sudden transient loading soon after regulation is achieved. The frequency ramp will only be aborted if quasi-resonant-detection programming has already occurred.

#### **Maximum Secondary Inhibit Period**

Secondary requests to initiate primary switching are inhibited to maintain operation below maximum frequency and ensure minimum off-time. Besides these constraints, secondary-cycle requests are also inhibited during the "ON" time cycle of the primary switch (time between the cycle request and detection of FORWARD pin falling edge). The maximum time-out in the event that a FORWARD pin falling edge is not detected after a cycle requested is ~30  $\mu$ s.

#### **Output Voltage Weak Bleeder**

In the event that the sensed voltage on the OUTPUT VOLTAGE pin is 2% higher than the regulation threshold, a bleed current of ~2.5 mA (3 mA max) is applied on the OUTPUT VOLTAGE pin (weak bleed). The current sink on the OUTPUT VOLTAGE pin is intended to discharge the output voltage after momentary overshoot events. The secondary does not relinquish control to the primary during this mode of operation.

#### SECONDARY BYPASS Pin Overvoltage Protection

The InnoSwitch3-Pro secondary controller features a SECONDARY BYPASS pin OV feature similar to PRIMARY BYPASS pin OV feature. When the secondary is in control, in the event that the SECONDARY BYPASS pin current exceeds  $I_{\text{BPS}(SD)}$  the secondary will send a command to the primary to initiate an auto-restart off-time  $(t_{\text{AR(OFF)}})$  or latch-off.

#### **SR Disable Protection**

In each cycle SR is only engaged if a set cycle was requested by the secondary controller and the negative edge is detected on the FORWARD pin. In the event that the voltage on the ISENSE pin exceeds approximately 3 times the CC threshold, the SR FET drive is disabled until the surge current has diminished to nominal levels.

#### SR Static Pull-Down

To ensure that the SR gate is held low when the secondary is not in control, the SYNCHRONOUS RECTIFIER DRIVE pin has a nominally "ON" device to pull the pin low and reduce any voltage on the SR gate due to capacitive coupling from the FORWARD pin.

#### **Open SR Protection**

In order to protect against an open SYNCHRONOUS RECTIFIER DRIVE pin system fault the secondary controller has a protection mode to ensure the SYNCHRONOUS RECTIFIER DRIVE pin is connected to an external FET. At start-up the controller will apply a current to the SYNCHRONOUS RECTIFIER DRIVE pin; an internal threshold will correlate to a capacitance of 100 pF. If the external capacitance on the SYNCHRONOUS RECTIFIER DRIVE pin is below 100 pF the resulting voltage is above the reference voltage, and the device will assume the SYNCHRONOUS RECTIFIER DRIVE pin is "open" and there is no FET to drive. If the pin capacitance detected is above 100 pF (the resulting voltage is below the reference voltage), the controller will assume an SR FET is connected.

In the event the SYNCHRONOUS RECTIFIER DRIVE pin is detected to be open, the secondary controller will stop requesting pulses from the primary to initiate auto-restart.

If the SYNCHRONOUS RECTIFIER DRIVE pin is tied to ground at start-up, the SR drive function is disabled and the open SYNCHRONOUS RECTIFIER DRIVE pin protection mode is also disabled.

#### Intelligent Quasi-Resonant Mode Switching

In order to improve conversion efficiency and reduce switching losses, the InnoSwitch3-Pro features a means to force switching when the voltage across the primary switch is near its minimum voltage when the converter operates in discontinuous conduction mode (DCM). This mode of operation is automatically engaged in DCM and disabled once the converter moves to continuous-conduction mode (CCM). See Figure 8.

Rather than detecting the magnetizing ring valley on the primaryside, the peak voltage of the FORWARD pin voltage as it rises above the output voltage level is used to gate secondary requests to initiate the switch "ON" cycle in the primary controller.

The secondary controller detects when the controller enters in discontinuous-mode and opens secondary cycle request windows corresponding to minimum switching voltage across the primary power MOSFET.

Quasi-Resonant (QR) mode is enabled for 20  $\mu sec$  after DCM is detected. QR switching is disabled after 20  $\mu sec$ , at which point switching may occur at any time a secondary request is initiated.

The secondary controller includes blanking of  ${\sim}1~\mu s$  to prevent false detection of primary "ON" cycle when the FORWARD pin rings below ground.



# **Register Definition**

# I<sup>2</sup>C Slave Address

The InnoSwitch3-Pro 7-bit slave address is 0x18 (7'b001 1000).



Figure 9. PI Slave Address.

#### I<sup>2</sup>C Protocol Format is 3-Byte Write Command

Write commands:

[PI\_SLAVE\_ADDRESS][W][A][PI\_COMMAND][A][Byte][A] or [PI\_SLAVE\_ADDRESS][W][A][PI\_COMMAND][A][Low Byte][A][High Byte][A]

# Write and Read Command I<sup>2</sup>C Protocol

[A] denotes a Slave Acknowledgement
[a] denotes a Master Acknowledgement
[na] denotes a Master nack
[W] denotes Write (1'b0)
[r] denotes Read (1'b1)
[PI\_SLAVE\_ADDRESS] = 0x18 (7'b001 1000)
[PI\_COMMAND] (see PI COMMAND Register Address Assignments, Description and Control Range Section)
[TELEMETRY\_REGISTER\_ADDRESS] (see Telemetry (Read-Back) Registers Address Assignment and Description Section)

Every I<sup>2</sup>C transaction should have at least a 150  $\mu sec$  delay between commands. If this delay is not provided commands may be ignored. The InnoSwitch3-Pro does not support clock stretching.



# I<sup>2</sup>C Protocol Format is 2-Byte Read Command

Word Read transaction:

[PI\_SLAVE\_ADDRESS][W][A][PI\_COMMAND][A][START\_TELEMETRY\_REGISTER\_ADDRESS] [A][END\_TELEMETRY\_REGISTER\_ADDRESS [A] [PI\_SLAVE\_ADDRESS] [r][A]{PI Slave responds Low Byte}[a]{PI Slave

responds High Byte}[na]



Figure 11. Example Read Register Sequence (Read Fault Register READ11). Note: START and END TELEMETRY Register Addresses Does Not Have to Point to Same Register to Read multiple Registers in Single Command.



# PI COMMAND Register Address Assignments, Description and Control Range

All command register addresses in InnoSwitch3-Pro are odd-parity addressing. Some select registers (some highlighted below) also employ odd parity error bit to the high and low bytes of data.

|                    |                                                     |                                             | Register | Address                       |          |               |           |                                                     |                        |        |
|--------------------|-----------------------------------------------------|---------------------------------------------|----------|-------------------------------|----------|---------------|-----------|-----------------------------------------------------|------------------------|--------|
| Name               | Function                                            | Adjustment<br>Range                         | Address  | Address<br>with Odd<br>Parity | Туре     | Default       |           | Description                                         |                        |        |
|                    |                                                     |                                             |          |                               |          |               | bit[7]    | Parity                                              |                        |        |
| VBEN               | Series Bus<br>Switch Control                        | Enable or<br>Disabled?                      | 0×       | :04                           | WR_Byte  | 0x0           | bit[1:0]  | {11} Enable VBEN<br>{00} Disable VBE                | I/Disable VDIS<br>N    |        |
| BLEEDER            | Activate<br>Bleeder (V <sub>our</sub> )<br>Function | Enable or<br>Disabled?                      | 0x06     | 0x86                          | WR_Byte  | 0x0           | bit[0]    | {0}: Disabled<br>{1}: Enabled<br>OTP clears this re | egister                |        |
|                    |                                                     |                                             |          |                               |          |               | bit[7]    | Parity                                              |                        |        |
| VDIS               | Load (VBUS)<br>Discharge                            | Enable or<br>Disabled?                      | 0×       | :08                           | W/R_Byte | 0x0           | bit[1:0]  | {11} Enable Disc<br>VBEN                            | harge/Disable          |        |
|                    |                                                     |                                             |          |                               |          |               | bit[3:2]  | {11} Disable Disc                                   | harge                  |        |
| Turn-Off<br>PSU    | Latch-off<br>Device                                 | Enable or<br>Disabled?                      | 0x0A     | 0x8A                          | W/R_Byte | 0x0           | bit[0]    | {0}: Disabled<br>{1}: Enabled                       |                        |        |
| Fast VI<br>Command | Speed of CV/CC<br>Update                            | 10 ms Update<br>Limit or<br>No Speed Limit? | 0x0C     | 0x8C                          | W/R_Byte | 0x0           | bit[0]    | {1}: Disable 10 n<br>limit                          | nsec update            |        |
| CVO                | Constant-<br>Voltage Only                           | Only CV Mode                                | 0×       | :0E                           | W/R_Byte | 0x0           | bit[0]    | {1}: CV Only Moo<br>Regulation                      | le/No CC               |        |
|                    |                                                     |                                             |          |                               |          |               | bit[15]   | High Byte Parity                                    |                        |        |
| CV                 | Output Voltage                                      | 3 V to 24 V<br>(10 mV/step)                 | 0×       | :10                           | W/R_Word | 500<br>(5 V)  | bit[12:8] |                                                     | Range<br>{300 to 2400} |        |
|                    |                                                     |                                             |          |                               |          |               | bit[7]    | Low Byte Parity                                     | 10 mV/LSB              |        |
|                    |                                                     |                                             |          | ·                             |          |               | bit[6:0]  |                                                     |                        |        |
|                    |                                                     |                                             |          |                               |          |               | bit[15]   | High Byte Parity                                    | _                      |        |
| OVA                | Overvoltage<br>Threshold                            | 6.2 V to 25 V<br>(100 mV/step)              | 0x12     | 0x92                          | W/R_Word | 62<br>(6.2 V) | bit[8]    |                                                     | Range<br>{62 to 250}   |        |
|                    | THRESHOL                                            | mesnou                                      |          |                               |          |               | bit[7]    | Low Byte Parity                                     | 100 mV/LSB             |        |
|                    |                                                     |                                             |          |                               |          |               | bit[6:0]  |                                                     |                        |        |
|                    |                                                     |                                             |          |                               |          |               | bit[15]   | High Byte Parity                                    | _                      |        |
| UVA                | Undervoltage                                        | 3 V to 24 V                                 | 0x14     | 0x94                          | W/R_Word | 36<br>(3.6 V) | bit[8]    |                                                     | Range<br>{30 to 240}   |        |
| Inreshold          | Threshold                                           | (100 mv/step)                               |          |                               |          |               | bit[7]    | Low Byte Parity                                     | 100 mV/LSB             |        |
|                    |                                                     |                                             |          |                               |          |               | bit[6:0]  |                                                     |                        |        |
| CDC                | Cable Drop<br>Compensation                          | 0 mV to 600 mV<br>(50 mV/step)              | 0×       | :16                           | W/R_Word | 0<br>(0 V)    | bit[3:0]  | Range {0 to 12}<br>50 mV/LSB                        |                        |        |
| -                  |                                                     |                                             |          |                               |          |               | bit[15]   | High Byte Parity                                    |                        |        |
| CC C<br>Re         | Constant 20<br>Current 0<br>Regulation              | 20% to 100% of CC. (0.25 mV/                | 0x18     | 0x98                          | W/R Word | 128           | bit[8]    |                                                     | Range<br>{25 (20%)     |        |
|                    |                                                     | Regulation ste                              | step/Rs) |                               |          |               | (100%)    | bit[7]                                              | Low Byte Parity        | (100%) |
|                    |                                                     |                                             |          |                               |          |               | bit[6:0]  |                                                     | (====,0,0))            |        |

Table 2. Command Register Assignments.



|                          |                                                       |                                             | Register | Address                       |          |                   |              |                                                                                           |
|--------------------------|-------------------------------------------------------|---------------------------------------------|----------|-------------------------------|----------|-------------------|--------------|-------------------------------------------------------------------------------------------|
| Name                     | Function                                              | Adjustment<br>Range                         | Address  | Address<br>with Odd<br>Parity | Туре     | Default           |              | Description                                                                               |
|                          |                                                       |                                             |          | 1                             |          |                   | bit[15]      | High Byte Parity                                                                          |
| V <sub>KP</sub>          | Constant<br>Output Power                              | 5.3 V to 24 V                               | 0x       | 1A                            | W/R_Word | 240<br>(24V)      | bit[8]       | Range {53 to 240}<br>100 mV/LSB                                                           |
|                          | Knee Voltage                                          | (100 mv/step)                               |          |                               |          |                   | bit[7]       | Low Byte Parity                                                                           |
|                          |                                                       |                                             |          |                               |          |                   | bit[6:0]     |                                                                                           |
| OVL                      | Overvoltage<br>Fault<br>Response                      | Latch-off or AR<br>or<br>No Response?       | 0x       | 1C                            | W/R_Byte | 0x02              | bit[1:0]     | {00}: No Response<br>{01}: Latch-off<br>{10}: Auto-Restart                                |
| UVL                      | Undervoltage<br>Fault<br>Response                     | Latch-off or AR<br>or<br>No Response?       | 0x1E     | 0x9E                          | W/R_Byte | 0x0               | bit[1:0]     | {00}: Auto-Restart<br>{01}: Latch-off<br>{10}: No Response                                |
|                          | IS-pin Short                                          | Latch-off or AR<br>or<br>No Response?       |          |                               |          |                   | bit[1:0]     | {00}: No Response<br>{01}: Latch-off<br>{10}: Auto-Restart                                |
| ISSC                     | Fault Response<br>and Detection<br>Frequency          | Frequency?<br>(30kHz/40kHz/<br>50kHz/60kHz) | 0x22     | 0xA2                          | W/R_Byte | 0x00              | bit[3:2]     | Frequency Detection Threshold<br>{00}: 50kHz<br>{01}: 30kHz<br>{10}: 40kHz<br>{11}: 60kHz |
| UVL Timer                | UVL Fault Timer                                       | 8/16/32/64 msec                             | 0x24     | 0xA4                          | W/R_Byte | 0x03<br>(64 msec) | bit[1:0]     | {00}: 8 msec<br>{01}: 16 msec<br>{10}: 32 msec<br>{11}: 64 msec                           |
| Watchdog<br>Timer        | Communication<br>Rate Monitor                         | Disable/0.5<br>s/1 s/2 s                    | 0х       | 26                            | W/R_Byte | 0x01<br>(0.5 sec) | bit[1:0]     | {00}: No Watch-Dog<br>{01}: 0.5 sec<br>{10}: 1 sec<br>{11}: 2 sec                         |
| CVOL                     | Constant<br>Voltage Mode<br>Fault Response            | Latch-off or AR<br>or<br>No Response?       | 0x28     | 0xA8                          | W/R_Byte | 0x00              | bit[1:0]     | {00}: No Response<br>{01}: Auto-Restart<br>{10}: Latch-off                                |
| CVOL<br>Timer            | Constant<br>Voltage<br>Fault Timer                    | 8/16/32/64 msec                             | 0x       | 2A                            | W/R_Byte | 0x00<br>(8 msec)  | bit[1:0]     | {00}: 8 msec<br>{01}: 16 msec<br>{10}: 32 msec<br>{11}: 64 msec                           |
|                          |                                                       | Writing a                                   |          |                               |          |                   | bit[6]       | Control Secondary                                                                         |
|                          |                                                       | non-zero value                              |          |                               |          |                   | bit[5]       | BPS Current Latch-off                                                                     |
|                          |                                                       | enables interrupt                           |          |                               |          |                   | bit[4]       | CVO Mode Peak load timer                                                                  |
| Interrupt Interrupt Mask | Interrupt is                                          | 0x                                          | 2C       | W/R_Byte                      | 0x00     | bit[3]            | IS-pin Short |                                                                                           |
|                          | automatically                                         |                                             |          |                               |          | bit[2]            |              |                                                                                           |
|                          |                                                       | one interrupt                               |          |                               |          |                   | bit[1]       | Vout(UV)                                                                                  |
|                          |                                                       | pulse sent out                              |          |                               |          |                   | bit[0]       | Vout(OV)                                                                                  |
| OTP                      | Secondary<br>Over-<br>Temperature<br>Fault Hysteresis | 40°C/60°C                                   | 0x2E     | 0xAE                          | W/R_Byte | 0x00              | bit[0]       | {0}: 40°C<br>{1}: 60°C                                                                    |

 Table 2.
 Command Register Assignments (cont).



# Telemetry (Read-Back) Registers Address Assignment and Description

| Name     Register Name     Address     Type     Egister Bit Assignments       READ0     Rev ID     0x00     0x80     R_Word     bit[15:0]     [Rev ID]       READ1     Output Voltage Set-Point     0x02     R_Word     bit[15:0]     [Rev ID]       READ1     Output Voltage Set-Point     0x02     R_Word     bit[15:0]     [Rev ID]       Image: Description of the set o                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $ \begin{array}{ c c c c c } \hline READ0 & Rev ID & 0x00 & 0x80 & R_Word & bit[15:0] & [Rev ID] \\ \hline READ1 & Output Voltage Set-Point & Output Voltage Set-Point & A A A A A A A A A A A A A A A A A A $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| READ1 Output Voltage Set-Point 0x02 Parity 0x02 Parity bit[12:8] b |
| READ1         Output Voltage Set-Point         0x02         R_Word         bit[12:8]         bit[12:8]         Reg_CV}           bit[6:0]         bit[6:0]         bit[12:8]         Low Byte Parity         Reg_CV}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| NLADI     Output voltage set rollit     Oxoz     It_vvolu     bit[7]     Low Byte Parity       bit[6:0]     bit[15]     Hick Parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| bit[6:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| hit[15] High Data Davity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Dit[15] High byte Pairty                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| READ2 Undervoltage Threshold 0x04 R Word bit[8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Image: State of the should be the should                   |
| <b>Å</b> bit[6:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| bit[15] High Byte Parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PEAD3     Overvoltage Threshold     0x06     P. Word     bit[8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| bit[7] Low Byte Parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| bit[6:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| VBUS Switch Enable     bit[14]     {Reg_VBEN}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Minimum Load     bit[13]     {Reg_BLEEDER}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Turn PSU Off   bit[12]   {Reg_PSUOFF}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| READ4     Fast VI Commands     0x08     R Word     bit[11]     {Reg_FSTVIC}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Constant-Voltage Mode Only     bit[10]     {Reg_CVO}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Over-Temperature Fault     bit[9]     {Reg_OTP_HYS}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Cable Drop Compensation     bit[3:0]     {Reg_CDC}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Constant Current Set-Point Ov0A P. Word bit[15:8] {Reg_CC}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Constant Power Threshold Constant Power Thresh |
| Overvoltage Fault     bit[15:14]     {Reg_OVL}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| undervoltage Fault bit[13:12] {Reg_UVL}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| IS-pin Short bit[9:8] {Reg_ISSC}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| READ6     Undervoltage Time Out     0x0C     R_Word     bit[7:6]     {Reg_UVLTIMER}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Watchdog Time Out   bit[5:4]   {Reg_WD_TIMER}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CV Mode bit[3:2] {Reg_CVMODE}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CV Mode Timer bit[1:0] {Reg_CVTIMER}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| bit[15] High Byte Parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| BEADZ Moscured Output Current Ov0E B Word bit[8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| kLAD/ Measured Output Current 0x0L K_word bit[7] Low Byte Parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <b>t</b> bit[6:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| bit[15:12] 4'b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| {Reg_MEASURED_V}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| READ9 Measured Output Voltage 0x12 R_Word Vout Range Report-back resolution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Dit[11:0] 3 - 7.2 V 20 mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7.2 - 10 V 50 mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10 - 20 V 100 mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Table 3. Telemetry (Read-Back) Register Assignments.





|                     |                                       | Register | Address                       |        |           |          |                             |
|---------------------|---------------------------------------|----------|-------------------------------|--------|-----------|----------|-----------------------------|
| Name                | Description                           | Address  | Address<br>with Odd<br>Parity | Туре   |           |          | Register Name               |
|                     | Interrupt Enable                      |          |                               |        |           | bit[15]  | {Reg_INTERRUPT_EN}          |
|                     | System Ready Signal                   |          |                               |        | bit[14]   |          | {Reg_CONTROL_S}             |
|                     | Output Discharge                      |          |                               |        |           | bit[13]  | {Reg_VDIS}                  |
|                     | Switching Frequency High?             |          |                               |        |           | bit[12]  | {Reg_HIGH_FSW}              |
|                     | Over-Temperature<br>Protection Fault? |          |                               |        |           | bit[9]   | {Reg_OTP}                   |
| (Instantaneous)     | 2% Bleeder Enabled                    | 0x       | 14                            | R_Word |           | bit[5]   | {Reg_VOUT2PCT}              |
|                     | VOUTADC > 1.1*Vout                    |          |                               |        |           | bit[4]   | {Reg_VOUT10PCT}             |
|                     | IS-pin Short Circuit Detected         |          |                               |        |           | bit[3]   | {Reg_ISSC}                  |
|                     | Output Voltage UV Fault<br>Comparator |          |                               |        |           | bit[1]   | {Reg_VOUT_UV}               |
|                     | Output Voltage OV Fault<br>Comparator |          |                               |        |           | bit[0]   | {Reg_VOUT_OV}               |
|                     | CVO Mode AR                           |          |                               |        |           | bit[15]  | {Reg_ar _CV}                |
|                     | IS-pin Short-Circuit AR               |          |                               |        |           | bit[12]  | {Reg_ar_ISSC}               |
| READ11<br>(Latched) | Output Voltage OV AR                  |          |                               |        |           | bit[10]  | {Reg_ar_VOUT_OV}            |
|                     | Output Voltage UV AR                  |          |                               |        | bit[9]    |          | {Reg_ar_VOUT_UV}            |
|                     | Latch-Off (LO) Occurred               |          |                               | R_Word |           | bit[7]   | {Reg_LO}                    |
|                     | CVO Mode LO                           | 0x       | 16                            |        |           | bit[6]   | {Reg_Lo_CVO}                |
|                     | PSU Turn-Off CMD Received             |          |                               |        |           | bit[5]   | {Reg_PSUOFF}                |
|                     | IS-pin Short-Circuit LO               |          |                               |        |           | bit[4]   | {Reg_Lo_ISSC}               |
|                     | Output Voltage OV LO                  |          |                               |        |           | bit[2]   | {Reg_Lo_VOUT_OV}            |
|                     | Output Voltage UV LO                  |          |                               |        |           | bit[1]   | {Reg_Lo_VOUT_UV}            |
|                     | BPS-pin LO                            |          |                               |        | bit[0]    |          | {Reg_BPS_OV}                |
|                     |                                       |          |                               |        | Mask      | Status   |                             |
|                     |                                       |          |                               |        | bit[14]   | bit[6]   | {Reg_CONTROL_S}             |
|                     |                                       |          |                               |        | bit[13]   | bit[5]   | {Reg_LO_Fault}              |
| RFAD12              | Interrunts                            | 0x       | 18                            | R Word | bit[12]   | bit[4]   | {Reg_CCAR}                  |
|                     | Incirapto                             |          | 10                            | n_monu | bit[11]   | bit[3]   | {Reg_ISSC}                  |
|                     |                                       |          |                               |        | bit[10]   | bit[2]   |                             |
|                     |                                       |          |                               |        | bit[9]    | bit[1]   | {Reg_VOUT_UV}               |
|                     |                                       |          |                               |        | bit[8]    | bit[0]   | {Reg_VOUT_OV}               |
| READ13              | Average Output Current                | 0x       | 1A                            | R_Word | bit       | [15:12]  | 4b'0                        |
|                     |                                       |          |                               |        | t         | it[11:0] | 16 sample average of READ 9 |
| READ14              | Average Output Voltage                | 0x1C     |                               | R_Word | bit[15:8] |          | 8b'0                        |
|                     |                                       |          |                               |        |           | bit[7:0] | 16 sample average of READ 7 |
| READ15              | Voltage DAC                           | 0x       | 5C                            | R_Word | t         | it[15:8] | DAC_100mV                   |
|                     | _                                     | -        |                               |        |           | DIT[/:0] | DAC_10mV                    |

 Table 3.
 Telemetry (Read-Back) Register Assignments (cont.)



# **Command Registers**

# System Ready Status Register

The system ready bit {Reg\_control\_s} must be read prior to the start of any I<sup>2</sup>C transactions and after the InnoSwitch3-Pro has entered into a reset state resulting from auto-restart (AR), latch-off (LO) or initial power-up.

When the {Reg\_control\_s} bit is set to "1", it means InnoSwitch3-Pro is ready to receive I<sup>2</sup>C commands.

To read the {Reg\_control\_s} bit, write the READ10 sub address 0x14 into the 0x80 address. Then read High Byte data back from address 0x80. The bit 14 is {Reg\_control\_s}.

Constant current regulation is based on the average current measurement register (READ13).

For a 5 A CC threshold, the current sense resistor is 6.4  $m\Omega.$  The current limit step size for this example is 39.1 mA/step.

Example: For a power supply with maximum CC of 5 A ( $Rs = 6.4m\Omega$ ), the following demonstrates changing the CC set point from 5 A to 2.5 A. This corresponds to change in CC from 100% (0x80) to 50% (0x40) – with odd parity this becomes 0x8040:

PI\_SLAVE\_ADDRESS [W]:0x30PI\_Command:CC FLow Byte:0x40High Byte:0x80

0x30 (8'b0011 0000) CC Register (0x98) 0x40 (8'b0100 0000) 0x80 (8'b1000 0000)



Figure 12. {Reg\_Control\_s} Telemetry Register.

Example: Reading the {Reg\_control\_s} bit:

| PI_SLAVE_ADDRESS [W]: | 0x30 (8′b0011 0000)          |
|-----------------------|------------------------------|
| Read Register:        | 0x80                         |
| PI_Command:           | READ10 (0x14), READ10 (0x14) |
| PI_SLAVE_ADDRESS [r]: | 0x31 (8'b0011 0001)          |

#### Programming Output Voltage (CV), Output Constant Current (CC), Constant Power Mode (CP), Cable Drop Compensation (CDC) and Constant Voltage Only Mode (CVO)

#### CV Register (0x10)

The output voltage of the power supply is regulated on the Vout-pin. The valid programming range is from 3 V to 24 V with 10 mV / lsb. The default CV register value is 5 V. Below 5 V and at light load below 50 mA, output monotonicity may not be visible with 10 mV / steps.

Example: to change CV from 5 V to 8 V Convert 8 V to lsb representation: 8/(10mV/lsb) = 800 Convert to hex format (800 = 0x0320) With odd parity bits added the hex data is 0x8620) The bit I<sup>2</sup>C command for this is shown below:

| 0x30 (8'b0011 0000) |
|---------------------|
| CV Register (0x10)  |
| 0x20 (8'b0010 0000) |
| 0x86 (8'b1000 0110) |
|                     |

This sequence of commands is shown in Figure 10 and Figure 23.

#### CC Register (0x98)

The constant current regulation register address is 0x18 and with odd parity it is 0x98. The constant current regulation threshold is adjustable from 20% (d'25) CC up to 100% (d'128) of the full scale. The full-scale constant-current threshold is set with the sense resistor between the IS and GND pins. The typical value for the full-scale current voltage drop is 32 mV ( $I_{sv(TH)}$ ). The resolution step size is (0.78%/step):

32 mV/128 = 0.25 mV/step/Rs

# Constant Output Power Voltage Threshold V<sub>KP</sub> (0x1A)

A constant output power characteristic is programmed via the "knee power voltage" in conjunction with the 100% constant current regulation threshold (full-scale current setting). If the full-scale CC is 2.5 A and the knee power voltage is set to 8 V, the constant power is 20 W. If the  $V_{KP}$  register were set to 12 V, the resultant constant power characteristic above the  $V_{KP}$  threshold would be 30 W.



Figure 13. Constant Output Power Profile.



From no-load to heavy loading conditions, InnoSwitch3-Pro will operate in CV then transition into CP then into CC region below the  $V_{_{\rm KP}}$  threshold. Setting  $V_{_{\rm KP}}$  to maximum value (24 V) results in no Constant Output Power regulation region.

Example: To change  $V_{\kappa p}$  from 24 V (d'240) (0xF0 = 0x0170 with odd parity) to 8 V (0x50 = 0x80D0):

| 0x30 (8'b0011 0000  |
|---------------------|
| VKP Register (0x1A) |
| 0xD0 (8'b1101 0000  |
| 0x80 (8'b1000 0000  |
|                     |

Reducing the constant current regulation threshold does not modify the maximum programmed output power with a given V<sub>KP</sub> setting. From the example shown above, setting CC regulation to 2 A (full-scale CC is still 2.5 A), with V<sub>KP</sub> = 8 V, would result in output profile shown below with CP characteristic intercept of 10 V for the same 20 W constant power characteristic.



Figure 14. Constant Output Power Profile with Reduced CC Regulation Threshold.



Figure 15. CDC as Function of Load Current.



#### Cable Drop Compensation (CDC) (0x16)

The amount of cable drop compensation has a controllable range of 0 V to 600 mV in 50 mV/steps. CDC is applied as a function of the current through the sense resistor (resistor between IS and GND pins) used to program the constant current regulation threshold. At no-load there is no CDC and the compensation is increased linearly as load increases and reaches the maximum programmed value at the onset of the 100% constant-current regulation threshold (full-scale voltage across the current sense resistor).

The table below shows the register values to program the desired CDC:

| CDC (mV) | Hex Value | Binary  |
|----------|-----------|---------|
| 0        | 0x00      | 4′b0000 |
| 100      | 0x02      | 4′b0010 |
| 150      | 0x03      | 4′b0011 |
| 200      | 0x04      | 4′b0100 |
| 250      | 0x05      | 4′b0101 |
| 300      | 0x06      | 4′b0110 |
| 350      | 0x07      | 4′b0111 |
| 400      | 0x08      | 4′b1000 |
| 450      | 0x09      | 4′b1001 |
| 500      | 0x0A      | 4′b1010 |
| 550      | 0x0B      | 4′b1011 |
| 600      | 0x0C      | 4′b1100 |

Table 4. Cable Drop Compensation.

If the current sense resistor between IS pin to GND pin is shorted, there will be neither any cable drop compensation nor any constant current regulation.

Example: To change CDC from 0 V to 300 mV (0x06):

| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b1011 0000) |
|-----------------------|---------------------|
| PI_Command:           | CDC Register (0x16) |
| Byte:                 | 0x06 (4'b0110)      |

#### Constant Voltage Only Mode (0x0E)

The InnoSwitch3-Pro can be programmed to operate with constantvoltage only and have no constant current regulation mode. The set output current register (0x98) sets the over-load threshold instead of regulating the constant current when the CVO mode is enabled. Once the load current exceeds the programmed current a peak load timer ( $t_{PLT}$ ) is started. The options for the peak load timer (CVOL Timer Register 0x2A) are 8/16/32 and 64 ms. If the peak load exceeds the programmable timer, the InnoSwitch3-Pro can be programmed to respond to this fault as auto-restart, latch-off or no-response through the CVOL Register 0xA8. The default response for CVOL (CVO response) is no-response with 8 ms timer.



Example: Enable CVO Mode, set  $t_{_{\it PLT}}$  to 16 msec and fault response to latch-off (LO):

| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b0011 0000)        |
|-----------------------|----------------------------|
| PI_Command:           | CVO Register (0x0E)        |
| Byte:                 | 0x01 (1'b1)                |
| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b0011 0000)        |
| PI_Command:           | CVOL Timer Register (0x2A) |
| Byte:                 | 0x01 (2'b01)               |
| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b0011 0000)        |
| PI_Command:           | CVOL Register (0xA8)       |
| Byte:                 | 0x02 (2'b10)               |
|                       |                            |

The output undervoltage protection mode discussed in Output Overvoltage and Undervoltage Protection Thresholds/Fault Behavior section is still active in the CVO mode of operation even if the individual UV fault response is set to 'No response'. The following control flow-chart shows the expected behavior of the device under the different potential programming scenarios.

Figure 16. Constant Voltage Only (CVO) Mode.



Figure 17. CVO and Output UV Control.



# **Programmable Protection Mechanisms**

# Output Overvoltage and Undervoltage Protection Thresholds/Fault Behavior

Besides the ability of programing the OV/UV thresholds on the fly as a function of the set CV, the behavior of the power supply once a fault occurs (a. No-Fault which just sets the fault register, b. Auto-restart (AR) or c. Latch-off (LO) the power supply) and timing for the UV fault detection (8 to 64 msec) is programmable as well. The output overvoltage delay is fixed at ~80  $\mu$ s. All faults that are programmed to have no-fault respose will be logged into the telemetry read-back fault register. Since the minimum UV setting is 3 V, the response should be set to no-response for 3 V operation.

| OVA(0x92) | : write to this address to specify the overvoltage |
|-----------|----------------------------------------------------|
|           | threshold                                          |

 $\mathsf{UVA}(0x94)\;$  : write to this address to specify the undervoltage threshold

OVL(0x1C) : write to this address to specify the behavior to OV fault UVL(0x9E) : write to this address to specify the behavior to UV fault UVL Timer(0xA4) : write to this register specify the UV timer

Example: To change the absolute output undervoltage threshold 3 V (d'30) (0x809E with odd parity) fault response to latch-off (LO) (0x01)

and configure fault timer to 64 msec (0x03): PL SLAVE ADDRESS [W]: 0x30 (8'b0011 0000)

| UVA Register (0x94)<br>0x9E (8'b1001 1110)<br>0x80 (8'b1000 0000) |
|-------------------------------------------------------------------|
| 0x30 (8'b0011 0000)<br>UVL Register (0x9E)<br>0x01 (2'b01)        |
| 0x30 (8'b0011 0000)<br>UVL Timer Register (0xA4)<br>0x03 (2'b11)  |
|                                                                   |

#### **IS Pin Short-Circuit Fault Protection**

The InnoSwitch3-Pro can be configured to monitor whether a short-circuit fault occurs across the output current sense resistor or a short-circuit fault across the IS to GND pins.

A fault is annunciated in the event the IS pin voltage does not exceed approximately 50% of the full constant-current threshold  $(\rm IS_{v(TH)})$  with a switching frequency exceeding a programmed threshold. The switching frequency can be selected in a range from 30 to 60 kHz. This must be carefully selected to suit the expected operating conditions of the design.

An IS pin short (ISSC) can be programmed to have a response to be a. No-fault, b. Auto-restart (AR) or c. Latch-off (LO). In the event the behavior is a No-fault, the Telemetry Read-Back Fault Register is logged.

 $\ensuremath{\mathsf{ISSC}}(0xA2)$  : write to this address to specify the behavior for an IS-GND short.

Example: To set the behavior of an IS pin short to AR for switching frequency exceeding 40 kHz. (4'b10 10 = 0x10):

| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b0011 0000   |
|-----------------------|----------------------|
| PI_Command:           | ISSC register (0xA2) |
| Byte:                 | 0x10 (4'b1010)       |

#### Watchdog Timer (0x26)

The Watchdog timer supervises the communication on the I<sup>2</sup>C command lines and has an adjustable time-out. InnoSwitch3-Pro will go into a reset state if I<sup>2</sup>C commands are not received within the programmable time interval. The watchdog timer does not engage

until the master issues the first  $I^2 C$  command (Read or Write). In the reset state the following occurs:

- 1. VBUS Switch is Disabled (Series switch is open).
- 2. VOUT pin voltage regulates at the default 5 V threshold.
- 3. All command Registers are cleared.

By writing 0x00 into register 0x26, the Watchdog timer is disabled. Disabling this feature can be useful in initial software debugging or checking functionality of the device on the bench.

Example: To disable the Watchdog timer:

| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b0011 0000)            |
|-----------------------|--------------------------------|
| PI_Command:           | Watchdog Timer Register (0x26) |
| Byte:                 | 0x00 (2′b00)                   |

#### **Opening and Closing the Series VBUS Switch (0x04)**

Enabling VBEN (closing the VBUS Series Switch) speeds up the ADC sampling frequency in order to achieve high control accuracy. Write commands cannot be accepted faster than 80 msec when the VBEN is disabled (Series VBUS Switch open).

Write 0x03 (with odd parity this becomes 0x8083) into the VBEN register (0x04) to close the series VBUS Switch and write 0x00 to this register to open the switch. When the VBUS switch is open (VBEN disabled), the system is reset to the default output voltage set point of 5 V. Disabling the series VBUS switch also resets all the programmable command registers to their default values. The InnoSwitch3-Pro controller is in a state of reset when VBEN is disabled or the VDIS register is enabled. For both these commands, since the controller is in reset, an ACK or Nack at the end of the command should not be expected.

Enabling the VBEN register automatically disables the VDIS register (0x08) described in Active VOUT Pin Bleeder and Output Load Discharge Functions section.

Example: Enabling (Closing) the Series VBUS Switch (0x8083):

| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b0011 0000)  |
|-----------------------|----------------------|
| PI_Command:           | VBEN Register (0x04) |
| Byte:                 | 0x83 (8'b1000 0011)  |

Prior to sending command to open the series bus switch, a command to set the output voltage (CV registor 0x10) to 5 V is recommended. In the event of an auto-restart or latch-off, the bus switch is not disabled.

#### Turn-Off the Power Supply (0x8A)

The I<sup>2</sup>C master has the ability to turn-off the power supply (through an I<sup>2</sup>C command), which will require AC power cycling to restart the power supply.

Example: Turn-off the power supply:

| PI_SLAVE_ADDRESS [W]: | 0x30 (8′b0011 0000)          |
|-----------------------|------------------------------|
| PI_Command:           | Turn-Off PSU Register (0x8A) |
| Byte:                 | 0x01 (1'b1)                  |

#### Fast VI Command

By default, the maximum speed in which CV (0x10) and CC (0x98) commands can be sent to program output voltage/current respectively is 10 msec. However, the speed limit can be removed by setting 0x1 to the Fast VI Command Register (0x8C).

Example: To disable speed limit for V/I commands:

| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b0011 0000)           |
|-----------------------|-------------------------------|
| PI_Command:           | Fast VI Speed Register (0x8C) |
| Byte:                 | 0x01 (1′b1)                   |

#### Active VOUT Pin Bleeder and Output Load Discharge Functions

There may be circumstances where the VOUT pin strong bleeder function must be activated to discharge the output voltage from a high to low regulation set point.

The VOUT bleeder can be activated by writing 0x01 into BLEEDER Register (0x86).

The BLEEDER register must not be enabled for extended period of time to prevent excessive power dissipation in the controller. When the BLEEDER function is being used to bleed the output voltage from high to low set point, the status of the  $V_{OUT}$  10PCT register (bit 4 in the READ10 0x14 read register) should be used to disable the function. The VOUT10PCT register is set once the output voltage is above 10% of the target regulation voltage. The 2% Bleeder Enabled Register, READ10 (0X14) bit 5 can be used instead of the VOUT10PCT to determine when the BLEEDER register should be disabled for no-load transients from high to low output voltage transitions.

The InnoSwitch3-Pro automatically activates a weak current bleeder (>5mA) on the VOUT pin until the output voltage settles to less than 2% of the set regulation threshold.

The InnoSwitch3-Pro can also discharge the VBUS output voltage by bringing the VB/D pin to ground. The discharge circuit is a series diode + resistor tied from the VBUS output to the VB/D pin shown in the typical application schematic. Load discharge function can be activated by writing 0x03 (0x8083 with odd parity) into VDIS register (0x08).

Enabling the VDIS register will automatically disable the VBEN register (0x04) and reset the device to the default state.

The  $I^2C$  master can use telemetry to monitor the VOUT pin voltage or a fixed timer to help determine when to disable both these functions.

Example: Activate the Vout Bleeder:

| 0x30 (8′b0011 0000)     |
|-------------------------|
| BLEEDER Register (0x86) |
| 0x01 (1'b1)             |
|                         |

Example: Discharge the VBUS Output:

| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b0011 0000)  |
|-----------------------|----------------------|
| PI_Command:           | VDIS Register (0x08) |
| Byte:                 | 0x83 (8'b1000 0011)  |

#### Secondary Over-Temperature Protection (0xAE)

As the secondary controller die temperature increases beyond ~125 °C, the active VOUT pin bleeder function described above will be turned off. The bleeder will not be permitted to be re-enabled until the controller temperature falls below the programmable hysteresis value.

Example: Set Secondary OTP Hysteresis to 60 °C:

| PI_SLAVE_ADDRESS [W]: |  |
|-----------------------|--|
| PI_Command:           |  |
| Byte:                 |  |

: 0x30 (8'b0011 0000) OTP Register (0xAE) 0x01 (1'b1)

#### Transient Response

If faster transient response is required in the application the InnoSwitch3-Pro includes command registers to reduce the time for low to high output voltage transitions. The command register addresses and recommended settings are shown in the table below:

| Command<br>Register Address | Def  | ault | Recomi<br>for Spe | nended<br>eed Up |
|-----------------------------|------|------|-------------------|------------------|
| Register Address            | MSB  | LSB  | MSB               | LSB              |
| 0x32                        | 0x28 | 0x1E | 0x14              | 0x0A             |
| 0x34                        | 0x08 | 0xC8 | 0x0F              | 0x84             |

Using values other than the default or recommended settings about could lead to oscillatory behavior.

#### **Constant Voltage Load**

The constant current regulation mode in the InnoSwitch3-Pro can be optimized for constant voltage (CV) type load if this is required by the end application. Enabling this command register reduces the output current ripple for CV load only. The command register and setting below should only be used if CV load must be supported.

| Command<br>Register Address | Default |      | Recomi<br>for C\ | nended<br>/ Load |
|-----------------------------|---------|------|------------------|------------------|
|                             | MSB     | LSB  | MSB              | LSB              |
| 0x30                        |         | 0x20 |                  | 0x80             |

# Telemetry (Read-back) Registers

Telemetry read registers (READ1 to READ6) show the content of all the command registers in Table 2.

# Fault Registers

All the command registers including set voltage, set current, constant-power knee voltage, control (Series VBUS Switch, VOUT pin Bleeder, Load discharge etc.) and all fault status can be read-back using the Telemetry functionality of the InnoSwitch3-Pro through I<sup>2</sup>C.

The READ10 telemetry registers are instantaneous and are cleared whenever the condition is no longer valid.

The READ11 (0x16) Register contains fault register data for autorestart and latch-off. This register is only cleared when the BPS pin falls below its undervoltage threshold or the series VBUS switch is opened.



Figure 18. READ11 Fault Telemetry Register Assignments.



Example: Read the Fault Telemetry Register to determine an autorestart occurred due to an output undervoltage (UV) Fault:

| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b0011 0000)                                           |
|-----------------------|---------------------------------------------------------------|
| Read Register:        | 0x80                                                          |
| Telemetry Register:   | 0x16, 0x16                                                    |
| PI_SLAVE_ADDRESS [r]: | 0x31 (8'b0011 0001)                                           |
| PI_Slave Response:    | Low Byte 8′b0000 0000 (0x00)<br>High Byte 8′b0000 0010 (0x02) |

Refer to Figure 11 and Figure 24 that illustrates this read sequence.

| Type of Fault                      | High-Byte | Low-Byte |
|------------------------------------|-----------|----------|
| Auto-Restart: CVO Mode             | 0x80      | 0x00     |
| Auto-Restart: IS pin Short-Circuit | 0x10      | 0x00     |
| Auto-Restart: Output Voltage OV    | 0x04      | 0x00     |
| Auto-Restart: Output Voltage UV    | 0x02      | 0x00     |

Table 5.Summary of Telemetry Fault Codes.

#### **Main Regulation DAC Input**

The READ15 telemetry register is the input into the main regulation loop that controls constant voltage, constant current and constant output power regulation. If this register is the same as the Set CV Register (0x10) the converter is operating in constant-voltage mode. If the READ15 is less than the Set CV Register (0x10) the converter is operating in constant-current (CC) or constant-power (CP) mode depending on the value of the Constant Power Knee Voltage Register (0x1A).

The output voltage from the READ15 register is computed as  $V_{_{OUT}}$  = 5 V + (MSB  $\times$  100 mV) – (LSB x 10 mV).

Example: READ15 (0x5C): MSB = 0x00, LSB = 0x0E LSB is d'14 so the computed V<sub>out</sub> = 5 - (14  $\times$  10 mV) = 4.86 V

#### Fault Signaling Interrupt Through SCL Pin

In order to improve the fault reporting, an active interrupt reporting scheme is featured on the SCL pin during I<sup>2</sup>C idle state (when both SDA and SCL pins are pulled high).

When a fault occurs, the SCL pin will behave in one of the following two conditions:

1. When the SCL pin is in idle mode (see Figure 19), the fault interrupt will happen as soon as the fault is detected. The interrupt pulls down the SCL pin for 50  $\mu$ sec then releases it back to HI State.







Figure 20. Interrupt Mask During Active I<sup>2</sup>C Transaction.



2. When the SCL pin is busy (active I<sup>2</sup>C transaction) (see Figure 20), the fault interrupt will wait for the I<sup>2</sup>C transaction to be completed, wait ~22  $\mu$ sec and then pull down the SCL line for 50  $\mu$ sec (minimum) then releases it back to HI State.

The Interrupt Mask Write Register (0x2C) must be enabled for each of the individual fault conditions shown below in order to activate this feature. Once a fault occurs, the Interrupt Mask is reset and the particular faults of interest must be re-enabled to activate the SCL reporting scheme. The Control Secondary Interrupt (Bit 6) is an indication that the secondary controller is waiting to handshake with primary. Several system faults could trigger this event such as primary-side thermal shutdown or an input line under or overvoltage condition.



PI-8456-120717

Figure 21. Interrupt Mask Register.

Example: Set the Interrupt Write Register to flag SCL pin fault for output OV, UV or short-circuit only:

| PI_SLAVE_ADDRESS [W]: | 0x30 (8'b0011 0000)  |
|-----------------------|----------------------|
| PI_Command:           | INTM Register (0x2C) |
| Byte:                 | 0x07 (8'b0000 0111)  |

#### **Output Voltage Measurement**

The voltage on the VOUT pin is available on the Telemetry Register READ 9 (0x12). The tolerance of this telemetry register is  $\pm 5\%$  over the entire regulation range of 3 to 24 V.

When the output voltage is below 5 V at loads below  $\sim$ 50 mA, the read back voltage may fluctuate due to very low switching frequency of the converter. This is normal and expected behavior.

The output voltage report back is in 12-bit format but the resolution depends on the output voltage range as shown in Table 6. This telemetry register is for indication only, in steady-state operation the VOUT pin is very tightly regulated per the CV Write Register (0x10) discussed in CV Register (0x10) section.

The report back resolution step size depending on output voltage is tabulated below:

| Output Voltage Range (V) |     | Resolution<br>Step Size |
|--------------------------|-----|-------------------------|
| 3                        | 7.2 | 20 mV                   |
| 7.2                      | 10  | 50 mV                   |
| 10                       | 24  | 100 mV                  |

Table 6. Output Voltage Report Back Resolution.

If the actual output voltage is 5.11 V (CV Write Register 0x10 set to 0x837F.)

The READ9 register will be at 5.10 V or 5.12 V since the resolution step size is 20 mV in this range

Example: If the READ 9 read-back register value is 0xA801 recalling that low byte precedes the high byte, the proper hex to decimal conversion would be from 0x01A8 = 424 in decimal.

The full output voltage range the report back should be divided by 10 mV to convert into actual output voltage, which in this example results in an output voltage of 4.24 V.

Read-back of the output voltage set-point READ1 (0x02) as with all the read registers is formatted with low-byte preceding the high-byte.

#### **Output Current Measurement**

The load output current is also available on the Telemetry Register.

Telemetry Register READ7 (0x0E) contains the measured relative output load current data. The load current is available on a relative basis with respect to the full-scale constant current regulation threshold programmed by the sense resistor tied between the IS and GND pin of the InnoSwitch3-Pro.

The ADC full range is 128, which denotes 100% threshold across the current sense resistor.

The accuracy of the output current read-back is tightest at full scale and decreases as the voltage threshold across the current sense resistor decreases as shown in Figure 22.



Figure 22. Constant-Current Report Back Tolerance.

Example: If a 16 m $\Omega$  sense resistor is used and the read-back register is 0x8040.

Removing the odd parity bit from high byte results in 0x40 = 64 in decimal.

Sensed current value = N (decimal) x  $0.25/R_{sense}$ . 64 x 0.25/16 = 1A. This is the measured output current value:

(0.25 mV = 32 mV/128, where 32 mV ( $I_{\mbox{sv(TH)}}$ ) is the full range  $R_{\mbox{sense}}$  voltage, 128 is the ADC full range).



The READ13 and READ14 are 16 sample rolling averages of the measured output current and output voltage respectively. The value of these average registers is more stable than the instantaneous registers (READ7 and READ9) but take slightly longer to stabilize. When the series BUS switch is opened these registers are cleared and values are reset to zero until the measurement start to accumulate. The resolution of READ 13 and READ 14 is the same as the READ7 and READ 9 respectively.

The output voltage and current measurement registers are updated every 100  $\ensuremath{\mu s}$  .

# I<sup>2</sup>C Connection

# **uVCC External Power Supply**

The uVCC pin provides an accurately regulated 3.6 V supply to an external controller. The maximum load current capability of this supply is 50 mA ( $I_{uvcc}$ )for 0.5 seconds when the VOUT pin is greater than or equal to 5 V. For steady-state operation, it is expected the current drawn from uVCC is less than 10 mA. The uVCC pin should be decoupled to the GND pin with at least a 2.2  $\mu$ F ceramic capacitor. When the VOUT pin voltage is less than 3.9 V, the internal LDO will droop and follow VOUT pin voltage. Under these conditions, the uVCC pin voltage is dependent on load current and internal series impedance. At VOUT pin = 3 V and 6 mA load current on uVCC, the expected output on uVCC will be ~2.85 V (3 V – 24  $\Omega$  x 6 mA).

If the VOUT pin voltage falls sufficiently to cause the uVCC pin to go below the  $\mathsf{uVCC}_{\mathsf{RST}}$  threshold, communication through  $I^2C$  is no longer available.

# SCL/SDA Pull-up Requirements

The SCL and SDA-pins should be pulled-up to the uVCC pin with a resistor. The maximum pull-up resistance is dependent on the capacitance of the SCL/SDA pins and I<sup>2</sup>C Master. The resultant voltage fall-time to the V<sub>IL</sub> threshold assuming a total capacitance of 20 pF is tabulated as function of SCL clock frequency in the table below.

| Max Frequency<br>(kHz) | Max Pull-Up<br>Resistance (k $\Omega$ ) | t <sub>F</sub> (ns) |  |
|------------------------|-----------------------------------------|---------------------|--|
| 400                    | 13                                      | 300                 |  |
| 500                    | 10                                      | 240                 |  |
| 600                    | 8                                       | 200                 |  |
| 700                    | 7                                       | 178                 |  |

Table 7.I<sup>2</sup>C Pull-Up Resistor Values.

# I<sup>2</sup>C Example Waveforms

# Setting The Output Voltage To 8 V

Same as Example shown in Figure 10.



Figure 23. I<sup>2</sup>C Waveforms for Setting Output Voltage to 8 V.





# Reading Telemetry Fault Register After AR Event Caused by Undervoltage





Figure 25. I<sup>2</sup>C Waveforms for Read Value From READ11 Register.





# **Applications Example**



Figure 26. 3 V – 8 V, 5 A; 8 V – 20 V Constant Power 40 W Programmable Power Supply.

The circuit shown in Figure 26 is a 3 V - 8 V, 5 A; 8 V - 20 V constant power 40 W programmable power supply using the INN3377C IC. The power stage is controlled by a general purpose PIC16F18325 microcontroller. This design features DOE Level 6 and EC CoC 5 compliance.

Common mode choke L1 and L2 provides attenuation for EMI. Bridge rectifier BR1 rectifies the AC line voltage and provides a full wave rectified DC. Thermistor RT1 limits the inrush current when the power supply is connected to the input AC supply. Fuse F1 isolates the circuit and provides protection from component failure.

One end of the transformer primary is connected to the rectified DC bus; the other end is connected to the drain terminal of the integrated MOSFET in the InnoSwitch3-Pro IC (U1).

A low-cost RCD clamp formed by diode D1, resistors R1, R2 and capacitor C4 limits the peak Drain voltage of U1 at the instant of turn-off of the MOSFET inside U1. The clamp helps to dissipate the energy stored in the leakage reactance of transformer T1.

The InnoSwitch3-Pro IC is self-starting, using an internal high-voltage current source to charge the PRIMARY BYPASS pin capacitor (C7) when AC is first applied. During normal operation, the primary-side block is powered from an auxiliary winding on the transformer T1. Output of the auxiliary (or bias) winding is rectified using diode D2 and filtered using capacitor C6. Resistors R3 and R4 along with Q1 and VR1 form a linear regulator circuit to limit the current being supplied to the PRIMARY BYPASS pin of the InnoSwitch3-Pro IC (U1) irrespective of the output voltage. The Zener diode VR2 along with resistor R5 provides latching OVP in the event of an output overvoltage condition.

In a flyback converter, output of the auxiliary winding tracks the output voltage of the converter. In the event of an overvoltage at the output of the converter, the auxiliary winding voltage increases and causes breakdown of VR2. This causes a current to flow into the PRIMARY BYPASS pin of InnoSwitch3-Pro IC (U1). If the current flowing into the PRIMARY BYPASS pin increases above the  $I_{sp}$  threshold,

the InnoSwitch3-Pro IC controller will latch-off and prevent any further increase in output voltage.

The secondary-side of the InnoSwitch3-Pro IC provides output voltage and output current sensing along with drive to a MOSFET providing synchronous rectification. The secondary output of the transformer is rectified by MOSFETS Q2, Q5 and filtered by capacitors C10 and C11. High frequency ringing during switching transients that would otherwise create radiated EMI, is reduced via a RC snubber, R9 and C9. Current sharing of the two FETs Q2 and Q5 are obtained by adding the resistors R25 and R26 in series with the gates of the respective FETs.

The gate of Q2 and Q5 are turned on by secondary-side controller inside IC U1, based on the winding voltage sensed via resistor R10 and fed into the FORWARD pin of the IC.

In continuous conduction mode of operation, the MOSFET is turned off just prior to the secondary-side requesting the start of a new switching cycle from the primary. In discontinuous or continuous mode of operation, the power MOSFET is turned off when the voltage drop across the MOSFET falls below a threshold of V<sub>SR(TH)</sub>. Secondary-side control of the primary-side power MOSFET avoids any possibility of cross conduction of the two MOSFETs and provides extremely reliable synchronous rectification.

The secondary-side of the IC is self-powered from either the secondary winding forward voltage or the output voltage. Capacitor C13, connected to SECONDARY BYPASS pin of InnoSwitch3-Pro IC (U1) provides decoupling for the internal circuitry. Capacitor C12 is needed between the VOUT pin and the SECONDARY GROUND pin for ESD protection of the VOUT pin.

During CC operation, when the output voltage falls, the device will power itself from the secondary winding directly. During the on-time of the primary-side power MOSFET, the forward voltage that appears across the secondary winding is used to charge the SECONDARY BYPASS pin decoupling capacitor C13 via resistor R10 and an internal



regulator. This allows output current regulation to be maintained down to the minimum auto-restart threshold set by the I<sup>2</sup>C interface. Below this level the unit enters auto-restart until the output load is reduced.

Output current is sensed by monitoring the voltage drop across resistor R11 between the IS and SECONDARY GROUND pins. A threshold of approximately 32 mV reduces losses. A decoupling capacitor C23 is needed between the IS and SECONDARY GROUND pin to improve CC accuracy. Once the internal current sense threshold is exceeded, the device regulates the number of switch pulses to maintain a fixed output current.

When the output current is below the CC threshold, the device operates in constant voltage mode. The output voltage is set by the  $\rm I^2C$  interface.

The PIC microcontroller gets its supply through the  $\mu$ VCC pin of InnoSwitch3-Pro. Switch1 (SW1) increments output voltage while Switch2 (SW2) decrements output voltage. Such a design is used in a system where output voltage is required to be controlled through an external interface.

The PIC microcontroller communicates over its I<sup>2</sup>C lines to the SDA and SCL pins (which are both 3.3 V and 5 V compatible) of the InnoSwitch3-Pro IC. The SDA and SCL lines need pull-up resistors R24 and R23 respectively to the  $\mu$ VCC pin. The  $\mu$ VCC pin needs a decoupling capacitor C20.

N-MOSFET Q3 forms the bus switch and is controlled by the VB/D pin on the InnoSwitch3-Pro IC. Resistor R12 and diode D4 are needed from the Source of the MOSFET to its gate for providing a voltage discharge path when the bus switch is opened. Capacitor C21 is needed at the output for ESD protection.





Figure 27. 5 V / 3 A; 9 V / 3 A; 3 V – 11 V PPS USB PD 3.0 Compliant Adapter.

The circuit shown in Figure 27 is a 5 V / 3 A; 9 V / 3 A; 3 V – 11 V PPS USB PD 3.0 compliant adapter using INN3366C IC. The power stage is controlled by a USB PD controller. This design features DOE Level 6 and EC CoC 5 compliance.

Common mode choke L1 and L2 provides attenuation for EMI. Bridge rectifier BR1 and BR2 rectify the AC line voltage and provides a full wave rectified DC. Thermistor RT1 limits the inrush current when the power supply is connected to the input AC supply. Fuse F1 isolates the circuit and provides protection from component failure. Thermistor RT1 limits the inrush current when the power supply is connected to the input AC supply.

One end of the transformer primary is connected to the rectified DC bus; the other end is connected to the drain terminal of the integrated MOSFET in the InnoSwitch3-Pro IC (U1).

A low-cost RCD clamp formed by diode D1, resistors R1 and R2 and capacitor C4 limits the peak Drain voltage of U1 at the instant of turn-off of the MOSFET inside U1. The clamp helps to dissipate the energy stored in the leakage reactance of transformer T1.

The InnoSwitch3-Pro IC is self-starting, using an internal high-voltage current source to charge the PRIMARY BYPASS BPP pin capacitor (C7) when AC is first applied. During normal operation, the primary-side block is powered from an auxiliary winding on the transformer T1. Output of the auxiliary (or bias) winding is rectified using diode D2 and filtered using capacitor C6. Resistor R3 and R4 along with Q1 and VR1 form a linear regulator circuit to limit the current being supplied to the PRIMARY BYPASS pin of the InnoSwitch3-Pro IC (U1) irrespective of the output voltage. The Zener VR2 along with resistor R5 provides latching OVP in the event of an output overvoltage condition.

In a flyback converter, output of the auxiliary winding tracks the output voltage of the converter. In the event of an overvoltage at the output of the converter, the auxiliary winding voltage increases and causes breakdown of VR2. This causes a current to flow into the

PRIMARY BYPASS pin of InnoSwitch3-Pro IC (U1). If the current flowing into the PRIMARY BYPASS pin increases above the  $\rm I_{SD}$  threshold, the InnoSwitch3-Pro IC controller will latch-off and prevent any further increase in output voltage.

The secondary-side of the InnoSwitch3-Pro IC provides output voltage and output current sensing along with drive to a MOSFET providing synchronous rectification. The secondary output of the transformer is rectified by MOSFET Q2 and filtered by capacitors C10 and C11. High frequency ringing during switching transients that would otherwise create radiated EMI, is reduced via a RC snubber, R9 and C9.

The gate of Q2 is turned on by secondary-side controller inside U1, based on the winding voltage sensed via resistor R10 and fed into the FORWARD pin of the IC.

In continuous conduction mode of operation, the MOSFET is turned off just prior to the secondary-side requesting the start of a new switching cycle from the primary. In discontinuous or continuous mode of operation, the power MOSFET is turned off when the voltage drop across the MOSFET falls below a threshold of  $V_{\text{SR(TH)}}$ . Secondary-side control of the primary-side power MOSFET avoids any possibility of cross conduction of the two MOSFETs and provides extremely reliable synchronous rectification.

The secondary-side of the IC is self-powered from either the secondary winding forward voltage or the output voltage. Capacitor C12, connected to the SECONDARY BYPASS BPS pin of InnoSwitch3-Pro IC U1 provides decoupling for the internal circuitry. Capacitor C13 is needed between the VOUT pin and the SECONDARY GROUND pin for ESD protection.

During CC operation, when the output voltage falls, the device will power itself from the secondary winding directly. During the on-time of the primary-side power MOSFET, the forward voltage that appears across the secondary winding is used to charge the SECONDARY BYPASS decoupling capacitor C12 via resistor R10 and an internal

