

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# Low Latency 40-Gbps Ethernet IP Core User Guide



# **Contents**

| About the LL 40GbE IP Core                                                    | 1-1        |
|-------------------------------------------------------------------------------|------------|
| LL 40GbE IP Core Supported Features                                           | 1-2        |
| IP Core Device Family and Speed Grade Support                                 | 1-4        |
| LL 40GbE IP Core Device Family Support                                        | 1-4        |
| LL 40GbE IP Core Device Speed Grade Support                                   | 1-5        |
| IP Core Verification                                                          |            |
| Simulation Environment                                                        | 1-6        |
| Compilation Checking                                                          | 1-6        |
| Hardware Testing                                                              | 1-6        |
| Performance and Resource Utilization                                          | 1-6        |
| Arria 10 Resource Utilization                                                 | 1-7        |
| Stratix V Resource Utilization                                                | 1-8        |
| Release Information                                                           | 1-8        |
| Getting Started                                                               | 2-1        |
| Installation and Licensing for LL 40GbE IP Core for Stratix V Devices         |            |
| Installing and Licensing IP Cores                                             |            |
| OpenCore Plus IP Evaluation                                                   |            |
| Specifying the IP Core Parameters and Options                                 |            |
| IP Core Parameters                                                            |            |
| Files Generated for Stratix V Variations.                                     |            |
| Files Generated for Arria 10 Variations                                       |            |
| Integrating Your IP Core in Your Design                                       |            |
| Pin Assignments                                                               |            |
| External Transceiver Reconfiguration Controller Required in Stratix V Designs |            |
| Transceiver PLL Required in Arria 10 Designs                                  |            |
| Handling Potential Jitter in Arria 10 Devices                                 |            |
| External Time-of-Day Module for Variations with 1588 PTP Feature              |            |
| Clock Requirements for 40GBASE-KR4 Variations                                 |            |
| External TX MAC PLL                                                           |            |
| Placement Settings for the LL 40GbE IP Core                                   | 2-23       |
| IP Core Testbenches                                                           | 2-24       |
| Testbench Behavior                                                            | 2-24       |
| Simulating the LL 40GbE IP Core With the Testbenches                          | 2-27       |
| Compiling the Full Design and Programming the FPGA                            | 2-31       |
| Initializing the IP Core                                                      | 2-31       |
| Functional Description                                                        | 3_1        |
|                                                                               |            |
| High Level System OverviewLL 40GbE IP Core Functional Description             |            |
| LL 40GbE IP Core TV Detapath                                                  | 3-2<br>2 2 |

| LL 40GbE IP Core TX Data Bus Interfaces                           | 3-6   |
|-------------------------------------------------------------------|-------|
| LL 40GbE IP Core RX Datapath                                      | 3-16  |
| LL 40GbE IP Core RX Data Bus Interfaces                           | 3-20  |
| External Reconfiguration Controller                               |       |
| External Transceiver PLL                                          | 3-28  |
| External TX MAC PLL                                               | 3-28  |
| Congestion and Flow Control Using Pause Frames                    |       |
| Pause Control and Generation Interface                            | 3-31  |
| Pause Control Frame Filtering                                     |       |
| Link Fault Signaling Interface                                    |       |
| Statistics Counters Interface                                     |       |
| 1588 Precision Time Protocol Interfaces                           | 3-38  |
| PHY Status Interface                                              | 3-55  |
| Transceiver PHY Serial Data Interface                             | 3-55  |
| Low Latency 40GBASE-KR4 IP Core Variations                        | 3-56  |
| Control and Status Interface                                      | 3-57  |
| Arria 10 Transceiver Reconfiguration Interface                    | 3-58  |
| Clocks                                                            | 3-59  |
| Resets                                                            | 3-62  |
| Signals                                                           | 3-62  |
| LL 40GbE IP Core Signals                                          | 3-62  |
| Software Interface: Registers                                     | 3-71  |
| LL 40GbE IP Core Registers                                        | 3-75  |
| LL 40GbE Hardware Design Example Registers                        |       |
| Ethernet Glossary                                                 | 3-114 |
| Debugging the Link                                                | 4-1   |
| Creating a SignalTap II Debug File to Match Your Design Hierarchy |       |
| Arria 10 10GBASE-KR Registers                                     | A-1   |
| 10GBASE-KR PHY Register Definitions                               |       |
| 100D10D-INC1111 Region Delininolis                                |       |
| Additional Information                                            |       |
| LL 40GbE IP Core User Guide Archives                              | B-1   |
| LL 40GbF IP Core User Guide Revision History                      | R_1   |

## About the LL 40GbE IP Core

1

2018.01.03

UG-20043





The Intel® Low Latency 40-Gbps Ethernet (LL 40GbE) media access controller (MAC) and PHY MegaCore® functions offer the lowest round-trip latency and smallest size to implement the *IEEE 802.3ba High Speed Ethernet Standard* with an option to support the *IEEE 802.3ap-2007 Backplane Ethernet Standard*.

The version of this product that supports Arria<sup>®</sup> 10 devices is included in the Intel FPGA IP Library and is available from the Quartus<sup>®</sup> Prime IP Catalog.

**Note:** The full product name, Low Latency 40-Gbps Ethernet MAC and PHY MegaCore Function, is shortened to Low Latency (LL) 40GbE (LL 40GbE) IP core in this document. In addition, although multiple variations are available from the parameter editor, this document refers to this product as a single IP core, because all variations are configurable from the same parameter editor.

Figure 1-1: LL 40GbE IP Core

Main blocks, internal connections, and external block requirements.



Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2015 Registered

\*Other names and brands may be claimed as the property of others.



#### **LL 40GbE IP Core Supported Features**

As illustrated, on the MAC client side you can choose a wide, standard Avalon<sup>®</sup> Streaming (Avalon-ST) interface, or a narrower, custom streaming interface. The MAC client side Avalon Streaming (Avalon-ST) interface data bus is 256 bits wide. The MAC client side custom streaming interface data bus is 127 bits wide. The client-side data maps to four 10.3125 Gbps transceiver PHY links.

The 40GbE (XLAUI) interface has 4x10.3125 Gbps links. For Arria 10 devices only, you can configure a 40GbE 40GBASE-KR4 variation to support Backplane Ethernet.

The FPGA serial transceivers are compliant with the IEEE 802.3ba standard XLAUI specification. You can connect the transceiver interfaces directly to an external physical medium dependent (PMD) optical module or to another device.

The IP core provides standard MAC and physical coding sublayer (PCS) functions with a variety of configuration and status registers. You can exclude the statistics registers. If you exclude these registers, you can monitor the statistics counter increment vectors that the IP core provides at the client side interface and maintain your own counters.

#### **Related Information**

- LL 40GbE IP Core Functional Description on page 3-2 Provides detailed descriptions of LL 40GbE IP core operation and functions.
- Introduction to Intel FPGA IP Cores
   Provides general information about all Intel FPGA IP cores, including parameterizing, generating, upgrading, and simulating IP cores.
- Creating Version-Independent IP and Qsys Simulation Scripts
  Create simulation scripts that do not require manual updates for software or IP version upgrades.
- Project Management Best Practices
   Guidelines for efficient management and portability of your project and IP files.
- LL 40GbE IP Core User Guide Archives on page 6-1
- Low Latency 40G Ethernet Design Example User Guide

## **LL 40GbE IP Core Supported Features**

All LL 40GbE IP core variations include both a MAC and a PHY, and all variations are in full-duplex mode. These IP core variations offer the following features:

- Designed to the *IEEE 802.3ba-2010 High Speed Ethernet Standard* available on the *IEEE* website (www.ieee.org).
- Soft PCS logic that interfaces seamlessly to Intel FPGA 10.3125 Gbps serial transceivers.
- Standard XLAUI external interface consisting of FPGA hard serial transceiver lanes operating at 10.3125 Gbps.
- Supports 40GBASE-KR4 PHY based on 64B/66B encoding with data striping and alignment markers to align data from multiple lanes.
- Supports 40GBASE-KR4 PHY and forward error correction (FEC) option for interfacing to backplanes. The supported FEC is KR-FEC.
- Supports Synchronous Ethernet (Sync-E) by providing an optional CDR recovered clock output signal to the device fabric.
- Avalon Memory-Mapped (Avalon-MM) management interface to access the IP core control and status registers.

Altera Corporation About the LL 40GbE IP Core



- Avalon-ST data path interface connects to client logic with the start of frame in the most significant byte (MSB) when optional adapters are used. Interface has data width 256 bits.
- Optional custom streaming data path interface with narrower bus width and a start frame possible on 64-bit word boundaries without the optional adapters. Interface has data width 128 bits.
- Support for jumbo packets.
- TX and RX CRC pass-through control.
- Optional TX CRC generation and insertion.
- RX CRC checking and error reporting.
- TX error insertion capability supports test and debug.
- RX and TX preamble pass-through options for applications that require proprietary user management information transfer.
- TX automatic frame padding to meet the 64-byte minimum Ethernet frame length at the LL 40GbE Ethernet connection.
- Optional RX strict SFD checking per IEEE specification.
- RX malformed packet checking per IEEE specification.
- Hardware and software reset control.
- Pause frame filtering control.
- Received control frame type indication.
- MAC provides cut-through frame processing.
- Optional deficit idle counter (DIC) options to maintain a finely controlled 8-byte or 12-byte interpacket gap (IPG) minimum average.
- Optional IEEE 802.3 Clause 31 Ethernet flow control operation using the pause registers or pause interface.
- Optional priority-based flow control that complies with the *IEEE Standard 802.1Qbb-2011— Amendment 17: Priority-based Flow Control*, using the pause registers for fine control.
- 1900 bits RX PCS lane skew tolerance, which exceeds the IEEE 802.3-2012 Ethernet standard clause 82.2.12 requirements.
- Optional support for the IEEE Standard 1588-2008 Precision Clock Synchronization Protocol (1588 PTP).
- Optional statistics counters.
- Optional fault signaling: detects and reports local fault and generates remote fault, with *IEEE* 802.3ba-2012 Ethernet Standard Clause 66 support.
- Optional serial PMA loopback (TX to RX) at the serial transceiver for self-diagnostic testing.
- Optional access to Altera Debug Master Endpoint (ADME) for debugging or monitoring PHY signal integrity.

The LL 40GbE IP core can support full wire line speed with a 64-byte frame length and back-to-back or mixed length traffic with no dropped packets.

For a detailed specification of the Ethernet protocol refer to the *IEEE 802.3ba-2010 High Speed Ethernet Standard*.

#### **Related Information**

#### **IEEE** website

The IEEE 802.3ba-2010 High Speed Ethernet Standard and the IEEE Standard 802.1Qbb-2011— Amendment 17: Priority-based Flow Control are available on the IEEE website.

About the LL 40GbE IP Core



## **IP Core Device Family and Speed Grade Support**

The following sections list the device family and device speed grade support offered by the LL 40GbE IP core:

LL 40GbE IP Core Device Family Support on page 1-4

LL 40GbE IP Core Device Speed Grade Support on page 1-5

## LL 40GbE IP Core Device Family Support

Table 1-1: Intel FPGA IP Core Device Support Levels

| Device Support Level | Definition                                                                                                                                                                                                                                            |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Preliminary          | The IP core is verified with preliminary timing models for this device family. The IP core meets all functional requirements, but might still be undergoing timing analysis for the device family. It can be used in production designs with caution. |
| Final                | The IP core is verified with final timing models for this device family. The IP core meets all functional and timing requirements for the device family and can be used in production designs.                                                        |

#### Table 1-2: LL 40GbE IP Core Device Family Support

Shows the level of support offered by the LL 40GbE IP core for each Intel FPGA device family.

| Device Family                           | Support                                                                                                                                                                                                                                         |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Stratix <sup>®</sup> V (GX, GT, and GS) | Final                                                                                                                                                                                                                                           |
| Arria 10 (GX, GT, and SX)               | Default support level provided in the Quartus Prime software. Refer to the <i>Quartus Prime Standard Edition Software and Device Support Release Notes</i> and the <i>Quartus Prime Pro Edition Software and Device Support Release Notes</i> . |
| Other device families                   | Not supported                                                                                                                                                                                                                                   |

#### **Related Information**

Timing and Power Models

Reports the default device support levels in the current version of the Quartus Prime Standard Edition software.

Altera Corporation About the LL 40GbE IP Core



- Timing and Power Models
  - Reports the default device support levels in the current version of the Quartus Prime Pro Edition software.
- LL 40GbE IP Core Device Speed Grade Support on page 1-5
  Shows which IP core variations support which device family speed grades.

## LL 40GbE IP Core Device Speed Grade Support

#### **Table 1-3: Slowest Supported Device Speed Grades**

Lists the slowest supported device speed grades for standard variations of the LL 40GbE IP core. IP core variations that include a 1588 PTP module might require Quartus Prime seed sweeping to achieve a comfortable timing margin.

| MegaCore Function             | Device Family         | Supported Speed Grades |
|-------------------------------|-----------------------|------------------------|
|                               | Stratix V (GX)        | I3, C3                 |
| LL 40GbE                      | Stratix V (GT)        | I3, C2                 |
| LL 40G0E                      | Stratix V (GS)        | I3, C3                 |
|                               | Arria 10 (GX, GT, SX) | I2, C2                 |
| LL 40GbE (40GBASE-KR4 option) | Arria 10 (GX, GT, SX) | I2, C2                 |

## **IP Core Verification**

To ensure functional correctness of the LL 40GbE IP core, Intel performs extensive validation through both simulation and hardware testing. Before releasing a version of the LL 40GbE IP core, Intel runs comprehensive regression tests in the current or associated version of the Quartus Prime software.

Intel verifies that the current version of the Quartus Prime software compiles the previous version of each IP core. Any exceptions to this verification are reported in the *Intel FPGA IP Release Notes*. Intel does not verify compilation with IP core versions older than the previous release.

#### **Related Information**

- Knowledge Base Errata for Low Latency 40-100GbE IP core

  Exceptions to functional correctness that first manifest in software releases prior to the 16.1 software release are documented in the Low Latency 40-100GbE IP core errata.
- Knowledge Base Errata for LL 40GbE IP core
   Exceptions to functional correctness that manifest in software releases 16.0 and later are documented in the Low Latency 40GbE IP core errata.
- Intel FPGA IP Release Notes: Low Latency 40-Gbps Ethernet IP Core Release Notes
  Changes to the Low Latency 40GbE IP core in software releases 16.1 and earlier are noted in the Intel
  FPGA IP Release Notes.

About the LL 40GbE IP Core



#### **Simulation Environment**

Intel performs the following tests on the LL 40GbE IP core in the simulation environment using internal and third party standard bus functional models (BFM):

- Constrained random tests that cover randomized frame size and contents
- Randomized error injection tests that inject Frame Check Sequence (FCS) field errors, runt packets, and corrupt control characters, and then check for the proper response from the IP core
- Assertion based tests to confirm proper behavior of the IP core with respect to the specification
- Extensive coverage of our runtime configuration space and proper behavior in all possible modes of operation

## **Compilation Checking**

Intel performs compilation testing on an extensive set of LL 40GbE IP core variations and designs that target different devices, to ensure the Quartus Prime software places and routes the IP core ports correctly.

## **Hardware Testing**

Intel performs hardware testing of the key functions of the LL 40GbE IP core using standard 40Gbps Ethernet network test equipment and optical modules. The Intel hardware tests of the LL 40GbE IP core also ensure reliable solution coverage for hardware related areas such as performance, link synchronization, and reset recovery.

## **Performance and Resource Utilization**

The following sections provide performance and resource utilization data for the LL 40GbE IP core.

#### Table 1-4: IP Core Variation Encoding for Resource Utilization Tables

"On" indicates the parameter is turned on. The symbol "—" indicates the parameter is turned off or not available.

| IP Core Variation            | A               | В               | С                           | D                           | Е               | F               |
|------------------------------|-----------------|-----------------|-----------------------------|-----------------------------|-----------------|-----------------|
| Parameter                    | A               | Б               |                             |                             |                 | ,               |
| Data interface               | Custom-ST       | Avalon-ST       | Avalon-ST                   | Avalon-ST                   | Avalon-ST       | Avalon-ST       |
| Flow control mode            | No flow control | No flow control | Standard<br>flow<br>control | Standard<br>flow<br>control | No flow control | No flow control |
| Average interpacket gap      | 12              | 12              | 12                          | 12                          | 12              | 12              |
| Enable 1588 PTP              | _               | _               | _                           | On                          | _               | _               |
| Enable link fault generation | _               | _               | On                          | On                          | _               | _               |
| Enable TX CRC insertion      | _               | On              | On                          | On                          | On              | On              |

Altera Corporation About the LL 40GbE IP Core



| IP Core Variation Parameter             | A | В  | С  | D  | Е  | F  |
|-----------------------------------------|---|----|----|----|----|----|
| Enable preamble passthrough             | _ | _  | On | On | _  | _  |
| <b>Enable alignment EOP on FCS word</b> | _ | On | On | On | On | On |
| <b>Enable TX statistics</b>             | _ | On | On | On | On | On |
| Enable RX statistics                    | _ | On | On | On | On | On |
| Enable KR4                              | _ | _  | _  | _  | On | On |
| Include FEC<br>sublayer                 | _ | _  | _  | _  | _  | On |

#### **Arria 10 Resource Utilization**

Resource utilization changes depending on the parameter settings you specify in the LL 40GbE parameter editor. For example, if you turn on pause functionality or statistics counters in the LL 40GbE parameter editor, the IP core requires additional resources to implement the additional functionality.

#### Table 1-5: IP Core FPGA Resource Utilization in Arria 10 Devices

Lists the resources and expected performance for selected variations of the LL 40GbE IP core in an Arria 10 device.

These results were obtained using the Quartus Prime software v14.1.

- The numbers of ALMs and logic registers are rounded up to the nearest 100.
- The numbers of ALMs, before rounding, are the **ALMs needed** numbers from the Quartus Prime Fitter Report.

| LL 40GbE Variation   | ALMs  | Dedicated Logic<br>Registers | Memory<br>M20K |
|----------------------|-------|------------------------------|----------------|
| LL 40GbE variation A | 5400  | 12800                        | 13             |
| LL 40GbE variation B | 10100 | 21200                        | 13             |
| LL 40GbE variation C | 11000 | 24100                        | 13             |
| LL 40GbE variation D | 14200 | 31100                        | 17             |
| LL 40GbE variation E | 14400 | 28200                        | 26             |
| LL 40GbE variation F | 16300 | 29300                        | 26             |

About the LL 40GbE IP Core

Altera Corporation



#### **Related Information**

## Fitter Resources Reports in the Quartus Prime Help

Information about Quartus Prime resource utilization reporting, including ALMs needed.

#### Stratix V Resource Utilization

Resource utilization changes depending on the parameter settings you specify in the LL 40GbE parameter editor. For example, if you turn on pause functionality or statistics counters in the LL 40GbE parameter editor, the IP core requires additional resources to implement the additional functionality.

#### Table 1-6: IP Core FPGA Resource Utilization in Stratix V Devices

Lists the resources and expected performance for selected variations of the LL 40GbE IP core in a Stratix V device.

These results were obtained using the Quartus II software v14.1.

**Note:** Please note that at the time of publication, the LL 40GbE IP core that targets a Stratix V device has not been updated since the version compatible with the Quartus Prime Standard Edition software v16.0.

- The numbers of ALMs and logic registers are rounded up to the nearest 100.
- The numbers of ALMs, before rounding, are the **ALMs needed** numbers from the Quartus Prime Fitter Report.

| 40GbE Variation   | ALMs  | Dedicated Logic<br>Registers | Memory<br>M20K |
|-------------------|-------|------------------------------|----------------|
| 40GbE variation A | 5300  | 12800                        | 13             |
| 40GbE variation B | 9900  | 21500                        | 13             |
| 40GbE variation C | 10900 | 24100                        | 13             |
| 40GbE variation D | 14000 | 31000                        | 17             |

#### **Related Information**

#### Fitter Resources Reports in the Quartus Prime Help

Information about Quartus Prime resource utilization reporting, including ALMs needed.

## **Release Information**

Table 1-7: LL 40GbE IP Core Current Release Information

| ltem    | Description |
|---------|-------------|
| Version | 16.1        |

Altera Corporation About the LL 40GbE IP Core



| ltem           | Description                                                                                                                                                                                        |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Release Date   | 2016.10.31                                                                                                                                                                                         |
| Ordering Codes | Low Latency 40G Ethernet MAC and PHY: IP-40GEUMACPHY Low Latency 40G Ethernet MAC and PHY with 1588: IP- 40GEUMACPHYF Low Latency 40G Ethernet MAC and 40GBASE-KR4 PHY with FEC: IP- 40GBASEKR4PHY |
| Vendor ID      | 6AF7                                                                                                                                                                                               |

About the LL 40GbE IP Core

Altera Corporation



2018.01.03

UG-20043





The following sections explain how to install, parameterize, simulate, and initialize the LL 40GbE IP core:

#### Installation and Licensing for LL 40GbE IP Core for Stratix V Devices on page 2-2

The LL 40GbE IP core that targets a Stratix V device is an extended IP core which is not included with the Quartus Prime release. This section provides a general overview of the Intel extended FPGA IP core installation process to help you quickly get started with any Intel extended FPGA IP core.

#### **Installing and Licensing IP Cores on page 2-3**

The LL 40GbE IP core that targets an Arria 10 device is a standard Intel FPGA IP core in the Intel FPGA IP Library.

#### Specifying the IP Core Parameters and Options on page 2-4

The LL 40GbE IP core for Arria 10 devices supports a standard customization and generation process from the Quartus Prime IP Catalog. After you install and integrate the extended IP core in the ACDS release, the LL 40GbE IP core for Stratix V devices also supports the standard customization and generation process. The LL 40GbE IP core is not supported in Qsys.

#### IP Core Parameters on page 2-5

The LL 40GbE parameter editor provides the parameters you can set to configure the LL 40GbE IP core and simulation and hardware design examples.

#### Files Generated for Stratix V Variations on page 2-14

The Quartus Prime Standard Edition software generates the following output for your Stratix V LL 40GbE IP core.

#### Files Generated for Arria 10 Variations on page 2-15

The Quartus Prime software generates the following IP core output file structure when targeting Arria 10 devices.

#### **Integrating Your IP Core in Your Design** on page 2-19

#### IP Core Testbenches on page 2-24

Intel provides a testbench, a hardware design example, and a compilation-only design example with most variations of the LL 40GbE IP core. The testbench is available for simulation of your IP core, and the hardware design example can be run on hardware. You can run the testbench to observe the IP core behavior on the various interfaces in simulation.

#### Compiling the Full Design and Programming the FPGA on page 2-31

**Initializing the IP Core** on page 2-31

Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2015 Registered

\*Other names and brands may be claimed as the property of others.



#### Related Information

#### • Introduction to Intel FPGA IP Cores

Provides general information about all Intel FPGA IP cores, including parameterizing, generating, upgrading, and simulating IP cores.

- Creating Version-Independent IP and Qsys Simulation Scripts

  Create simulation scripts that do not require manual updates for software or IP version upgrades.
- Project Management Best Practices
   Guidelines for efficient management and portability of your project and IP files.

## Installation and Licensing for LL 40GbE IP Core for Stratix V Devices

The LL 40GbE IP core that targets the Stratix V device family is an extended IP core which is not included with the Quartus Prime release. This section provides a general overview of the Intel extended FPGA IP core installation process to help you quickly get started with any Intel extended FPGA IP core.

The Intel extended FPGA IP cores are available from the Self-Service Licensing Center (SSLC). Refer to Related Links below for the correct link for this IP core.

#### Figure 2-1: IP Core Directory Structure

Directory structure after you install the LL 40GbE IP core that targets a Stratix V device.

**Note:** At the time of publication, the most recent Stratix V LL 40GbE IP core available from the SSLC is a combined Low Latency 40-100GbE IP core compatible with the Quartus Prime Standard Edition software v16.0.



Table 2-1: Default Quartus Prime Standard Edition Installation Locations

Lists the default location of *<path>*. The Stratix V LL 40GbE IP core available in the SSLC at the time of publication is compatible with the Quartus Prime Standard Edition software v16.0.

| Default Location in 16.1 Release                                                        | Default Location in 16.0 Release                                                         | Platform |
|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------|
| <pre><drive>:\intelFPGA\quartus\ <version number="">\</version></drive></pre>           | <pre><drive>:\altera\quartus\<version number="">\</version></drive></pre>                | Windows  |
| <pre><home directory="">:/intelFPGA/ quartus/<version number=""></version></home></pre> | <pre><home directory="">:/opt/altera/ quartus/<version number=""></version></home></pre> | Linux    |



You can evaluate an IP core in simulation and in hardware until you are satisfied with its functionality and performance. You must purchase a license for the IP core when you want to take your design to production. After you purchase a license for an Intel FPGA IP core, you can request a license file from the Licensing page of the Altera website and install the license on your computer.

#### **Related Information**

- Intel website
- Intel Licensing website
- Intel Self-Service Licensing Center

After you purchase the LL 40GbE IP core that supports Stratix V devices, the IP core is available for download from the SSLC page in your My Intel account. Intel requires that you create a My Intel account if you do not have one already, and log in to access the SSLC. On the SSLC page, click Run for this IP core. The SSLC provides an installation dialog box to guide your installation of the IP core.

## **Installing and Licensing IP Cores**

The Quartus Prime software installation includes the Intel FPGA IP library. This library provides useful IP core functions for your production use without the need for an additional license. Some MegaCore IP functions in the library require that you purchase a separate license for production use. The OpenCore feature allows evaluation of any Intel FPGA IP core in simulation and compilation in the Quartus Prime software. Upon satisfaction with functionality and performance, visit the Self Service Licensing Center to obtain a license number for any Intel FPGA product.

The Quartus Prime software installs IP cores in the following locations by default:

Figure 2-2: IP Core Installation Path



**Table 2-2: IP Core Installation Locations** 

| Location                                                                | Software                          | Platform |
|-------------------------------------------------------------------------|-----------------------------------|----------|
| <pre><drive>:\intelFPGA_pro\quartus\ip\ altera</drive></pre>            | Quartus Prime Pro Edition         | Windows  |
| <pre><drive>:\intelFPGA\quartus\ip\altera</drive></pre>                 | Quartus Prime Standard<br>Edition | Windows  |
| <pre><home directory="">:/intelFPGA_pro/ quartus/ip/altera</home></pre> | Quartus Prime Pro Edition         | Linux    |
| <pre><home directory="">:/intelFPGA/quartus/ ip/altera</home></pre>     | Quartus Prime Standard<br>Edition | Linux    |



#### **Related Information**

Release Information on page 1-8

Provides the licensing product codes for the IP core.

## OpenCore Plus IP Evaluation

The free OpenCore Plus feature allows you to evaluate licensed MegaCore IP cores in simulation and hardware before purchase. Purchase a license for MegaCore IP cores if you decide to take your design to production. OpenCore Plus supports the following evaluations:

- Simulate the behavior of a licensed IP core in your system.
- Verify the functionality, size, and speed of the IP core quickly and easily.
- Generate time-limited device programming files for designs that include IP cores.
- Program a device with your IP core and verify your design in hardware.

OpenCore Plus evaluation supports the following two operation modes:

- Untethered—run the design containing the licensed IP for a limited time.
- Tethered—run the design containing the licensed IP for a longer time or indefinitely. This operation requires a connection between your board and the host computer.

**Note:** All IP cores that use OpenCore Plus time out simultaneously when any IP core in the design times out.

#### **Related Information**

- Quartus Prime Licensing Site
- Quartus Prime Installation and Licensing

## **Specifying the IP Core Parameters and Options**

The LL 40GbE parameter editor allows you to quickly configure your custom IP variation. Use the following steps to specify IP core options and parameters in the Quartus Prime software.

- 1. In the IP Catalog (**Tools** > **IP Catalog**), select a target device family. The LL 40GbE IP core is not supported in Qsys.
- 2. In the IP Catalog, locate and double-click the name of the IP core to customize (Low Latency 40G Ethernet). The New IP Variation window appears.
- **3.** Specify a top-level name for your custom IP variation. The parameter editor saves the IP variation settings in a file with one of the following names:
  - < your\_ip>. qsys (for Arria 10 variations generated in the Quartus Prime Standard Edition software)
  - . ip (for Arria 10 variations generated in the Quartus Prime Pro Edition software)
  - <your\_ip>.qip (for Stratix V variations)
- **4.** If your IP core targets the Arria 10 device family, you must select a specific device in the **Device** field or maintain the default device the Quartus Prime software lists. If you target a specific Intel development kit, the hardware design example overwrites the selection with the device on the target board.
- **5.** Click **OK**. The parameter editor appears.
- **6.** Specify the parameters and options for your IP variation in the parameter editor, including one or more of the following. Refer to your IP core user guide for information about specific IP core parameters.



- Specify parameters defining the IP core functionality, port configurations, and device-specific features.
- Specify options for processing the IP core files in other EDA tools.
- A functional VHDL IP core is not available. Specify Verilog HDL only, for your IP core variation.
- 7. For Arria 10 variations, follow these steps:
  - **a.** Optionally, to generate a simulation testbench or example project, follow the instructions in **Generating the LL 40GbE Testbench** on page 2-28.
  - **b.** Click **Generate HDL**. The **Generation** dialog box appears.
  - **c.** Specify output file generation options, and then click **Generate**. The IP variation files generate according to your specifications.
  - d. Click Finish. The parameter editor adds the top-level .qsys file to the current project automatically. If you are prompted to manually add the .qsys or .ip file to the project, click Project > Add/ Remove Files in Project to add the file.
- **8.** For Stratix V variations, follow these steps:
  - a. Click Finish.
  - **b.** Optionally, to generate a simulation testbench or example project, follow the instructions in **Generating the LL 40GbE Testbench** on page 2-28.
    - After you click Finish and optionally follow the additional step to generate a simulation testbench and example project, if available for your IP core variation, the parameter editor adds the top-level .  $\mathtt{qip}$  file to the current project automatically. If you are prompted to manually add this file to the project, click **Project** > **Add/Remove Files in Project** to add the file.
- **9.** After generating and instantiating your IP variation, make appropriate pin assignments to connect ports.

## **IP Core Parameters**

The LL 40GbE parameter editor provides the parameters you can set to configure the LL 40GbE IP core and simulation and hardware design examples.

LL 40GbE IP core variations that target an Arria 10 device include an **Example Design** tab. For information about that tab, refer to the *Low Latency 40G Ethernet Design Example User Guide*.

#### Table 2-3: LL 40GbE Parameters: Main Tab

Describes the parameters for customizing the LL 40GbE IP core on the Main tab of the LL 40GbE parameter editor.

| Parameter             | Туре   | Range                  | Default Setting                                                 | Parameter Description      |
|-----------------------|--------|------------------------|-----------------------------------------------------------------|----------------------------|
| <b>General Option</b> | s      |                        |                                                                 |                            |
| Device family         | String | Stratix V     Arria 10 | According to the setting in the project or IP Catalog settings. | Selects the device family. |



| Parameter                  | Туре                      | Range                                                                                  | Default Setting | Parameter Description                                                                                                                                                                                                                                           |
|----------------------------|---------------------------|----------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data interface             | String                    | <ul><li>Custom–ST</li><li>Avalon–ST</li></ul>                                          | Avalon-ST       | Selects the Avalon–ST interface or the narrower, custom streaming client interface to the MAC.                                                                                                                                                                  |
|                            |                           |                                                                                        |                 | If you select the custom streaming client interface, the Flow control mode and Enable 1588 PTP parameters are not available.                                                                                                                                    |
| PCS/PMA Option             | ons                       |                                                                                        |                 |                                                                                                                                                                                                                                                                 |
| Enable SyncE               | Boolean                   | • True<br>• False                                                                      | False           | Exposes the RX recovered clock as an output signal. This feature supports the Synchronous Ethernet standard described in the ITU-T G. 8261, G.8262, and G.8264 recommendations.  This parameter is available only in variations that target an Arria 10 device. |
| PHY reference<br>frequency | Integer<br>(encodi<br>ng) | <ul> <li>322.265625<br/>MHz</li> <li>644.53125 MHz</li> </ul>                          | 644.53125 MHz   | Sets the expected incoming PHY clk_ref reference frequency. The input clock frequency must match the frequency you specify for this parameter (± 100ppm).                                                                                                       |
| Use external<br>TX MAC PLL | Boolean                   | • True<br>• False                                                                      | False           | If you turn this option on, the IP core is configured to expect an input clock to drive the TX MAC. The input clock signal is clk_txmac_in.                                                                                                                     |
| Flow Control O             | ptions                    |                                                                                        |                 |                                                                                                                                                                                                                                                                 |
| Flow control<br>mode       | String                    | <ul><li>No flow control</li><li>Standard flow control</li><li>Priority-based</li></ul> | No flow control | Configures the flow control mechanism the IP core implements. Standard flow control is Ethernet standard flow control.                                                                                                                                          |
|                            |                           | flow control                                                                           |                 | If you select the custom streaming client interface, the IP core must be configured with no flow control, and this parameter is not available.                                                                                                                  |
| Number of<br>PFC queues    | Integer                   | 1-8                                                                                    | 8               | Number of distinct priority queues for priority-based flow control. This parameter is available only if you set Flow control mode to Priority-based flow control.                                                                                               |



| Parameter                           | Туре    | Range                                                                   | Default Setting | Parameter Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------|---------|-------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Average<br>interpacket<br>gap       | String  | <ul> <li>Disable deficit idle counter</li> <li>8</li> <li>12</li> </ul> | 12              | If you set the value of this parameter to 8 or to 12, the IP core includes a deficit idle counter (DIC), which maintains an average interpacket gap (IPG) of 8 or 12, as you specify. If you set the value of this parameter to <b>Disable deficit idle counter</b> , the IP core is configured without the DIC, and does not maintain the required minimum average IPG. The Ethernet standard requires a minimum average IPG of 12. Turning off the DIC increases bandwidth.                                                     |
| MAC Options                         |         |                                                                         |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Enable 1588<br>PTP                  | Boolean | <ul><li>True</li><li>False</li></ul>                                    | False           | If turned on, the IP core supports the IEEE Standard 1588-2008 Precision Clock Synchronization Protocol, by providing the hooks to implement the Precise Timing Protocol (PTP).  If you select the custom streaming client interface, the IP core must be configured without 1588 support, and this parameter is not available.                                                                                                                                                                                                   |
| Enable 96b<br>Time of Day<br>Format | Boolean | • True<br>• False                                                       | True            | Include the 96-bit interface to the TOD module. If you turn on this parameter, the TOD module that is generated with the IP core has a matching 96-bit timestamp interface.  If Enable 1588 PTP is turned on, you must turn on at least one of Enable 96b Time of Day Format and Enable 64b Time of Day Format. You can turn on both Enable 96b Time of Day Format and Enable 64b Time of Day Format to generate a TOD interface for each format.  This parameter is available only in variations with Enable 1588 PTP turned on. |



| Parameter                           | Туре    | Range             | Default Setting | Parameter Description                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------|---------|-------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable 64b<br>Time of Day<br>Format | Boolean | • True<br>• False | False           | Include the 64-bit interface to the TOD module. If you turn on this parameter, the TOD module that is generated with the IP core has a matching 64-bit timestamp interface.                                                                                                                                                                          |
|                                     |         |                   |                 | If Enable 1588 PTP is turned on, you must turn on at least one of Enable 96b Time of Day Format and Enable 64b Time of Day Format. You can turn on both Enable 96b Time of Day Format and Enable 64b Time of Day Format to generate a TOD interface for each format.  This parameter is available only in variations with Enable 1588 PTP turned on. |
| Timestamp<br>fingerprint<br>width   | Integer | 1–16              | 1               | Specifies the number of bits in the fingerprint that the IP core handles.  This parameter is available only in variations with <b>Enable 1588 PTP</b> turned on.                                                                                                                                                                                     |
| Enable link<br>fault<br>generation  | Boolean | • True<br>• False | False           | If turned on, the IP core includes the link fault signaling modules and relevant signals. If turned off, the IP core is configured without these modules and without these signals. Turning on link fault signaling provides your design a tool to improve reliability, but increases resource utilization.                                          |



| Parameter                                 | Туре    | Range             | Default Setting | Parameter Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------|---------|-------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable TX<br>CRC insertion                | Boolean | • True • False    | True            | If turned on, the IP core inserts a 32-bit Frame Check Sequence (FCS), which is a CRC-32 checksum, in outgoing Ethernet frames. If turned off, the IP core does not insert the CRC-32 sequence in outgoing Ethernet communication. Turning on TX CRC insertion improves reliability but increases resource utilization and latency through the IP core.  If you turn on flow control, the IP core must be configured with TX CRC insertion, and this parameter is not available.                                                                                                                                                                                                                                          |
| Enable<br>preamble<br>passthrough         | Boolean | • True<br>• False | False           | If turned on, the IP core is in RX and TX preamble pass-through mode. In RX preamble pass-through mode, the IP core passes the preamble and SFD to the client instead of stripping them out of the Ethernet packet. In TX preamble pass-through mode, the client specifies the preamble to be sent in the Ethernet frame.                                                                                                                                                                                                                                                                                                                                                                                                 |
| Enable<br>alignment<br>EOP on FCS<br>word | Boolean | • True<br>• False | True            | If turned on, the IP core aligns the 32-bit Frame Check Sequence (FCS) error signal with the assertion of the EOP by delaying the RX data bus to match the latency of the FCS computation. If turned off, the IP core does not delay the RX data bus to match the latency of the FCS computation. If the parameter is turned off, the FCS error signal, in the case of an FCS error, is asserted in a later clock cycle than the relevant assertion of the EOP signal.  Intel recommends that you turn on this option. Otherwise, the latency between the EOP indication and assertion of the FCS error signal is non-deterministic.  You must turn on this parameter if your design relies on the rx_inc_octetsok signal |



| Parameter                                           | Туре      | Range               | Default Setting | Parameter Description                                                                                                                                                                                                                    |
|-----------------------------------------------------|-----------|---------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable TX<br>statistics                             | Boolean   | • True<br>• False   | True            | If turned on, the IP core includes built–in TX statistics counters. If turned off, the IP core is configured without TX statistics counters. In any case, the IP core is configured with TX statistics counter increment output vectors. |
| Enable RX<br>statistics                             | Boolean   | • True • False      | True            | If turned on, the IP core includes built–in RX statistics counters. If turned off, the IP core is configured without RX statistics counters. In any case, the IP core is configured with RX statistics counter increment output vectors. |
| Enable strict<br>SFD checking                       | Boolean   | • True<br>• False   | False           | If turned on, the IP core can implement strict SFD checking, depending on register settings.                                                                                                                                             |
| Configuration,                                      | Debug and | d Extension Options |                 |                                                                                                                                                                                                                                          |
| Enable Altera<br>Debug Master<br>Endpoint<br>(ADME) | Boolean   | • True<br>• False   | False           | If turned on, the IP core turns on the following features in the Arria 10 PHY IP core that is included in the LL 40GbE IP core:                                                                                                          |
|                                                     |           |                     |                 | <ul> <li>Enable Altera Debug Master<br/>Endpoint (ADME)</li> <li>Enable capability registers</li> </ul>                                                                                                                                  |
|                                                     |           |                     |                 | If turned off, the IP core is configured without these features.                                                                                                                                                                         |
|                                                     |           |                     |                 | This parameter is available only in variations that target an Arria 10 device. For information about these Arria 10 features, refer to the Arria 10 Transceiver PHY User Guide.                                                          |

#### Table 2-4: LL 40GbE Parameters: 40GBASE-KR4 Tab

Describes the parameters for customizing a 40GBASE-KR4 Low Latency 40GbE IP core, on the 40GBASE-KR4 tab of the LL 40GbE parameter editor. The parameters on this tab are available only if the following conditions hold:

- Your IP core targets an Arria 10 device. You set the target device family for your Quartus Prime project or in the Quartus Prime software before you acess the IP Catalog.
- You turn off the **Enable 1588 PTP** parameter on the Main tab.



| Parameter                                      | Туре                     | Range             | Default<br>Setting | Parameter Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|------------------------------------------------|--------------------------|-------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| KR4 General Op                                 | KR4 General Options      |                   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Enable KR4                                     | Boolean                  | • True<br>• False | False              | If this parameter is turned on, the IP core is a 40GBASE-KR4 variation. If this parameter is turned off, the IP core is not a 40GBASE-KR4 variation, and the other parameters on this tab are not available.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Status clock rate                              | Frequenc<br>y range      | 100-125<br>MHz    | 100<br>MHz         | Sets the expected incoming clk_status frequency. The input clock frequency must match the frequency you specify for this parameter.  The IP core is configured with this information:  • To ensure the IP core measures the link fail inhibit time accurately. Determines the value of the Link Fail Inhibit timer (IEEE 802.3 clause 73.10.2) correctly.  • If clk_status frequency is not 100 MHz, to adjust the PHY clock monitors to report accurate frequency information.  This parameter determines the PHY Management clock (MGMT_CLK) frequency in MHz parameter of the underlying 10GBASE-KR PHY IP core. However, the default value of the Status clock rate parameter is not identical to the default value of the PHY IP core PHY Management clock (MGMT_CLK) frequency in MHz parameter. |  |  |  |
| Auto-Negotiation                               | 1                        |                   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Enable Auto-<br>Negotiation                    | Boolean                  | • True<br>• False | True               | If this parameter is turned on, the IP core includes logic to implement auto-negotiation as defined in Clause 73 of <i>IEEE Std 802.3ap–2007</i> . If this parameter is turned off, the IP core does not include auto-negotiation logic and cannot perform auto-negotiation.  Currently the IP core can only negotiate to KR4 mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| Link fail inhibit<br>time for 40Gb<br>Ethernet | Integer<br>(Unit:<br>ms) | 500-510<br>ms     | 504 ms             | Specifies the time before link status is set to FAIL or OK. A link fails if the time duration specified by this parameter expires before link status is set to OK. For more information, refer to <i>Clause 73 Auto-Negotiation for Backplane Ethernet</i> in <i>IEEE Standard</i> 802.3ap-2007.  The 40GBASE-KR4 IP core asserts the rx_pcs_ready signal to indicate link status is OK.                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |



| Parameter                    | Туре     | Range                                                                 | Default<br>Setting | Parameter Description                                                                                                                                                                     |
|------------------------------|----------|-----------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Auto-Negotia-<br>tion Master | String   | <ul><li>Lane 0</li><li>Lane 1</li><li>Lane 2</li><li>Lane 3</li></ul> | Lane 0             | Selects the master channel for auto-negotiation.                                                                                                                                          |
| Pause ability–<br>C0         | Boolean  | • True<br>• False                                                     | True               | If this parameter is turned on, the IP core indicates on the Ethernet link that it supports symmetric pauses as defined in <i>Annex 28B</i> of Section 2 of <i>IEEE Std 802.3–2008</i> .  |
| Pause ability–<br>C1         | Boolean  | • True<br>• False                                                     | True               | If this parameter is turned on, the IP core indicates on the Ethernet link that it supports asymmetric pauses as defined in <i>Annex 28B</i> of Section 2 of <i>IEEE Std</i> 802.3–2008.  |
| Link Training: P.            | MA Param | eters                                                                 |                    |                                                                                                                                                                                           |
| VMAXRULE                     | Integer  | 0-31                                                                  | 30                 | Specifies the maximum $V_{\rm OD}$ . The default value, 60, represents 1200 mV.                                                                                                           |
| VMINRULE                     | Integer  | 0-31                                                                  | 6                  | Specifies the minimum $V_{\rm OD}$ . The default value, 9, represents 165 mV.                                                                                                             |
| VODMINRULE                   | Integer  | 0-31                                                                  | 14                 | Specifies the minimum $V_{\rm OD}$ for the first tap. The default value, 24, represents 440 mV.                                                                                           |
| VPOSTRULE                    | Integer  | 0–25                                                                  | 25                 | Specifies the maximum value that the internal algorithm for pre-emphasis will ever test in determining the optimum post-tap setting.                                                      |
| VPRERULE                     | Integer  | 0–16                                                                  | 16                 | Specifies the maximum value that the internal algorithm for pre-emphasis will ever test in determining the optimum pre-tap setting.                                                       |
| PREMAINVAL                   | Integer  | 0-31                                                                  | 30                 | Specifies the Preset V <sub>OD</sub> value. This value is set by the Preset command of the link training protocol, defined in Clause 72.6.10.2.3.1 of <i>IEEE Std 802.3ap-2007</i> .      |
| PREPOSTVAL                   | Integer  | 0-25                                                                  | 0                  | Specifies the preset Post-tap value.                                                                                                                                                      |
| PREPREVAL                    | Integer  | 0–16                                                                  | 0                  | Specifies the preset Pre-tap value.                                                                                                                                                       |
| INITMAINVAL                  | Integer  | 0-31                                                                  | 25                 | Specifies the initial V <sub>OD</sub> value. This value is set by the Initialize command of the link training protocol, defined in Clause 72.6.10.2.3.2 of <i>IEEE Std 802.3ap-2007</i> . |



| Parameter                                           | Туре    | Range                                                              | Default<br>Setting | Parameter Description                                                                                                                                                                                                                                                                      |
|-----------------------------------------------------|---------|--------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INITPOSTVAL                                         | Integer | 0–25 13                                                            |                    | Specifies the initial Post-tap value.                                                                                                                                                                                                                                                      |
| INITPREVAL                                          | Integer | 0–16                                                               | 3                  | Specifies the initial Pre-tap value.                                                                                                                                                                                                                                                       |
| Link Training: G                                    | eneral  |                                                                    |                    |                                                                                                                                                                                                                                                                                            |
| Enable Link<br>Training                             | Boolean | • True<br>• False                                                  | True               | If this parameter is turned on, the IP core includes the link training module, which configures the remote link partner TX PMD for the lowest Bit Error Rate (BER). LT is defined in Clause 72 of <i>IEEE Std</i> 802.3ap-2007.                                                            |
| Maximum bit error count                             | Integer | 2 <sup>n</sup> – 1 for<br>n an<br>integer in<br>the range<br>4–10. | 511                | Specifies the maximum number of errors on a lane before the Link Training Error bit (40GBASE-KR4 register offset 0xD2, bit 4, 12, 20, or 28, depending on the lane) is set, indicating an unacceptable bit error rate.                                                                     |
|                                                     |         |                                                                    |                    | n is the width of the Bit Error Counter that is configured in the IP core. The value to which you set this parameter determines n, and thus the width of the Bit Error Counter. Because the default value of this parameter is 511, the default width of the Bit Error Counter is 10 bits. |
|                                                     |         |                                                                    |                    | You can use this parameter to tune PMA settings. For example, if you see no difference in error rates between two different sets of PMA settings, you can increase the width of the bit error counter to determine if a larger counter enables you to distinguish between PMA settings.    |
| Number of frames to send before sending actual data | Integer | <ul><li>127</li><li>255</li></ul>                                  | 127                | Specifies the number of additional training frames the local link partner delivers to ensure that the link partner can correctly detect the local receiver state.                                                                                                                          |
| FEC Options                                         |         |                                                                    |                    |                                                                                                                                                                                                                                                                                            |
| Include FEC sublayer                                | Boolean | • True<br>• False                                                  | False              | If this parameter is turned on, the IP core includes logic to implement FEC                                                                                                                                                                                                                |
| Set FEC_Ability<br>bit on power up<br>or reset      | Boolean | • True<br>• False                                                  | True               | If this parameter is turned on, the IP core sets the FEC ability bit (40GBASE-KR4 register offset 0xB0, bit 16: KR FEC enable) on power up and reset.  This parameter is available if you turn on <b>Include FEC sublayer</b> .                                                            |

