

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### Single high-side switch

Datasheet - production data



#### **Features**

| R <sub>DS(on)</sub> | Іоит  | Vcc  |
|---------------------|-------|------|
| 0.060 Ω             | 0.7 A | 65 V |

- 8 V to 60 V operating voltage range
- Minimum output current limitation: 0.7 A
- Non-dissipative short-circuit protection (cutoff)
- Programmable cut-off delay time using external capacitor
- Diagnostic signalization for: open load in offstate, cut-off and junction thermal shutdown
- Fast demagnetization of inductive load
- Ground disconnection protection
- V<sub>CC</sub> disconnection protection
- Undervoltage lock-out
- Designed to meet IEC 61131-2
- PSSO12 package

### **Applications**

- Programmable logic control
- Industrial PC peripheral input/output
- Numerical control machines
- SIL applications

### **Description**

The IPS161H is a monolithic device which can drive capacitive, resistive or inductive loads with one side connected to ground; it is specifically designed to match safety integrity level (SIL) applications.

Built-in thermal shutdown protects the chip against overtemperature and short-circuit. In order to minimize the power dissipation when the output is shorted, a non-dissipative short-circuit protection (cut-off) is implemented, it limits both the output average current value and, consequently, the device overheating. The DIAG common diagnostic pin reports the thermal shutdown, open load in off-state and cut-off.

Cut-off delay time can be programmed by an external capacitor.

Table 1: Device summary

| Order code | Package    | Packing       |
|------------|------------|---------------|
| IPS161H    | PowerSSO12 | Tube          |
| IPS161HTR  | Power55012 | Tape and reel |

# Contents

| 1 | Block d  | iagram                         | 5  |
|---|----------|--------------------------------|----|
| 2 |          | cription                       |    |
|   | 2.1      | IN                             |    |
|   | 2.2      | OUT                            | 6  |
|   | 2.3      | DIAG                           | 7  |
|   | 2.4      | CoD                            | 7  |
|   | 2.5      | GND                            | 7  |
|   | 2.6      | VCC                            | 7  |
| 3 | Absolut  | te maximum ratings             | 8  |
| 4 |          | al characteristics             |    |
| 5 | Output   | logic                          | 12 |
| 6 | -        | ion and diagnostic             |    |
|   | 6.1      | Undervoltage lock-out          | 13 |
|   | 6.2      | Overtemperature                | 13 |
|   | 6.3      | Cut-off                        | 13 |
|   | 6.4      | Open load in off-state         | 14 |
|   | 6.5      | VCC disconnection protection   | 16 |
|   | 6.6      | GND disconnection protection   | 16 |
| 7 | Active o | clamp                          | 18 |
| 8 | Package  | e information                  | 20 |
|   | 8.1      | PowerSSO12 package information | 21 |
| a | Ravisio  | n history                      | 2/ |

IPS161H List of tables

# List of tables

| Table 2: Pin configuration6Table 3: Absolute maximum ratings8Table 4: Thermal data8Table 5: Supply9Table 6: Output stage9Table 7: Switching (VCC = 24 V; 125 °C > TJ > -40 °C, RLOAD = 48 $\Omega$ )9Table 8: Logic inputs10Table 9: Protection and diagnostic10Table 10: Output stage truth table12Table 11: Minimum cut-off delay for TAMB less than -20 °C14Table 12: PowerSSO12 package mechanical data22Table 13: Document revision history24 | Table 1: Device summary                                   | 1  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----|
| Table 3: Absolute maximum ratings8Table 4: Thermal data8Table 5: Supply9Table 6: Output stage9Table 7: Switching (VCC = 24 V; 125 °C > TJ > -40 °C, RLOAD = 48 Ω)9Table 8: Logic inputs10Table 9: Protection and diagnostic10Table 10: Output stage truth table12Table 11: Minimum cut-off delay for TAMB less than -20 °C14Table 12: PowerSSO12 package mechanical data22                                                                         | Table 2: Pin configuration                                | 6  |
| Table 5: Supply 9 Table 6: Output stage 9 Table 7: Switching (VCC = 24 V; 125 °C > TJ > -40 °C, RLOAD = 48 $\Omega$ ) 9 Table 8: Logic inputs 10 Table 9: Protection and diagnostic 10 Table 10: Output stage truth table 12 Table 11: Minimum cut-off delay for TAMB less than -20 °C 14 Table 12: PowerSSO12 package mechanical data 22                                                                                                          |                                                           |    |
| Table 6: Output stage                                                                                                                                                                                                                                                                                                                                                                                                                              | Table 4: Thermal data                                     | 8  |
| Table 6: Output stage                                                                                                                                                                                                                                                                                                                                                                                                                              | Table 5: Supply                                           | 9  |
| Table 7: Switching (VCC = 24 V; 125 °C > TJ > -40 °C, RLOAD = 48 Ω)9Table 8: Logic inputs10Table 9: Protection and diagnostic10Table 10: Output stage truth table12Table 11: Minimum cut-off delay for TAMB less than -20 °C14Table 12: PowerSSO12 package mechanical data22                                                                                                                                                                       |                                                           |    |
| Table 9: Protection and diagnostic                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                           |    |
| Table 10: Output stage truth table                                                                                                                                                                                                                                                                                                                                                                                                                 | Table 8: Logic inputs                                     | 10 |
| Table 11: Minimum cut-off delay for TAMB less than -20 °C                                                                                                                                                                                                                                                                                                                                                                                          | Table 9: Protection and diagnostic                        | 10 |
| Table 11: Minimum cut-off delay for TAMB less than -20 °C                                                                                                                                                                                                                                                                                                                                                                                          | Table 10: Output stage truth table                        | 12 |
| Table 12: PowerSSO12 package mechanical data22                                                                                                                                                                                                                                                                                                                                                                                                     | Table 11: Minimum cut-off delay for TAMB less than -20 °C | 14 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                           |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                           |    |



List of figures IPS161H

# List of figures

| Figure 1: Block diagram                                                                  | 5  |
|------------------------------------------------------------------------------------------|----|
| Figure 2: Pin connection (top view)                                                      |    |
| Figure 3: trise and tfall                                                                | 10 |
| Figure 4: tPD(L-H) and tPD(H-L)                                                          |    |
| Figure 5: Current limitation and cut-off                                                 |    |
| Figure 6: Open load off-state                                                            |    |
| Figure 7: VCC disconnection                                                              | 16 |
| Figure 8: GND disconnection                                                              | 17 |
| Figure 9: Active clamp equivalent principle schematic                                    |    |
| Figure 10: Fast demag waveforms                                                          |    |
| Figure 11: Typical demagnetization energy (single pulse) at VCC = 24 V and TAMB = 125 °C |    |
| Figure 12: PowerSSO12 package outline                                                    |    |
| Figure 13: PowerSSO12 recommended footprint                                              |    |
|                                                                                          |    |

IPS161H Block diagram

# 1 Block diagram

Figure 1: Block diagram



Pin description IPS161H

# 2 Pin description

Figure 2: Pin connection (top view)



**Table 2: Pin configuration** 

| Number       | Name                                                                                                                                                                                                                                 | Function                                                               | Туре              |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------|
| 1, 12, TAB   | VCC                                                                                                                                                                                                                                  | Device supply voltage                                                  | Supply            |
| 2            | IN                                                                                                                                                                                                                                   | Channel input                                                          | Input             |
| 3            | DIAG                                                                                                                                                                                                                                 | Common diagnostic pin both for thermal shutdown, cut-off and open load | Output open drain |
| 4            | CoD  Cut-off delay pin, cannot be left floating. Connected to GND by 1 kΩ resistor to disable the cut-off function. Connect to a C <sub>CoD</sub> capacitor to set the cut-off delay see <i>Table 9: "Protection and diagnostic"</i> |                                                                        | Input             |
| 5, 6         | NC                                                                                                                                                                                                                                   | Not connected                                                          |                   |
| 7            | GND                                                                                                                                                                                                                                  | Device ground                                                          | Ground            |
| 8, 9, 10, 11 | OUT                                                                                                                                                                                                                                  | Channel power stage output                                             | Output            |

### 2.1 IN

This pin drives the output stage to pin OUT. IN pin has internal weak pull-down resistors, see *Table 8: "Logic inputs"*.

### 2.2 OUT

Output power transistor is in high-side configuration, with active clamp for fast demagnetization.

IPS161H Pin description

#### 2.3 DIAG

This pin is used for diagnostic purpose and it is internally wired to an open drain transistor. The open drain transistor is turned on in case of junction thermal shutdown, cut-off, or open load in off-state.

#### 2.4 CoD

This pin cannot be left floating and can be used to program the cut-off delay time  $t_{coff}$ , see *Table 9: "Protection and diagnostic"* through an external capacitor ( $C_{CoD}$ ). The cut-off function can be completely disabled connecting the CoD pin to GND through 1 k $\Omega$  resistor: in this condition the output channel remains on in limitation condition, supplying the current to the load until the input is forced LOW or the thermal shutdown threshold is triggered or  $t_{coff}$  time elapses.

#### 2.5 GND

IC ground.

#### 2.6 VCC

IC supply voltage.

## 3 Absolute maximum ratings

Table 3: Absolute maximum ratings

| Symbol                           | Parameter                                                                                                  | Value                                                       | Unit |
|----------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|
| Vcc                              | Supply voltage                                                                                             | -0.3 to 65                                                  | V    |
| V <sub>OUT</sub>                 | Output channel voltage                                                                                     | V <sub>cc</sub> -V <sub>clamp</sub> to V <sub>cc</sub> +0.3 | V    |
| l <sub>IN</sub>                  | Input current -10 to +10                                                                                   |                                                             | mA   |
| V <sub>IN</sub>                  | IN voltage                                                                                                 | Vcc                                                         | V    |
| $V_{COD}$                        | Output cut-off voltage pin                                                                                 | 5.5                                                         | V    |
| Icod                             | Input current on cut-off pin                                                                               | -1 to +10                                                   | mA   |
| $V_{DIAG}$                       | Fault voltage                                                                                              | V <sub>CC</sub>                                             | V    |
| Idiag                            | Fault current                                                                                              | -5 to +10                                                   | mA   |
| Icc <sup>(1)</sup>               | Maximum DC reverse current flowing through the IC from GND to Vcc                                          | -250                                                        | mA   |
| Іоит                             | Output stage current                                                                                       | Internally limited                                          |      |
| -l <sub>OUT</sub> <sup>(1)</sup> | Maximum DC reverse current flowing through the IC from OUT to Vcc                                          | 5                                                           | Α    |
| E <sub>AS</sub> <sup>(1)</sup>   | Single pulse avalanche energy ( $T_{AMB} = 125~^{\circ}C, V_{CC} = 24~V, I_{load} = 1.15~H$ load = 24 Ohm) | 800                                                         | mJ   |
| Ртот                             | Power dissipation at T <sub>C</sub> = 25 °C <sup>(2)</sup>                                                 | Internally limited                                          | W    |
| T <sub>STG</sub>                 | Storage temperature range                                                                                  | -55 to 150                                                  | °C   |
| TJ                               | Junction temperature                                                                                       | -40 to 150                                                  | Ų    |

#### Notes:

 $<sup>^{(2)}(</sup>T_{JSD(MAX)}\text{-}T_C)/\ R_{th(JA)}$ 



Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. All voltages are referenced to GND.

Table 4: Thermal data

| Symbol              | Parameter                           | Value | Unit |
|---------------------|-------------------------------------|-------|------|
| R <sub>th(JC)</sub> | Thermal resistance junction-case    | 1     | 200  |
| R <sub>th(JA)</sub> | Thermal resistance junction-ambient | 49    | °C/W |



Package mounted on a 2-layer application board with Cu thickness = 35  $\mu$ m, total dissipation area = 1.5 cm² connected by 6 vias.

8/25 DocID029436 Rev 2

 $<sup>^{(1)}</sup>$ Verified on application board with  $R_{th(ja)} = 49 \, ^{\circ}$ C/W

### 4 Electrical characteristics

(8 V <  $V_{CC}$  < 60 V; -40 °C <  $T_{J}$  < 125 °C, unless otherwise specified)

Table 5: Supply

| . a.s.o o. oapp.) |                                  |                                                                                |       |      |      |      |
|-------------------|----------------------------------|--------------------------------------------------------------------------------|-------|------|------|------|
| Symbol            | Parameter                        | Test conditions                                                                | Min.  | Тур. | Max. | Unit |
| Vcc               | Supply voltage                   |                                                                                | Vuvon |      | 60   |      |
| V <sub>UVON</sub> | Undervoltage on threshold        |                                                                                | 6.9   |      | 8    |      |
| $V_{UVOFF}$       | Undervoltage off threshold       |                                                                                | 6.5   |      | 7.8  |      |
| Vuvh              | Undervoltage hysteresis          |                                                                                | 0.15  | 0.5  |      |      |
|                   | C                                | Vcc = 24 V                                                                     |       | 300  | 500  |      |
| I-                | Supply current in off-state      | V <sub>CC</sub> = 60 V                                                         |       | 350  | 600  | μA   |
| ls                | Complex compart in our state     | Vcc = 24 V                                                                     |       | 1    | 1.4  | A    |
|                   | Supply current in on-state       | V <sub>CC</sub> = 60 V                                                         |       | 1.4  | 1.8  | mA   |
| ILGND             | GND disconnection output current | V <sub>GND</sub> = V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>OUT</sub> = 0 V |       |      | 1    | mA   |

Table 6: Output stage

| Symbol                    | Parameter                          | Test conditions                                                           | Min. | Тур. | Max. | Unit |
|---------------------------|------------------------------------|---------------------------------------------------------------------------|------|------|------|------|
| D                         | On atata registance                | Vcc = 24 V,<br>lout = 0.5 A @ T <sub>J</sub> = 25 °C                      |      | 60   |      | 3    |
| R <sub>DS(on)</sub>       | On-state resistance                | Vcc = 24 V,<br>lout = 0.5 A @ T <sub>J</sub> = 125 °C                     |      |      | 120  | mΩ   |
| V <sub>OUT(OFF)</sub>     | Off-state output voltage           | V <sub>IN</sub> = 0 V and I <sub>OUT</sub> = 0 A                          |      |      | 2    | V    |
|                           | Off state subsuit survivorit       | $V_{CC} = 24 \text{ V}, V_{IN} = 0 \text{ V},$ $V_{OUT} = 0 \text{ V}$    |      |      | 3    |      |
| IOUT(OFF)                 | louт(оff) Off-state output current | $V_{CC} = 60 \text{ V}, V_{IN} = 0 \text{ V},$<br>$V_{OUT} = 0 \text{ V}$ |      |      | 10   | μΑ   |
| I <sub>OUT(OFF-min)</sub> | Off-state output current           | $V_{IN} = 0 \text{ V}, V_{OUT} = 4 \text{ V}$                             | -35  |      | 0    |      |

Table 7: Switching (Vcc = 24 V; 125 °C >  $T_J$  > -40 °C,  $R_{LOAD}$  = 48  $\Omega$ )

| Symbol               | Parameter                  | Test conditions | Min. | Тур. | Max. | Unit |
|----------------------|----------------------------|-----------------|------|------|------|------|
| tr                   | Rise time                  |                 |      | 10   |      |      |
| t <sub>f</sub>       | Fall time                  | 0.5.4           |      | 10   |      |      |
| t <sub>PD(H-L)</sub> | Propagation delay time off | louт = 0.5 A    |      | 20   |      | μs   |
| t <sub>PD(L-H)</sub> | Propagation delay time on  |                 |      | 30   |      |      |

Electrical characteristics IPS161H

Figure 3: trise and tfall



Figure 4: tPD(L-H) and tPD(H-L)



Table 8: Logic inputs

| Symbol               | Parameter                | Test conditions  | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------|------------------|------|------|------|------|
| V <sub>IL</sub>      | Input low level voltage  |                  |      |      | 0.8  |      |
| VIH                  | Input high level voltage |                  | 2.2  |      |      | V    |
| V <sub>I(HYST)</sub> | Input hysteresis voltage |                  |      | 0.4  |      |      |
| 1                    | Input ourrent            | Vcc = Vin = 36 V |      |      | 200  |      |
| lin                  | Input current            | Vcc = Vin = 60 V |      |      | 550  | μA   |

Table 9: Protection and diagnostic

| Symbol             | Parameter                                                           | Test conditions              | Min.                  | Тур.                  | Max.                  | Unit |
|--------------------|---------------------------------------------------------------------|------------------------------|-----------------------|-----------------------|-----------------------|------|
| V <sub>clamp</sub> | Vcc active clamp                                                    | Icc = 10 mA                  | 65.5                  | 68.5                  | 71.5                  |      |
| V <sub>demag</sub> | Demagnetization voltage                                             | lout = 0.5 A;<br>load = 1 mH | V <sub>CC</sub> -71.5 | V <sub>CC</sub> -68.5 | V <sub>CC</sub> -65.5 |      |
| VOLoff             | Open load (off-<br>state) or short to<br>Vcc detection<br>threshold |                              | 2                     |                       | 4                     | V    |

| Symbol             | Parameter                                     | Test conditions                                                                                                                                        | Min. | Тур.                         | Max.             | Unit   |  |
|--------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------|------------------|--------|--|
| t <sub>BKT</sub>   | Open load blanking time                       |                                                                                                                                                        |      |                              | 200              | μs     |  |
| V <sub>DIAG</sub>  | Voltage drop on DIAG                          | I <sub>DIAG</sub> = 4 mA                                                                                                                               |      |                              | 1                | >      |  |
| 1                  | DIAG pin leakage current                      | V <sub>CC</sub> ≤ 36 V                                                                                                                                 |      |                              | 110              |        |  |
| Idiag              |                                               | 36 V < V <sub>CC</sub> ≤ 60 V                                                                                                                          |      |                              | 180              | μA     |  |
| ILIM               | Output current limitation                     | $V_{CC} \le 32 \text{ V},$ $R_{LOAD} \le 10 \text{ m}\Omega$                                                                                           | 0.7  |                              | 1.7              | Α      |  |
| tcoff              | Cut-off current<br>delay time                 | Programmable by the external capacitor on CoD pin. Cut-off is disabled when CoD pin is connected to GND through 1 k $\Omega$ resistor. $T_J < T_{JSD}$ | 50x0 | С <sub>СОВ</sub> [nf] ± 35   | % <sup>(1)</sup> | μs     |  |
| t <sub>res</sub>   | Output stage restart delay time               | T <sub>J</sub> < T <sub>JSD</sub>                                                                                                                      | 32:  | xt <sub>coff</sub> [µs] ± 40 | )%               |        |  |
| TJSD               | Junction<br>temperature<br>shutdown           |                                                                                                                                                        | 150  | 170                          | 190              | ڻ<br>ئ |  |
| T <sub>JHYST</sub> | Junction<br>temperature<br>thermal hysteresis |                                                                                                                                                        |      | 15                           |                  |        |  |

#### Notes:

 $<sup>^{(1)}</sup>$ The formula is guaranteed in the range 10 nF  $\leq$  C<sub>COD</sub>  $\leq$  100 nF.

Output logic IPS161H

# 5 Output logic

Table 10: Output stage truth table

| Operation       | IN     | OUT                                           | DIAG                                          |
|-----------------|--------|-----------------------------------------------|-----------------------------------------------|
| Normal          | L      | L                                             | Н                                             |
| Noma            | Н      | Н                                             | Н                                             |
| Cut-off         | L      | L                                             | L                                             |
| Gut-on          | Н      | L                                             | L                                             |
| Overtemperature | L      | L                                             | L                                             |
| Overtemperature | Н      | L                                             | L                                             |
| Open load       | L<br>H | H (external pull-up<br>resistor is used)<br>H | L (external pull-up<br>resistor is used)<br>H |
| UVLO            | X<br>X | L<br>L                                        | X<br>X                                        |

### 6 Protection and diagnostic

The IC integrates several protections to ease the design of a robust application.

#### 6.1 Undervoltage lock-out

The device turns off if the supply voltage falls below the turn-off threshold  $(V_{UV(off)})$ . Normal operation restarts after  $V_{CC}$  exceeds the turn-on threshold  $(V_{UV(on)})$ . Turn-on and turn-off thresholds are defined in *Table 5: "Supply"*.

### 6.2 Overtemperature

The output stage turns off when its internal junction temperature (T<sub>J</sub>) exceeds the shutdown threshold T<sub>JSD</sub>. Normal operation restarts when T<sub>J</sub> comes back below the reset threshold (T<sub>JSD</sub> - T<sub>JHYST</sub>), see *Table 9: "Protection and diagnostic"*. The internal fault signal is set when the channel is off due to thermal protection and it is reset when the junction triggers the reset threshold. This same behavior is reported on DIAG pin.

#### 6.3 Cut-off

The output current of the power stage is internally limited at the fixed ILIM threshold.

The IPS161H implements the cut-off feature which limits the duration of the current limitation condition.

The duration of the current limitation condition ( $T_{coff}$ ) can be set by a capacitor ( $C_{CoD}$ ) placed between CoD and GND pins. The design rule for  $C_{CoD}$  is:

 $t_{coff[us]}$  +/- 35% = 50 x  $C_{cod[nF]}$ 

The drift of +/-35% is guaranteed in the range of 10 nF <  $C_{cod}$  < 100 nF; lower capacitance than 10 nF can be used.

If ILIM threshold is triggered, the output stage remains in the current limitation condition

 $(I_{OUT} = I_{LIM})$  no longer than  $t_{coff}$ . If  $t_{coff}$  elapses, the output stage turns off and restarts after the  $t_{res}$  restart time.

Thermal shutdown protection has higher priority than cut-off:

- IC is forced off if T<sub>JSD</sub> is triggered before t<sub>coff</sub> elapses
- if T<sub>JSD</sub> is triggered, IC is maintained off even after the t<sub>res</sub> has elapsed and until the T<sub>J</sub> decreases below T<sub>JSD</sub>-T<sub>JHYST</sub>



Figure 5: Current limitation and cut-off

The fault condition is reported on the DIAG pin. The internal cut-off flag signal is latched at output switch-off and released after the time tres, the same behavior is reported on DIAG pin.

The status of the DIAG is independent on the IN pin status.

If CoD pin is connected to GND through 1  $k\Omega$  resistor (cut-off feature disabled), when the output channel triggers the limitation threshold, it remains on, in current limitation condition, until the input becomes LOW or the thermal protection threshold is triggered.

In case of low ambient temperature conditions (TAMB < -20 °C) and high supply voltage (VCC > 36 V) the cut-off function needs activating in order to avoid IC permanent damages. The following table reports the suggested cut-off delay for the different operating voltage.

| Vcc [V] | Cut-off delay [µs] | Cut-off capacitance [nF] |  |
|---------|--------------------|--------------------------|--|
| 36-48   | 100                | 2.2                      |  |
| 48-60   | 50                 | 1                        |  |

Table 11: Minimum cut-off delay for TAMB less than -20 °C

#### 6.4 Open load in off-state

The IPS161H provides the open load detection feature which detects if the load is disconnected from the OUT pin. This feature can be activated by a resistor (RPU) between OUT and VCC pins.

Figure 6: Open load off-state



In case of wire break and during the OFF state (IN = low), the output voltage  $V_{OUT}$  rises according to the the partitioning between the external pull-up resistor and the internal resistance of the IC (R<sub>I</sub> = 115 k $\Omega$ ).

The effect of the LED (if any) on the output pin has to be considered as well. In case of wire break and during the ON state (IN = high), the output voltage  $V_{\text{OUT}}$  is pulled up to  $V_{\text{CC}}$  by the low resistive integrated switch. If the load is not connected, in order to guarantee the correct open load signalization it must result:

 $V_{\text{OUT}} > V_{\text{OLoff(max.)}}$ 

Referring to the circuit in figure 6:

$$V_{OUT} = V_{CC} - R_{PU} \times I_{PU} = V_{CC} - R_{PU} \times (I_{RI} + I_{LED} + I_{RL})$$

therefore:

$$R_{PU} < \frac{V_{CC(min)} - V_{OLoff(max)}}{\left(\frac{V_{OLoff(max)} - V_{LED}}{R_I} + \frac{V_{OLoff(max)} - V_{LED}}{R_{LED}}\right)}$$

If the load is connected, in order to avoid any false signalization of the open load, it must result as follows:

 $V_{\text{OUT}} < V_{\text{OLoff(min)}}$ 

By taking into account the circuit in figure 6:

$$V_{OUT} = V_{CC} - R_{PU} \times I_{PU} = V_{CC} - R_{PU} \times \left(\frac{V_{OUT}}{R_I} + \frac{V_{OUT} - V_{LED}}{R_{LED}} + \frac{V_{OUT}}{R_L}\right)$$

so:

$$R_{PU} > \frac{V_{CC(max)} - V_{OLoff(min)}}{\left(\frac{V_{OLoff(min)}}{R_{I}} + \frac{V_{OLoff(min)} - V_{LED}}{R_{LED}} + \frac{V_{OLoff(min)}}{R_{L}}\right)}$$

The fault condition is reported on the DIAG pin and the fault reset occurs when load is reconnected.



If the channel is switched on by IN pin, the fault condition is no longer detected.

When inductive load is driven, some ringing of the output voltage may be observed at the end of the demagnetization. In fact, the load is completely demagnetized when  $I_{LOAD}=0$  A and the OUT pin remains floating until next turn-on. In order to avoid a fake signalization of the open load event driving inductive loads, the open load signal is masked for  $t_{BKT}$ . So, the open load is reported on the DIAG pin with a delay of  $t_{BKT}$  and if the open load event is triggered for more than  $t_{BKT}$ .

### 6.5 VCC disconnection protection

The IC is protected despite the  $V_{\text{CC}}$  disconnection event. This event is intended as the disconnection of the  $V_{\text{CC}}$  wire from the application board, see figure below. When this condition happens, the IC continues working normally until the voltage on the  $V_{\text{CC}}$  pin is  $\geq V_{\text{UV(OFF)}}$ . Once the  $V_{\text{UVOFF}}$  is triggered, the output channel is turned off independently on the input status. In case of inductive load, if the  $V_{\text{CC}}$  is disconnected while the output channel is still active, the IC allows the discharge of the energy still stored in the inductor through the integrated power switch.



Figure 7: VCC disconnection

### 6.6 GND disconnection protection

GND disconnection is intended as the disconnection event of the application ground, see figure below. When this event happens, the IC continues working normally until the voltage between  $V_{CC}$  and GND pins of the IC results  $\geq V_{UVOFF}$ . The voltage on GND pin of the IC rises up to the supply rail voltage level. In case of GND disconnection event, a current ( $I_{LGND}$ ) flows through OUT pin. *Table 8: "Logic inputs"* reports  $I_{OUT} = I_{LGND}$  for the worst case of GND disconnection event in case of output shorted to ground.

Figure 8: GND disconnection





Active clamp IPS161H

### 7 Active clamp

Active clamp is also known as fast demagnetization of inductive loads or fast current decay. When a high-side driver turns off an inductance, an undervoltage is detected on output.

The OUT pin is pulled down to  $V_{\text{demag}}$ . The conduction state is modulated by an internal circuitry in order to keep the OUT pin voltage at about  $V_{\text{demag}}$  until the load energy has been dissipated. The energy is dissipated both in IC internal switch and in load resistance.



Figure 9: Active clamp equivalent principle schematic





IPS161H Active clamp

> The demagnetization of inductive load causes a huge electrical and thermal stress to the IC. The curve plotted below shows the maximum demagnetization energy that the IC can support in a single demagnetization pulse with V<sub>CC</sub> = 24 V and T<sub>AMB</sub> = 125 °C. If higher demagnetization energy is required then an external free-wheeling Schottky diode has to be connected between OUT (cathode) and GND (anode) pins. Note that in this case the fast demagnetization is inhibited.

3500 3000 2500 2000 1500 1000 500

1100 I<sub>LOAD</sub> [mA]

Figure 11: Typical demagnetization energy (single pulse) at  $V_{CC}$  = 24 V and  $T_{AMB}$  = 125 °C

Package information IPS161H

# 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

IPS161H Package information

# 8.1 PowerSSO12 package information

Figure 12: PowerSSO12 package outline



Table 12: PowerSSO12 package mechanical data

| Di   | mm    |       |        |  |
|------|-------|-------|--------|--|
| Dim. | Min.  | Тур.  | Max.   |  |
| А    | 1.250 |       | 1.700  |  |
| A1   | 0.000 |       | 0.100  |  |
| A2   | 1.100 |       | 1.600  |  |
| В    | 0.230 |       | 0.410  |  |
| С    | 0.190 |       | 0.250  |  |
| D    | 4.800 |       | 5000   |  |
| E    | 3.800 |       | 4000   |  |
| е    |       | 0.800 |        |  |
| Н    | 5800  |       | 6.200  |  |
| h    | 0.250 |       | 0.55   |  |
| L    | 0.400 |       | 0.1270 |  |
| k    | 0d    |       | 8d     |  |
| X    | 1.900 |       | 2500   |  |
| Υ    | 3.600 |       | 4.200  |  |
| ddd  |       |       | 0.100  |  |



Dimension D doesn't include mold flash protrusions or gate burrs. Mold flash protrusions or gate burrs don't exceed 0.15 mm in total both side.

0.800 0.800 1.550 4.400 1.400 7.565

Figure 13: PowerSSO12 recommended footprint

Revision history IPS161H

# 9 Revision history

**Table 13: Document revision history** 

| Date        | Revision | Changes                                                 |
|-------------|----------|---------------------------------------------------------|
| 10-Jun-2016 | 1        | Initial release.                                        |
| 04-Oct-2016 | 2        | Datasheet promoted from preliminary to production data. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

