Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China 128/64Mb 3V SERIAL FLASH MEMORY WITH 133MHZ MULTI I/O SPI & QUAD I/O QPI DTR INTERFACE **DATA SHEET** # 128/64Mb # 3V SERIAL FLASH MEMORY WITH 133MHZ MULTI I/O SPI & QUAD I/O QPI DTR INTERFACE ### **FEATURES** # • Industry Standard Serial Interface - IS25LP128: 128Mbit/16Mbyte - IS25LP064: 64Mbit/8Mbyte - 256 bytes per Programmable Page - Supports standard SPI, Fast, Dual, Dual I/O, Quad I/O, SPI DTR, Dual I/O DTR, Quad I/O DTR, and QPI - Double Transfer Rate (DTR) option - Supports Serial Flash Discoverable Parameters (SFDP) ## • High Performance Serial Flash (SPI) - 133Mhz Fast Read at Vcc=2.7V to 3.6V - 104Mhz Fast Read at Vcc=2.3V to 3.6V - 532MHz equivalent at QPI operation - 50MHz Normal Read - DTR (Dual Transfer Rate) up to 66MHz - Selectable dummy cycles - Configurable drive strength - Supports SPI Modes 0 and 3 - More than 100,000 erase/program cycles - More than 20-year data retention ### Flexible & Efficient Memory Architecture - Chip Erase with Uniform Sector/Block Erase (4/32/64 Kbyte) - Program 1 to 256 bytes per page - Program/Erase Suspend & Resume ## • Efficient Read and Program modes - Low Instruction Overhead Operations - Continuous Read 8/16/32/64-Byte Burst Wrap - Selectable burst length - QPI for reduced instruction overhead ### Low Power with Wide Temp. Ranges - Single 2.3V to 3.6V Voltage Supply - 5 mA Active Read Current - 10 μA Standby Current - 5 μA Deep Power Down - Temp Grades: Extended: -40°C to +105°C Extended+: -40°C to +125°C<sup>(1)</sup> Auto Grade: up to +125°C Note: 1. Extended+ should not be used for Automotive. ### Advanced Security Protection - Software and Hardware Write Protection - Power Supply lock protect - 4x256-Byte dedicated security area with OTP user-lockable bits - 128 bit Unique ID for each device (Call Factory) # • Industry Standard Pin-out & Packages(1) - B = 8-pin SOIC 208mil - F = 8-pin VSOP 208mil - K = 8-contact WSON 6x5mm - L = 8-contact WSON 8x6mm - M = 16-pin SOIC 300mil - G= 24-ball TFBGA 6x8mm 4x6 - H = 24-ball TFBGA 6x8mm 5x5 (Call Factory) - KGD (Call Factory) #### Notes: 1. Call Factory for other package options available #### **GENERAL DESCRIPTION** The IS25LP128/064 Serial Flash memory offers a versatile storage solution with high flexibility and performance in a simplified pin count package. ISSI's "Industry Standard Serial Interface" Flash are for systems that require limited space, a low pin count, and low power consumption. The device is accessed through a 4-wire SPI Interface consisting of a Serial Data Input (SI), Serial Data Output (SO), Serial Clock (SCK), and Chip Enable (CE#) pins, which can also be configured to serve as multi-I/O (see pin descriptions). The device supports Dual and Quad I/O as well as standard and Dual Output SPI. Clock frequencies of up to 133MHz allow for equivalent clock rates of up to 532MHz (133MHz x 4) which equates to 66Mbytes/s of data throughput. The IS25xP series of Flash adds support for DTR (Double Transfer Rate) commands that transfer addresses and read data on both edges of the clock. These transfer rates can outperform 16-bit Parallel Flash memories allowing for efficient memory access to support XIP (execute in place) operation. The memory array is organized into programmable pages of 256-bytes. This family supports page program mode where 1 to 256 bytes of data are programmed in a single command. QPI (Quad Peripheral Interface) supports 2-cycle instruction further reducing instruction times. Pages can be erased in groups of 4Kbyte sectors, 32Kbyte blocks, 64Kbyte blocks, and/or the entire chip. The uniform sector and block architecture allows for a high degree of flexibility so that the device can be utilized for a broad variety of applications requiring solid data retention. ## **GLOSSARY** #### Standard SPI In this operation, a 4-wire SPI Interface is utilized, consisting of Serial Data Input (SI), Serial Data Output (SO), Serial Clock (SCK), and Chip Enable (CE#) pins. Instructions are sent via the SI pin to encode instructions, addresses, or input data to the device on the rising edge of SCK. The SO pin is used to read data or to check the status of the device. This device supports SPI bus operation modes (0,0) and (1,1). #### Multi I/O SPI Multi-I/O operation utilizes an enhanced SPI protocol to allow the device to function with Dual Output, Dual Input and Output, Quad Output, and Quad Input and Output capability. Executing these instructions through SPI mode will achieve double or quadruple the transfer bandwidth for READ and PROGRAM operations. #### QPI The device supports Quad Peripheral Interface (QPI) operations only when the device is switched from Standard/Dual/Quad SPI mode to QPI mode using the enter QPI (35h) instruction. The typical SPI protocol requires that the byte-long instruction code being shifted into the device only via SI pin in eight serial clocks. The QPI mode utilizes all four I/O pins to input the instruction code thus requiring only two serial clocks. This can significantly reduce the SPI instruction overhead and improve system performance. Only QPI mode or SPI/Dual/Quad mode can be active at any given time. Enter QPI (35h) and Exit QPI (F5h) instructions are used to switch between these two modes, regardless of the non-volatile Quad Enable (QE) bit status in the Status Register. Power Reset or Hardware/Software Reset will return the device into the standard SPI mode. SI and SO pins become bidirectional I/O0 and I/O1, and WP# and HOLD# pins become I/O2 and I/O3 respectively during QPI mode. #### DTR In addition to SPI and QPI features, the device also supports Fast READ DTR operation, which allows high data throughput while running at lower clock frequencies. DTR READ mode uses both rising and falling edges of the clock to drive output, resulting in reducing input and output cycles by half. # **TABLE OF CONTENTS** | FE/ | ATURES | 2 | |-----|----------------------------------------------------------------------------------|----| | GE | NERAL DESCRIPTION | 3 | | TAI | BLE OF CONTENTS | 4 | | 1. | PIN CONFIGURATION | 7 | | 2. | PIN DESCRIPTIONS | 9 | | 3. | BLOCK DIAGRAM | 10 | | 4. | SPI MODES DESCRIPTION | 11 | | 5. | SYSTEM CONFIGURATION | 13 | | | 5.1 BLOCK/SECTOR ADDRESSES | 13 | | 6. | REGISTERS | 14 | | | 6.1 STATUS REGISTER | 14 | | | 6.2 FUNCTION REGISTER | 17 | | | 6.3 READ REGISTERS | 18 | | 7. | PROTECTION MODE | 20 | | | 7.1 HARDWARE WRITE PROTECTION | 20 | | | 7.2 SOFTWARE WRITE PROTECTION | 20 | | 8. | DEVICE OPERATION | 21 | | | 8.1 NORMAL READ OPERATION (NORD, 03h) | 23 | | | 8.2 FAST READ OPERATION (FRD, 0Bh) | 25 | | | 8.3 HOLD OPERATION | 27 | | | 8.4 FAST READ DUAL I/O OPERATION (FRDIO, BBh) | 27 | | | 8.5 FAST READ DUAL OUTPUT OPERATION (FRDO, 3Bh) | | | | 8.6 FAST READ QUAD OUTPUT OPERATION (FRQO, 6Bh) | | | | 8.7 FAST READ QUAD I/O OPERATION (FRQIO, EBh) | 33 | | | 8.8 PAGE PROGRAM OPERATION (PP, 02h) | | | | 8.9 QUAD INPUT PAGE PROGRAM OPERATION (PPQ, 32h/38h) | | | | 8.10 ERASE OPERATION | 40 | | | 8.11 SECTOR ERASE OPERATION (SER, D7h/20h) | 41 | | | 8.12 BLOCK ERASE OPERATION (BER32K:52h, BER64K:D8h) | 42 | | | 8.13 CHIP ERASE OPERATION (CER, C7h/60h) | | | | 8.14 WRITE ENABLE OPERATION (WREN, 06h) | 45 | | | 8.15 WRITE DISABLE OPERATION (WRDI, 04h) | 46 | | | 8.16 READ STATUS REGISTER OPERATION (RDSR, 05h) | 47 | | | 8.17 WRITE STATUS REGISTER OPERATION (WRSR, 01h) | 48 | | | 8.18 READ FUNCTION REGISTER OPERATION (RDFR, 48h) | 49 | | | 8.19 WRITE FUNCTION REGISTER OPERATION (WRFR, 42h) | 50 | | | 8.20 ENTER QUAD PERIPHERAL INTERFACE (QPI) MODE OPERATION (QPIEN,35h; QPIDI,F5h) | 51 | | | 8.21 PROGRAM/ERASE SUSPEND & RESUME | 52 | |-----|-------------------------------------------------------------------------------------|-----------------| | | 8.22 ENTER DEEP POWER DOWN (DP, B9h) | 54 | | | 8.23 RELEASE DEEP POWER DOWN (RDPD, ABh) | 55 | | | 8.24 SET READ PARAMETERS OPERATION (SRP, C0h) | 56 | | | 8.25 READ PRODUCT IDENTIFICATION (RDID, ABh) | 58 | | | 8.26 READ PRODUCT IDENTIFICATION BY JEDEC ID OPERATION (RDJDID, 9Fh; RDJDIDQ, A | <b>4F</b> h) 60 | | | 8.27 READ DEVICE MANUFACTURER AND DEVICE ID OPERATION (RDMDID, 90h) | 61 | | | 8.28 READ UNIQUE ID NUMBER (RDUID, 4Bh) | 62 | | | 8.29 READ SFDP OPERATION (RDSFDP, 5Ah) | 63 | | | 8.30 NO OPERATION (NOP, 00h) | 63 | | | 8.31 SOFTWARE RESET (RESET-ENABLE (RSTEN, 66h) AND RESET (RST, 99h)) AND HARD RESET | | | | 8.32 SECURITY INFORMATION ROW | 65 | | | 8.33 INFORMATION ROW ERASE OPERATION (IRER, 64h) | 66 | | | 8.34 INFORMATION ROW PROGRAM OPERATION (IRP, 62h) | 67 | | | 8.35 INFORMATION ROW READ OPERATION (IRRD, 68h) | 68 | | | 8.36 FAST READ DTR MODE OPERATION (FRDTR, 0Dh) | 69 | | | 8.37 FAST READ DUAL IO DTR MODE OPERATION (FRDDTR, BDh) | 71 | | | 8.38 FAST READ QUAD IO DTR MODE OPERATION (FRQDTR, EDh) | 74 | | | 8.39 SECTOR LOCK/UNLOCK FUNCTIONS | 78 | | 9. | ELECTRICAL CHARACTERISTICS | 80 | | | 9.1 ABSOLUTE MAXIMUM RATINGS (1) | 80 | | | 9.2 OPERATING RANGE | 80 | | | 9.3 DC CHARACTERISTICS | 81 | | | (Under operating range) | 81 | | | 9.4 AC MEASUREMENT CONDITIONS | 82 | | | 9.5 PIN CAPACITANCE (TA = 25°C, VCC=3V, 1MHz) | 82 | | | 9.6 AC CHARACTERISTICS | 83 | | | 9.7 SERIAL INPUT/OUTPUT TIMING | 85 | | | 9.8 POWER-UP AND POWER-DOWN | 87 | | | 9.9 PROGRAM/ERASE PERFORMANCE | 88 | | | 9.10 RELIABILITY CHARACTERISTICS | | | 10. | PACKAGE TYPE INFORMATION | 89 | | | 10.1 8-Pin JEDEC 208mil Broad Small Outline Integrated Circuit (SOIC) Package (B) | 89 | | | 10.2 8-Contact Ultra-Thin Small Outline No-Lead (WSON) Package 6x5mm (K) | 90 | | | 10.3 8-Contact Ultra-Thin Small Outline No-Lead (WSON) Package 8x6mm (L) | 91 | | | 10.4 8-Pin 208mil VSOP Package (F) | 92 | | | 10.5 16-lead Plastic Small Outline package (300 mils body width) (M) | 93 | | | 10.6 24-Ball Thin Profile Fine Pitch BGA 6x8mm 4x6 BALL ARRAY (G) | 94 | |----|-------------------------------------------------------------------|----| | | 10.7 24-Ball Thin Profile Fine Pitch BGA 6x8mm 5x5 BALL ARRAY (H) | 95 | | 11 | ORDERING INFORMATION. Valid Part Numbers | 96 | # 1. PIN CONFIGURATION 16-pin SOIC 300mil Note1: For RESET# pin option instead of HOLD# pin, call Factory. Top View, Balls Facing Down 24-ball TFBGA, 4x6 Ball Array (Package:G) Top View, Balls Facing Down 24-ball TFBGA, 5x5 Ball Array (Package:H) Note1: For RESET# pin option instead of HOLD# pin, call Factory. # 2. PIN DESCRIPTIONS | SYMBOL | TYPE | DESCRIPTION | |--------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Chip Enable: The Chip Enable (CE#) pin enables and disables the devices operation. When CE# is high the device is deselected and output pins are in a high impedance state. When deselected the devices non-critical internal circuitry power down to allow minimal levels of power consumption while in a standby state. | | CE# | INPUT | When CE# is pulled low the device will be selected and brought out of standby mode. The device is considered active and instructions can be written to, data read, and written to the device. After power-up, CE# must transition from high to low before a new instruction will be accepted. | | | | Keeping CE# in a high state deselects the device and switches it into its low power state. Data will not be accepted when CE# is high. | | SI (IO0),<br>SO (IO1) | INPUT/OUTPUT | Serial Data Input, Serial Output, and IOs (SI, SO, IO0, and IO1): This device supports standard SPI, Dual SPI, and Quad SPI operation. Standard SPI instructions use the unidirectional SI (Serial Input) pin to write instructions, addresses, or data to the device on the rising edge of the Serial Clock (SCK). Standard SPI also uses the unidirectional SO (Serial Output) to read data or status from the device on the falling edge of the serial clock (SCK). | | | | In Dual and Quad SPI mode, SI and SO become bidirectional IO pins to write instructions, addresses or data to the device on the rising edge of the Serial Clock (SCK) and read data or status from the device on the falling edge of SCK. Quad SPI instructions use the WP# and HOLD# pins as IO2 and IO3 respectively. | | WP# (IO2) | INPUT/OUTPUT | Write Protect/Serial Data IO (IO2): The WP# pin protects the Status Register from being written in conjunction with the SRWD bit. When the SRWD is set to "1" and the WP# is pulled low, the Status Register bits (SRWD, QE, BP3, BP2, BP1, BP0) are write-protected and vice-versa for WP# high. When the SRWD is set to "0", the Status Register is not write-protected regardless of WP# state. | | | | When the QE bit is set to "1", the WP# pin (Write Protect) function is not available since this pin is used for IO2. | | | | <b>HOLD# or RESET#/Serial Data IO (IO3):</b> When the QE bit of Status Register is set to "1", HOLD# pin or RESET# is not available since it becomes IO3. When QE=0 the pin acts as HOLD# or RESET#. | | | | RESET# pin can be selected with dedicated parts (Call Factory). | | HOLD# or<br>RESET# (IO3) | INPUT/OUTPUT | The HOLD# pin allows the device to be paused while it is selected. It pauses serial communication by the master device without resetting the serial sequence. The HOLD# pin is active low. When HOLD# is in a low state and CE# is low, the SO pin will be at high impedance. Device operation can resume when HOLD# pin is brought to a high state. | | | | RESET# pin is a hardware RESET signal. When RESET# is driven HIGH, the memory is in the normal operating mode. When RESET# is driven LOW, the memory enters reset mode and output is High-Z. If RESET# is driven LOW while an internal WRITE, PROGRAM, or ERASE operation is in progress, data may be lost. | | SCK | INPUT | Serial Data Clock: Synchronized Clock for input and output timing operations. | | Vcc | POWER | Power: Device Core Power Supply | | GND | GROUND | Ground: Connect to ground when referenced to Vcc | | NC | Unused | NC: Pins labeled "NC" stand for "No Connect" and should be left uncommitted. | # 3. BLOCK DIAGRAM Note1: For RESET# pin option instead of HOLD# pin, call Factory. #### 4. SPI MODES DESCRIPTION Multiple IS25LP128/064 devices can be connected on the SPI serial bus and controlled by a SPI Master, i.e. microcontroller, as shown in Figure 4.1. The devices support either of two SPI modes: Mode 0 (0, 0) Mode 3 (1, 1) The difference between these two modes is the clock polarity. When the SPI master is in stand-by mode, the serial clock remains at "0" (SCK = 0) for Mode 0 and the clock remains at "1" (SCK = 1) for Mode 3. Please refer to Figure 4.2 and Figure 4.3 for SPI and QPI mode. In both modes, the input data is latched on the rising edge of Serial Clock (SCK), and the output data is available from the falling edge of SCK. Figure 4.1 Connection Diagram among SPI Master and SPI Slaves (Memory Devices) #### Notes: - 1. For RESET# pin option instead of HOLD# pin, call Factory. - 2. SI and SO pins become bidirectional IO0 and IO1, and WP# and HOLD# pins become IO2 and IO3 respectively during QPI mode. Figure 4.2 SPI Mode Support Figure 4.3 QPI Mode Support Note1: MSB (Most Significant Bit) # 5. SYSTEM CONFIGURATION The memory array is divided into uniform 4 Kbyte sectors or uniform 32/64 Kbyte blocks (a block consists of eight/sixteen adjacent sectors respectively). Table 5.1 illustrates the memory map of the device. The Status Register controls how the memory is protected. #### **5.1 BLOCK/SECTOR ADDRESSES** Table 5.1 Block/Sector Addresses of IS25LP128/064 | Memory | Density | Block No.<br>(64Kbyte) | Block No.<br>(32Kbyte) | Sector No. | Sector Size<br>(Kbyte) | Address Range | |--------|----------------|------------------------|------------------------|-------------|------------------------|-------------------| | | | | Block 0 | Sector 0 | 4 | 000000h – 000FFFh | | | | Block 0 | DIOCK 0 | : | : | : | | | | DIOCK U | Block 1 | : | : | : | | | | | DIOCK I | Sector 15 | 4 | 00F000h - 00FFFFh | | | | | Block 2 | Sector 16 | 4 | 010000h – 010FFFh | | | | Block 1 | DIOCK 2 | : | : | : | | | | DIOCK I | Block 3 | : | : | : | | | | | DIOCK 3 | Sector 31 | 4 | 01F000h - 01FFFFh | | | | | Block 4 | Sector 32 | 4 | 020000h – 020FFFh | | | | Block 2 | DIOCK 4 | : | : | : | | | | DIOCK Z | Block 5 | : | : | : | | 64Mb | | | DIOCK 5 | Sector 47 | 4 | 02F000h – 02FFFFh | | | 128 <b>M</b> b | : | : | : | : | : | | | | Block 63 | Block 126 | Sector 1008 | 4 | 3F0000h – 3F0FFFh | | | | | | : | : | : | | | | | Block 127 | : | : | : | | | | | | Sector 1023 | 4 | 3FF000h – 3FFFFFh | | | | : | : | : | : | : | | | | Block 127 | DI 1 054 | Sector 2032 | 4 | 7F0000h – 7F0FFFh | | | | | Block 254 | : | : | : | | | | | DI 1.055 | : | : | : | | | | | Block 255 | Sector 2047 | 4 | 7FF000h – 7FFFFFh | | | | : | : | : | : | : | | | | | DI 1 500 | Sector 4064 | 4 | FE0000h – FE0FFFh | | | | DI 1 054 | Block 508 | : | : | : | | | | Block 254 | DI 1 500 | : | : | : | | | | | Block 509 | Sector 4079 | 4 | FEF000h – FEFFFFh | | | | | DI1- 540 | Sector 4080 | 4 | FF0000h – FF0FFFh | | | | Disal: OFF | Block 510 | : | : | : | | | | Block 255 | Diagl: 544 | : | : | : | | | | | Block 511 | Sector 4095 | 4 | FFF000h – FFFFFFh | #### 6. REGISTERS The device has three sets of Registers: Status, Function and Read. #### **6.1 STATUS REGISTER** Status Register Format and Status Register Bit Definitions are described in Tables 6.1 & 6.2. **Table 6.1 Status Register Format** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------|-------|-------|-------|-------|-------|-------|-------| | | SRWD | QE | BP3 | BP2 | BP1 | BP0 | WEL | WIP | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### **Table 6.2 Status Register Bit Definition** | Bit | Name | Definition | Read-<br>/Write | Туре | |-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------| | Bit 0 | WIP | Write In Progress Bit: "0" indicates the device is ready(default) "1" indicates a write cycle is in progress and the device is busy | R | Volatile | | Bit 1 | WEL | Write Enable Latch: "0" indicates the device is not write enabled (default) "1" indicates the device is write enabled | R/W <sup>1</sup> | Volatile | | Bit 2 | BP0 | | | | | Bit 3 | BP1 | Block Protection Bit: (See Tables 6.4 for details) | R/W | Non-Volatile | | Bit 4 | BP2 | "0" indicates the specific blocks are not write-protected (default) "1" indicates the specific blocks are write-protected | III/VV | Non-volatile | | Bit 5 | BP3 | | | | | Bit 6 | QE | Quad Enable bit: "0" indicates the Quad output function disable (default) "1" indicates the Quad output function enable | R/W | Non-Volatile | | Bit 7 | SRWD | Status Register Write Disable: (See Table 7.1 for details) "0" indicates the Status Register is not write-protected (default) "1" indicates the Status Register is write-protected | R/W | Non-Volatile | Note1: WEL bit can be written by WREN and WRDI commands, but cannot by WRSR command. The BP0, BP1, BP2, BP3, QE, and SRWD are non-volatile memory cells that can be written by a Write Status Register (WRSR) instruction. The default value of the BP0, BP1, BP2, BP3, QE, and SRWD bits were set to "0" at factory. The Status Register can be read by the Read Status Register (RDSR). The function of Status Register bits are described as follows: **WIP bit**: The Write In Progress (WIP) bit is read-only, and can be used to detect the progress or completion of a program or erase operation. When the WIP bit is "0", the device is ready for Write Status Register, program or erase operation. When the WIP bit is "1", the device is busy. **WEL bit**: The Write Enable Latch (WEL) bit indicates the status of the internal write enable latch. When the WEL is "0", the write enable latch is disabled and the write operations described in Table 6.3 are inhibited. When the WEL bit is "1", the write operations are allowed. The WEL bit is set by a Write Enable (WREN) instruction. Each write register, program and erase instruction except for Set volatile Read Register and Set volatile Extended Read Register must be preceded by a WREN instruction. The WEL bit can be reset by a Write Disable (WRDI) instruction. It will automatically reset after the completion of any write operation. Table 6.3 Instructions requiring WREN instruction ahead | Instructions must be preceded by the WREN instruction | | | | | | | |-------------------------------------------------------|----------|---------------------------|--|--|--|--| | Name | Hex Code | Operation | | | | | | PP | 02h | Serial Input Page Program | | | | | | PPQ | 32h/38h | Quad Input Page Program | | | | | | SER | D7h/20h | Sector Erase | | | | | | BER32 (32KB) | 52h | Block Erase 32KB | | | | | | BER64 (64KB) | D8h | Block Erase 64KB | | | | | | CER | C7h/60h | Chip Erase | | | | | | WRSR | 01h | Write Status Register | | | | | | WRFR | 42h | Write Function Register | | | | | | IRER | 64h | Erase Information Row | | | | | | IRP | 62h | Program Information Row | | | | | **BP3**, **BP2**, **BP1**, **BP0** bits: The Block Protection (BP3, BP2, BP1 and BP0) bits are used to define the portion of the memory area to be protected. Refer to Tables 6.4 for the Block Write Protection (BP) bit settings. When a defined combination of BP3, BP2, BP1 and BP0 bits are set, the corresponding memory area is protected. Any program or erase operation to that area will be inhibited. Note: A Chip Erase (CER) instruction will be ignored unless all the Block Protection Bits are "0"s. **SRWD bit**: The Status Register Write Disable (SRWD) bit operates in conjunction with the Write Protection (WP#) signal to provide a Hardware Protection Mode. When the SRWD is set to "0", the Status Register is not write-protected. When the SRWD is set to "1" and the WP# is pulled low (VIL), the bits of Status Register (SRWD, QE, BP3, BP2, BP1, BP0) become read-only, and a WRSR instruction will be ignored. If the SRWD is set to "1" and WP# is pulled high (VIH), the Status Register can be changed by a WRSR instruction. **QE bit**: The Quad Enable (QE) is a non-volatile bit in the status register that allows quad operation. When the QE bit is set to "0", the pin WP# and HOLD# are enabled. When the QE bit is set to "1", the IO2 and IO3 pins are enabled. WARNING: The QE bit must be set to 0 if WP# or HOLD# pin is tied directly to the power supply. Table 6.4 Block (64Kbyte) assignment by Block Write Protect (BP) Bits | Status Register Bits | | | | Protected Memory Area (IS25LP128, 256Blocks) | | | | | |----------------------|-----|-----|-----|----------------------------------------------|---------------------------------------------|--|--|--| | BP3 | BP2 | BP1 | BP0 | TBS(T/B selection) = 0, Top area | TBS(T/B selection) = 1, Bottom area | | | | | 0 | 0 | 0 | 0 | 0( None) | 0( None) | | | | | 0 | 0 | 0 | 1 | 1(1 block : 255th) | 1(1 block : 0th) | | | | | 0 | 0 | 1 | 0 | 2(2 blocks : 254th and 255th) | 2(2 blocks : 0th and 1st) | | | | | 0 | 0 | 1 | 1 | 3(4 blocks : 252nd to 255th) | 3(4 blocks : 0th to 3rd) | | | | | 0 | 1 | 0 | 0 | 4(8 blocks : 248th to 255th) | 4(8 blocks : 0th to 7th) | | | | | 0 | 1 | 0 | 1 | 5(16 blocks : 240th to 255th) | 5(16 blocks : 0th to 15th) | | | | | 0 | 1 | 1 | 0 | 6(32 blocks : 224th to 255th) | 6(32 blocks : 0th to 31st) | | | | | 0 | 1 | 1 | 1 | 7(64 blocks : 192nd to 255th) | 7(64 blocks : 0th to 63rd) | | | | | 1 | 0 | 0 | 0 | 8(128 blocks : 128th to 255th) | 8(128 blocks : 0th to 127th) | | | | | 1 | 0 | 0 | 1 | 9(256 blocks : 0th to 255th) All blocks | 9(256 blocks : 0th to 255th) All blocks | | | | | 1 | 0 | 1 | Х | 10-11(256 blocks : 0th to 255th) All blocks | 10-11(256 blocks : 0th to 255th) All blocks | | | | | 1 | 1 | Х | Х | 12-15(256 blocks : 0th to 255th) All blocks | 12-15(256 blocks : 0th to 255th) All blocks | | | | | Status Register Bits | | | its | Protected Memory Area (IS25LP064, 128Blocks) | | | | | |----------------------|-----|-----|-----|----------------------------------------------|--------------------------------------------|--|--|--| | BP3 | BP2 | BP1 | BP0 | TBS(T/B selection) = 0, Top area | TBS(T/B selection) = 1, Bottom area | | | | | 0 | 0 | 0 | 0 | 0( None) | 0( None) | | | | | 0 | 0 | 0 | 1 | 1(1 block : 127th) | 1(1 block : 0th) | | | | | 0 | 0 | 1 | 0 | 2(2 blocks : 126th and 127th) | 2(2 blocks : 0th and 1st) | | | | | 0 | 0 | 1 | 1 | 3(4 blocks : 124th to 127th) | 3(4 blocks : 0th to 3rd) | | | | | 0 | 1 | 0 | 0 | 4(8 blocks : 120th to 127th) | 4(8 blocks : 0th to 7th) | | | | | 0 | 1 | 0 | 1 | 5(16 blocks : 112nd to 127th) | 5(16 blocks : 0th to 15th) | | | | | 0 | 1 | 1 | 0 | 6(32 blocks : 96th to 127th) | 6(32 blocks : 0th to 31st) | | | | | 0 | 1 | 1 | 1 | 7(64 blocks : 64th to 127th) | 7(64 blocks : 0th to 63rd) | | | | | 1 | Х | Х | Х | 8~15(128 blocks : 0th to 127th) All blocks | 8~15(128 blocks : 0th to 127th) All blocks | | | | Note: x is don't care #### **6.2 FUNCTION REGISTER** Function Register Format and Bit definition are described in Table 6.5 and Table 6.6 #### **Table 6.5 Function Register Format** | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------|-------|-------|-------|-------|-------|-------|----------| | | IRL3 | IRL2 | IRL1 | IRL0 | ESUS | PSUS | TBS | Reserved | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### **Table 6.6 Function Register Bit Definition** | Bit | Name | Definition | Read-<br>/Write | Туре | |-------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------| | Bit 0 | Reserved | Reserved | R | Reserved | | Bit 1 | Top/Bottom<br>Selection | Top/Bottom Selection. (See Tables 6.4 for details) "0" indicates Top area. "1" indicates Bottom area. | R/W | ОТР | | Bit 2 | PSUS | Program suspend bit: "0" indicates program is not suspend "1" indicates program is suspend | R | Volatile | | Bit 3 | ESUS | Erase suspend bit: "0" indicates Erase is not suspend "1" indicates Erase is suspend | R | Volatile | | Bit 4 | IR Lock 0 | Lock the Information Row 0: "0" indicates the Information Row can be programmed "1" indicates the Information Row cannot be programmed | R/W | ОТР | | Bit 5 | IR Lock 1 | Lock the Information Row 1: "0" indicates the Information Row can be programmed "1" indicates the Information Row cannot be programmed | R/W | ОТР | | Bit 6 | IR Lock 2 | Lock the Information Row 2: "0" indicates the Information Row can be programmed "1" indicates the Information Row cannot be programmed | R/W | ОТР | | Bit 7 | IR Lock 3 | Lock the Information Row 3: "0" indicates the Information Row can be programmed "1" indicates the Information Row cannot be programmed | R/W | ОТР | Note: Function Register bits are only one time programmable and cannot be modified once set to "1". **Top/Bottom Selection**: BP0~3 area assignment can be changed from Top (default) to Bottom by setting TBS bit to "1". However, once Bottom is selected, it cannot be changed back to Top since TBS bit is OTP. See Tables 6.4 for details. **PSUS bit:** The Program Suspend Status bit indicates when a Program operation has been suspended. The PSUS changes to "1" after a suspend command is issued during the program operation. Once the suspended Program resumes, the PSUS bit is reset to "0". **ESUS bit**: The Erase Suspend Status indicates when an Erase operation has been suspended. The ESUS bit is "1" after a suspend command is issued during an Erase operation. Once the suspended Erase resumes, the ESUS bit is reset to "0". **IR Lock bit 0** ~ **3**: The Information Row Lock bits are programmable. If the bit set to "1", the Information Row can't be programmed. #### **6.3 READ REGISTERS** Read Register format and Bit definitions pertaining to QPI mode are described below. #### **READ PARAMETER BITS** Table 6.7 defines all bits that control features in SPI/QPI modes. The ODS2, ODS1, ODS0 (P7, P6, P5) bits provide a method to set and control driver strength. The Dummy Cycle bits (P4, P3) define how many dummy cycles are used during various READ modes. The wrap selection bits (P2, P1, P0) define burst length with wrap around. The SET READ PARAMETERS Operation (SRP, C0h) is used to set all the Read Register bits, and can thereby define the output driver strength, number of dummy cycles used during READ modes, burst length with wrap around. #### **Table 6.7 Read Parameter Table** | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | |--------------------|------|------|------|-----------------|-----------------|----------------|-----------------|-----------------| | | ODS2 | ODS1 | ODS0 | Dummy<br>Cycles | Dummy<br>Cycles | Wrap<br>Enable | Burst<br>Length | Burst<br>Length | | Default (Volatile) | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | #### **Table 6.8 Burst Length Data** | | P1 | P0 | |----------|----|----| | 8 bytes | 0 | 0 | | 16 bytes | 0 | 1 | | 32 bytes | 1 | 0 | | 64 bytes | 1 | 1 | #### **Table 6.9 Wrap Function** | Wrap around boundary | P2 | |-------------------------------------------|----| | Whole array regardless of P1 and P0 value | 0 | | Burst Length set by P1 and P0 | 1 | Table 6.1 Table 6.10 Read Dummy Cycles vs Max Frequency | Read Modes | P4,P3 = 00<br>(Default) | P4,P3 = 01 | P4,P3 = 10 | P4,P3 = 11 | Remark | Mode | |------------------------------|-------------------------|---------------|------------------------------|-------------------------------|----------------------------|-----------| | Normal Read<br>03h | 0 | 0 | 0 | 0 | Max. 50MHz | SPI | | Fast Read (2) | 8 | 8 | 8 | 8 | Max. 133MHz <sup>(1)</sup> | SPI | | 0Bh | 6<br>(104MHz) | 4<br>(84MHz) | 8 <sup>(1)</sup><br>(133MHz) | 10 <sup>(1)</sup><br>(133MHz) | | QPI | | Fast Read DTR | 4 | 4 | 4 | 4 | Max.66MHz | SPI | | 0Dh | 3<br>(51MHz) | 2<br>(38MHz) | 4<br>(64MHz) | 5<br>(66MHz) | | QPI | | Fast Read Dual Output<br>3Bh | 8 | 8 | 8 | 8 | Max. 133MHz <sup>(1)</sup> | SPI | | Fast Read Dual IO<br>BBh | 4<br>(104MHz) | 4<br>(104MHz) | 8 <sup>(1)</sup><br>(133MHz) | 8 <sup>(1)</sup><br>(133MHz) | | SPI | | Fast Read Dual IO DTR<br>BDh | 2<br>(52MHz) | 2<br>(52MHz) | 4<br>(66MHz) | 4<br>(66MHz) | | SPI | | Fast Read Quad Output<br>6Bh | 8 | 8 | 8 | 8 | Max. 133MHz <sup>(1)</sup> | SPI | | Fast Read Quad IO<br>EBh | 6<br>(104MHz) | 4<br>(84MHz) | 8 <sup>(1)</sup><br>(133MHz) | 10 <sup>(1)</sup><br>(133MHz) | | SPI , QPI | | Fast Read Quad IO DTR<br>EDh | 3<br>(51MHz) | 2<br>(38MHz) | 4<br>(64MHz) | 5<br>(66MHz) | | SPI, QPI | #### Notes: - 1. Max frequency is 133 MHz at Vcc=2.7V~3.6V and 104MHz at Vcc=2.3V~3.6V. - 2. RDUID, RDSFDP, IRRD instructions are also applied. - 3. In Fast Read DTR mode the dummy cycles are reduced by half. - 4. Dummy cycles in the table are including Mode bit cycles. - 5. Must satisfy bus I/O contention. For instance, if the number of dummy cycles and AX bit cycles are same, then X must be Hi-Z. **Table 6.11 Driver Strength Table** | ODS2 | ODS1 | ODS0 | Description | Remark | |------|------|-------|-------------|---------| | 0 | 0 | 0 | Reserved | | | 0 | 0 | 1 | 12.50% | | | 0 | 1 | 0 25% | | | | 0 | 1 | 1 | 37.50% | | | 1 | 0 | 0 | Reserved | | | 1 | 0 | 1 | 75% | | | 1 | 1 | 0 | 100% | | | 1 | 1 | 1 | 50% | Default | #### 7. PROTECTION MODE The device supports hardware and software write-protection mechanisms. #### 7.1 HARDWARE WRITE PROTECTION The Write Protection (WP#) pin provides a hardware write protection method for BP3, BP2, BP1, BP0, SRWD, and QE in the Status Register. Refer to the section 6.1 STATUS REGISTER. Write inhibit voltage ( $V_{WI}$ ) is specified in the section 9.8 POWER-UP AND POWER-DOWN. All write sequence will be ignored when Vcc drops to $V_{WI}$ . **Table 7.1 Hardware Write Protection on Status Register** | SRWD | WP# | Status Register | | | |------|------|-----------------|--|--| | 0 | Low | Writable | | | | 1 | Low | Protected | | | | 0 | High | Writable | | | | 1 | High | Writable | | | Note: Before the execution of any program, erase or write Status/Function Register instruction, the Write Enable Latch (WEL) bit must be enabled by executing a Write Enable (WREN) instruction. If the WEL bit is not enabled, the program, erase or write register instruction will be ignored. #### 7.2 SOFTWARE WRITE PROTECTION The device also provides a software write protection feature. The Block Protection (BP3, BP2, BP1, BP0) bits allow part or the whole memory area to be write-protected. #### 8. DEVICE OPERATION The device utilizes an 8-bit instruction register. Refer to Table 8.1. Instruction Set for details on instructions and instruction codes. All instructions, addresses, and data are shifted in with the most significant bit (MSB) first\_on Serial Data Input (SI) or Serial Data IOs (IO0, IO1, IO2, IO3). The input data on SI or IOs is latched on the rising edge of Serial Clock (SCK) for normal mode and both of rising and falling edges for DTR mode after Chip Enable (CE#) is driven low ( $V_{IL}$ ). Every instruction sequence starts with a one-byte instruction code and is followed by address bytes, data bytes, or both address bytes and data bytes, depending on the type of instruction. CE# must be driven high ( $V_{IH}$ ) after the last bit of the instruction sequence has been shifted in to end the operation. **Table 8.1 Instruction Set** | Instruction<br>Name | Operation | Mode | Byte0 | Byte1 | Byte2 | Byte3 | Byte4 | Byte5 | Byte6 | |---------------------|----------------------------|------------|------------|----------------------|---------------------|--------------------|---------------------------------|------------------|-------| | NORD | Normal Read<br>Mode | SPI | 03h | A<br><23:16> | A<br><15:8> | A<br><7:0> | Data out | | | | FRD | Fast Read<br>Mode | SPI<br>QPI | 0Bh | A<br><23:16> | A<br><15:8> | A<br><7:0> | Dummy <sup>(1)</sup><br>Byte | Data out | | | FRDIO | Fast Read<br>Dual I/O | SPI | BBh | A<br><23:16><br>Dual | A<br><15:8><br>Dual | A<br><7:0><br>Dual | AXh <sup>(1),(2)</sup><br>Dual | Dual<br>Data out | | | FRDO | Fast Read<br>Dual Output | SPI | 3Bh | A<br><23:16> | A<br><15:8> | A<br><7:0> | Dummy <sup>(1)</sup><br>Byte | Dual<br>Data out | | | FRQIO | Fast Read<br>Quad I/O | SPI<br>QPI | EBh | A<br><23:16><br>Quad | A<br><15:8><br>Quad | A<br><7:0><br>Quad | AXh <sup>(1), (2)</sup><br>Quad | Quad<br>Data out | | | FRQO | Fast Read<br>Quad Output | SPI | 6Bh | A<br><23:16> | A<br><15:8> | A<br><7:0> | Dummy <sup>(1)</sup><br>Byte | Quad<br>Data out | | | FRDTR | Fast Read<br>DTR Mode | SPI<br>QPI | 0Dh | A<br><23:16> | A<br><15:8> | A<br><7:0> | Dummy <sup>(1)</sup><br>Byte | Dual<br>Data out | | | FRDDTR | Fast Read<br>Dual I/O DTR | SPI | BDh | A<br><23:16><br>Dual | A<br><15:8><br>Dual | A<br><7:0><br>Dual | AXh <sup>(1), (2)</sup><br>Dual | Dual<br>Data out | | | FRQDTR | Fast Read<br>Quad I/O DTR | SPI<br>QPI | EDh | A<br><23:16> | A<br><15:8> | A<br><7:0> | AXh <sup>(1), (2)</sup><br>Quad | Quad<br>Data out | | | PP | Input Page<br>Program | SPI<br>QPI | 02h | A<br><23:16> | A<br><15:8> | A<br><7:0> | PD<br>(256byte) | | | | PPQ | Quad Input<br>Page Program | SPI | 32h<br>38h | A<br><23:16> | A<br><15:8> | A<br><7:0> | Quad PD<br>(256byte) | | | | SER | Sector Erase | SPI<br>QPI | D7h<br>20h | A<br><23:16> | A<br><15:8> | A<br><7:0> | | | | | BER32<br>(32Kbyte) | Block Erase<br>32KB | SPI<br>QPI | 52h | A<br><23:16> | A<br><15:8> | A<br><7:0> | | | | | BER64<br>(64Kbyte) | Block Erase<br>64KB | SPI<br>QPI | D8h | A<br><23:16> | A<br><15:8> | A<br><7:0> | | | | | CER | Chip Erase | SPI<br>QPI | C7h<br>60h | | | | | | | | WREN | Write Enable | SPI<br>QPI | 06h | | | | | | | | WRDI | Write Disable | SPI<br>QPI | 04h | | | | | | | | RDSR <sup>(5)</sup> | Read Status<br>Register | SPI<br>QPI | 05h | SR | | | | | | | WRSR | Write Status<br>Register | SPI<br>QPI | 01h | WSR<br>Data | | | | | | | RDFR <sup>(5)</sup> | Read Function<br>Register | SPI<br>QPI | 48h | Data<br>out | | | | | | | Instruction<br>Name | Operation | Mode | Byte0 | Byte1 | Byte2 | Byte3 | Byte4 | Byte5 | Byte6 | |-------------------------------|------------------------------------|------------|------------|-----------------------------|----------------------------|---------------------------|-----------------|----------|-------| | WRFR | Write Function<br>Register | SPI<br>QPI | 42h | WFR<br>Data | | | | | | | QPIEN | Enter<br>QPI mode | SPI | 35h | | | | | | | | QPIDI | Exit<br>QPI mode | QPI | F5h | | | | | | | | PERSUS | Suspend during program/erase | SPI<br>QPI | 75h<br>B0h | | | | | | | | PERRSM | Resume program/erase | SPI<br>QPI | 7Ah<br>30h | | | | | | | | DP | Deep Power<br>Down | SPI<br>QPI | B9h | | | | | | | | RDID <sup>(5)</sup> ,<br>RDPD | Read ID /<br>Release<br>Power Down | SPI<br>QPI | ABh | XXh <sup>(3)</sup> | XXh <sup>(3)</sup> | XXh <sup>(3)</sup> | ID7-ID0 | | | | SRP | Set Read<br>Parameters | SPI<br>QPI | C0h | Data in | | | | | | | RDJDID <sup>(5)</sup> | Read JEDEC<br>ID Command | SPI<br>QPI | 9Fh | MF7-MF0 | ID15-ID8 | ID7-ID0 | | | | | RDMDID <sup>(5)</sup> | RDMDID <sup>(5)</sup> Read S | SPI 90 | 90h | XXh <sup>(3)</sup> | XXh <sup>(3)</sup> | 00h | MF7-MF0 | ID7-ID0 | | | TIDIVIDID | & Device ID | QPI | QPI 9011 | 77711 | 70(1) | 01h | ID7-ID0 | MF7-MF0 | | | RDJDIDQ <sup>(5)</sup> | Read JEDEC ID<br>QPI mode | QPI | AFh | MF7-MF0 | ID15-ID8 | ID7-ID0 | | | | | RDUID | Read<br>Unique ID | SPI<br>QPI | 4Bh | A <sup>(4)</sup><br><23:16> | A <sup>(4)</sup><br><15:8> | A <sup>(4)</sup><br><7:0> | Dummy<br>Byte | Data out | | | RDSFDP | SFDP Read | SPI<br>QPI | 5Ah | A<br><23:16> | A<br><15:8> | A<br><7:0> | Dummy<br>Byte | Data out | | | RSTEN | Software<br>Reset<br>Enable | SPI<br>QPI | 66h | | | | | | | | RST | Software Reset | SPI<br>QPI | 99h | | | | | | | | IRER | Erase<br>Information<br>Row | SPI<br>QPI | 64h | A<br><23:16> | A<br><15:8> | A<br><7:0> | | | | | IRP | Program<br>Information<br>Row | SPI<br>QPI | 62h | A<br><23:16> | A<br><15:8> | A<br><7:0> | PD<br>(256byte) | | | | IRRD | Read<br>Information<br>Row | SPI<br>QPI | 68h | A<br><23:16> | A<br><15:8> | A<br><7:0> | Dummy<br>Byte | Data out | | | SECUN-<br>LOCK | Sector Unlock | SPI<br>QPI | 26h | A<br><23:16> | A<br><15:8> | A<br><7:0> | | | | | SECLOCK | Sector Lock | SPI<br>QPI | 24h | | | | | | | #### Notes - 1. The number of dummy cycles depends on the value setting in the Table 6.10 Read Dummy Cycles. - 2. AXh has to be counted as a part of dummy cycles. X means "don't care". - 3. XX means "don't care". - 4. A<23:9> are "don't care" and A<8:4> are always "0". - 5. The maximum clock frequency is 104MHz for Vcc=2.3V~2.7V and 133MHz for Vcc=2.7V~3.6V. #### 8.1 NORMAL READ OPERATION (NORD, 03h) The NORMAL READ (NORD) instruction is used to read memory contents of the device at a maximum frequency of 50MHz. The NORD instruction code is transmitted via the SI line, followed by three address bytes (A23 - A0) of the first memory location to be read. A total of 24 address bits are shifted in, but only $A_{MSB}$ (most significant bit) - $A_0$ are decoded. The remaining bits (A23 - $A_{MSB+1}$ ) are ignored. The first byte addressed can be at any memory location. Upon completion, any data on the SI will be ignored. Refer to Table 8.2 for the related Address Key. The first byte data (D7 - D0) is shifted out on the SO line, MSB first. A single byte of data, or up to the whole memory array, can be read out in one NORMAL READ instruction. The address is automatically incremented by one after each byte of data is shifted out. The read operation can be terminated at any time by driving CE# high (VIH) after the data comes out. When the highest address of the device is reached, the address counter will roll over to the 000000h address, allowing the entire memory to be read in one continuous READ instruction. If the NORMAL READ instruction is issued while an Erase, Program or Write operation is in process (WIP=1) the instruction is ignored and will not have any effects on the current operation. **Table 8.2 Address Key** | Address | IS25LP128 | IS25LP064 | |-----------------|-----------|------------------| | $A_{MSB} - A_0$ | A23 - A0 | A22 - A0 (A23=X) | Note: X=Don't Care # Figure 8.1 Normal Read Sequence #### 8.2 FAST READ OPERATION (FRD, 0Bh) The FAST READ (FRD) instruction is used to read memory data at up to a 133MHz clock. The FAST READ instruction code is followed by three address bytes (A23 - A0) and a dummy byte (8 clocks), transmitted via the SI line, with each bit latched-in during the rising edge of SCK. Then the first data byte from the address is shifted out on the SO line, with each bit shifted out at a maximum frequency $fc\tau$ , during the falling edge of SCK. The first byte addressed can be at any memory location. The address is automatically incremented by one after each byte of data is shifted out. When the highest address is reached, the address counter will roll over to the 000000h address, allowing the entire memory to be read with a single FAST READ instruction. The FAST READ instruction is terminated by driving CE# high (VIH). If the FAST READ instruction is issued while an Erase, Program or Write cycle is in process (WIP=1) the instruction is ignored without affecting the current cycle. Figure 8.2 Fast Read Sequence