Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 256K x 36 and 512K x 18 9Mb, PIPELINE 'NO WAIT' STATE BUS SRAM **AUGUST 2014** #### **FEATURES** - 100 percent bus utilization - No wait cycles between Read and Write - · Internal self-timed write cycle - Individual Byte Write Control - Single R/W (Read/Write) control pin - Clock controlled, registered address, data and control - Interleaved or linear burst sequence control using MODE input - Three chip enables for simple depth expansion and address pipelining - Power Down mode - · Common data inputs and data outputs - CKE pin to enable clock and suspend operation - JEDEC 100-pin TQFP, 165-ball PBGA and 119-ball PBGA packages - Power supply: NVP: VDD $2.5V (\pm 5\%)$ , VDDQ $2.5V (\pm 5\%)$ NLP: VDD $3.3V (\pm 5\%)$ , VDDQ $3.3V/2.5V (\pm 5\%)$ - JTAG Boundary Scan for PBGA packages - · Industrial temperature available - · Lead-free available #### DESCRIPTION The 9 Meg 'NLP/NVP' product family feature high-speed, low-power synchronous static RAMs designed to provide a burstable, high-performance, 'no wait' state, device for networking and communications applications. They are organized as 256K words by 36 bits and 512K words by 18 bits, fabricated with *ISSI*'s advanced CMOS technology. Incorporating a 'no wait' state feature, wait cycles are eliminated when the bus switches from read to write, or write to read. This device integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers are controlled by a positive-edge-triggered single clock input. Operations may be suspended and all synchronous inputs ignored when Clock Enable, $\overline{\text{CKE}}$ is HIGH. In this state the internal device will hold their previous values. All Read, Write and Deselect cycles are initiated by the ADV input. When the ADV is HIGH the internal burst counter is incremented. New external addresses can be loaded when ADV is LOW. Write cycles are internally self-timed and are initiated by the rising edge of the clock inputs and when $\overline{\text{WE}}$ is LOW. Separate byte enables allow individual bytes to be written. A burst mode pin (MODE) defines the order of the burst sequence. When tied HIGH, the interleaved burst sequence is selected. When tied LOW, the linear burst sequence is selected. #### **FAST ACCESS TIME** | Symbol | Parameter | -250 | -200 | Units | |--------|-------------------|------|------|-------| | tkQ | Clock Access Time | 2.6 | 3.1 | ns | | tĸc | c Cycle Time | | 5 | ns | | | Frequency | 250 | 200 | MHz | Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized; b.) the user assume all such risks; and c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances #### **BLOCK DIAGRAM** | 00000000000000 | 000000000000000000000000000000000000000 | | 0000000000000 | 0000000000000 | 00000000000000 | | |----------------|-----------------------------------------|---|---------------|---------------|----------------|--| | 00 | | 0 | 0 | 0 | 0 | | **Bottom View** 119-Ball, 14 mm x 22 mm BGA **Bottom View** 165-Ball, 13 mm x 15mm BGA # PIN CONFIGURATION — 256K x 36, 165-Ball PBGA (TOP VIEW) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|-----|------|-----|-----|-----|-----|-----|------|-----|------| | Α | NC | Α | CE | BWc | BWb | CE2 | CKE | ADV | Α | Α | NC | | В | NC | Α | CE2 | BWd | B₩a | CLK | WE | Œ | NC | Α | NC | | С | DQPc | NC | VDDQ | Vss | Vss | Vss | Vss | Vss | VDDQ | NC | DQPb | | D | DQc | DQc | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | DQb | DQb | | Е | DQc | DQc | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | DQb | DQb | | F | DQc | DQc | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | DQb | DQb | | G | DQc | DQc | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | DQb | DQb | | Н | NC | NC | NC | VDD | Vss | Vss | Vss | VDD | NC | NC | ZZ | | J | DQd | DQd | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | DQa | DQa | | K | DQd | DQd | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | DQa | DQa | | L | DQd | DQd | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | DQa | DQa | | М | DQd | DQd | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | DQa | DQa | | N | DQPd | NC | VDDQ | Vss | NC | NC | NC | Vss | VDDQ | NC | DQPa | | Р | NC | NC | Α | Α | TDI | A1* | TDO | Α | Α | Α | NC | | R | MODE | NC | Α | Α | TMS | A0* | TCK | Α | Α | Α | Α | Note: A0 and A1 are the two least significant bits (LSB) of the address field and set the internal burst counter if burst is desired. | Symbol | Pin Name | |--------------|--------------------------------------------| | Α | Address Inputs | | A0, A1 | Synchronous Burst Address Inputs | | ADV | Synchronous Burst Address Advance/<br>Load | | WE | Synchronous Read/Write Control Input | | CLK | Synchronous Clock | | CKE | Clock Enable | | CE, CE2, CE2 | Synchronous Chip Enable | | BWx (x=a-d) | Synchronous Byte Write Inputs | | ŌĒ | Output Enable | | ZZ | Power Sleep Mode | | MODE | Burst Sequence Selection | |----------------------|----------------------------------------| | TCK, TDI<br>TDO, TMS | JTAG Pins | | VDD | 3.3V/2.5V Power Supply | | NC | No Connect | | DQx | Data Inputs/Outputs | | DQPx | Parity Data I/O | | VDDQ | Isolated output Power Supply 3.3V/2.5V | | Vss | Ground | # 119-PIN PBGA PACKAGE CONFIGURATION —256K x 36 (TOP VIEW) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|------|------|------|-------------|-----|------|------| | Α | VDDQ | Α | Α | NC | Α | Α | VDDQ | | В | NC | CE2 | А | ADV | Α | CE2 | NC | | С | NC | Α | А | Vdd | Α | Α | NC | | D | DQc | DQPc | Vss | NC | Vss | DQPb | DQb | | Ε | DQc | DQc | Vss | CE | Vss | DQb | DQb | | F | VDDQ | DQc | Vss | ŌĒ | Vss | DQb | VDDQ | | G | DQc | DQc | ≅Wc | Α | ≅₩b | DQb | DQb | | Н | DQc | DQc | Vss | WE | Vss | DQb | DQb | | J | VDDQ | VDD | NC | VDD | NC | VDD | VDDQ | | K | DQd | DQd | Vss | CLK | Vss | DQa | DQa | | L | DQd | DQd | ≅Wd | NC | B₩a | DQa | DQa | | М | VDDQ | DQd | Vss | CKE | Vss | DQa | VDDQ | | N | DQd | DQd | Vss | A1* | Vss | DQa | DQa | | Р | DQd | DQPd | Vss | <b>A</b> 0* | Vss | DQPa | DQa | | R | NC | Α | MODE | VDD | NC | Α | NC | | Т | NC | NC | Α | Α | Α | NC | ZZ | | U | Vddq | TMS | TDI | TCK | TDO | NC | VDDQ | Note: A0 and A1 are the two least significant bits(LSB) of the address field and set the internal burst counter if burst is desired. | Symbol | Pin Name | |-------------|--------------------------------------------| | Α | Address Inputs | | A0, A1 | Synchronous Burst Address Inputs | | ADV | Synchronous Burst Address Advance/<br>Load | | WE | Synchronous Read/Write Control Input | | CLK | Synchronous Clock | | CKE | Clock Enable | | CE | Synchronous Chip Select | | CE2 | Synchronous Chip Select | | CE2 | Synchronous Chip Select | | BWx (x=a-d) | Synchronous Byte Write Inputs | | ŌĒ | Output Enable | |-----------------|--------------------------| | ZZ | Power Sleep Mode | | MODE | Burst Sequence Selection | | TCK, TDO | JTAG Pins | | TMS, TDI | | | V <sub>DD</sub> | Power Supply | | Vss | Ground | | NC | No Connect | | DQa-DQd | Data Inputs/Outputs | | DQPa-Pd | Parity Data I/O | | <b>V</b> DDQ | Output Power Supply | # 165-PIN PBGA PACKAGE CONFIGURATION —512K x 18 (TOP VIEW) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|-----|------|------------------|-----|-----|-----|-----|------|-----|------| | Α | NC | Α | CE | $\overline{BW}b$ | NC | CE2 | CKE | ADV | Α | Α | Α | | В | NC | Α | CE2 | NC | ≅Wa | CLK | WE | ŌĒ | NC | Α | NC | | С | NC | NC | VDDQ | Vss | Vss | Vss | Vss | Vss | Vddq | NC | DQPa | | D | NC | DQb | VDDQ | Vdd | Vss | Vss | Vss | VDD | VDDQ | NC | DQa | | Ε | NC | DQb | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | NC | DQa | | F | NC | DQb | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | NC | DQa | | G | NC | DQb | Vddq | VDD | Vss | Vss | Vss | VDD | VDDQ | NC | DQa | | Н | NC | NC | NC | Vdd | Vss | Vss | Vss | VDD | NC | NC | ZZ | | J | DQb | NC | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | DQa | NC | | K | DQb | NC | VDDQ | VDD | Vss | Vss | Vss | Vdd | VDDQ | DQa | NC | | L | DQb | NC | VDDQ | VDD | Vss | Vss | Vss | VDD | VDDQ | DQa | NC | | М | DQb | NC | VDDQ | VDD | Vss | Vss | Vss | Vdd | VDDQ | DQa | NC | | N | DQPb | NC | VDDQ | Vss | NC | NC | NC | Vss | VDDQ | NC | NC | | Р | NC | NC | Α | А | TDI | A1* | TDO | Α | Α | Α | NC | | R | MODE | NC | Α | А | TMS | A0* | TCK | Α | Α | А | Α | Note: A0 and A1 are the two least significant bits (LSB) of the address field and set the internal burst counter if burst is desired. | Symbol | Pin Name | |--------------------------------------------------------|--------------------------------------------| | Α | Address Inputs | | A0, A1 | Synchronous Burst Address Inputs | | ADV | Synchronous Burst Address Advance/<br>Load | | WE | Synchronous Read/Write Control Input | | CLK | Synchronous Clock | | CKE | Clock Enable | | $\overline{\text{CE}}$ , $\overline{\text{CE2}}$ , CE2 | Synchronous Chip Enable | | BWx (x=a,b) | Synchronous Byte Write Inputs | | ŌĒ | Output Enable | | ZZ | Power Sleep Mode | | MODE | Burst Sequence Selection | |----------------------|----------------------------------------| | TCK, TDI<br>TDO, TMS | JTAG Pins | | VDD | 3.3V/2.5V Power Supply | | NC | No Connect | | DQx | Data Inputs/Outputs | | DQPx | Parity Data I/O | | VDDQ | Isolated output Power Supply 3.3V/2.5V | | Vss | Ground | # 119-PIN PBGA PACKAGE CONFIGURATION —512K x 18 (TOP VIEW) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|------|-------------------|------------------|---------------------|-----|------|----------| | Α | VDDQ | Α | Α | NC | Α | Α | VDDQ | | В | NC | CE2 | Α | ADV | Α | CE2 | NC | | С | NC | Α | Α | Vdd | Α | Α | NC | | D | DQb | NC | Vss | NC | Vss | DQPa | NC | | Е | NC | DQb | Vss | CE | Vss | NC | DQa | | F | VDDQ | NC | Vss | ŌĒ | Vss | DQa | VDDQ | | G | NC | DQb | ≅₩b | Α | NC | NC | DQa | | Н | DQb | NC | Vss | $\overline{WE}$ | Vss | DQa | NC | | J | VDDQ | Vdd | NC | Vdd | NC | Vdd | VDDQ | | K | NC | DQb | Vss | CLK | Vss | NC | DQa | | L | DQb | NC | NC | NC | B₩a | DQa | NC | | М | VDDQ | DQb | Vss | CKE | Vss | NC | VDDQ | | N | DQb | NC | Vss | A1* | Vss | DQa | NC | | Р | NC | DQPb | Vss | <b>A</b> 0* | Vss | NC | DQa | | R | NC | Α | MODE | VDD | NC | Α | NC | | Т | NC | Α | Α | NC | Α | Α | ZZ | | U | VDDQ | TMS | TDI | TCK | TDO | NC | VDDQ | | | | t cianificant hit | o/I CD\ of the o | alalus es fielal es | | | 4 !£ ! | Note: A0 and A1 are the two least significant bits(LSB) of the address field and set the internal burst counter if burst is desired. | Symbol | Pin Name | |-------------|--------------------------------------------| | Α | Address Inputs | | A0, A1 | Synchronous Burst Address Inputs | | ADV | Synchronous Burst Address Advance/<br>Load | | WE | Synchronous Read/Write Control Input | | CLK | Synchronous Clock | | CKE | Clock Enable | | CE | Synchronous Chip Select | | CE2 | Synchronous Chip Select | | CE2 | Synchronous Chip Select | | BWx (x=a,b) | Synchronous Byte Write Inputs | | ŌĒ | Output Enable | |-----------------|--------------------------| | ZZ | Power Sleep Mode | | MODE | Burst Sequence Selection | | TCK, TDO | JTAG Pins | | TMS, TDI | | | V <sub>DD</sub> | Power Supply | | Vss | Ground | | NC | No Connect | | DQa-DQb | Data Inputs/Outputs | | DQPa-Pb | Parity Data I/O | | VDDQ | Output Power Supply | | | · | # PIN CONFIGURATION 100-Pin TQFP | A0, A1 | Synchronous Address Inputs. These pins must tied to the two LSBs of the address bus. | |---------|--------------------------------------------------------------------------------------| | Α | Synchronous Address Inputs | | CLK | Synchronous Clock | | ADV | Synchronous Burst Address Advance | | BWa-BWd | Synchronous Byte Write Enable | | WE | Write Enable | | CKE | Clock Enable | | Vss | Ground for Core | | NC | Not Connected | | CE, CE2, CE2 | Synchronous Chip Enable | |-----------------|----------------------------------------------| | ŌĒ | Output Enable | | DQa-DQd | Synchronous Data Input/Output | | DQPa-DQPd | Parity Data I/O | | MODE | Burst Sequence Selection | | V <sub>DD</sub> | +3.3V/2.5V Power Supply | | Vss | Ground for output Buffer | | VDDQ | Isolated Output Buffer Supply:<br>+3.3V/2.5V | | ZZ | Snooze Enable | #### STATE DIAGRAM #### SYNCHRONOUS TRUTH TABLE(1) | Operation | Address<br>Used | CE | CE2 | <u>CE</u> 2 | ADV | WE | <u></u> B₩ <b>x</b> | ŌĒ | CKE | CLK | |-----------------------|------------------|----|-----|-------------|-----|----|---------------------|----|-----|------------| | Not Selected | N/A | Н | Х | Х | L | Χ | Χ | Χ | L | <b>↑</b> | | Not Selected | N/A | Χ | L | Χ | L | Χ | Χ | Χ | L | $\uparrow$ | | Not Selected | N/A | Χ | Χ | Н | L | Χ | Χ | Χ | L | $\uparrow$ | | Not Selected Continue | N/A | Χ | Χ | Χ | Н | Χ | Χ | Χ | L | $\uparrow$ | | Begin Burst Read | External Address | L | Н | L | L | Н | Χ | L | L | $\uparrow$ | | Continue Burst Read | Next Address | Χ | Χ | Χ | Н | Χ | Χ | L | L | $\uparrow$ | | NOP/Dummy Read | External Address | L | Н | L | L | Н | Χ | Н | L | $\uparrow$ | | Dummy Read | Next Address | Χ | Χ | Χ | Н | Χ | Χ | Н | L | $\uparrow$ | | Begin Burst Write | External Address | L | Н | L | L | L | L | Χ | L | $\uparrow$ | | Continue Burst Write | Next Address | Χ | Χ | Χ | Н | Χ | L | Χ | L | $\uparrow$ | | NOP/Write Abort | N/A | L | Н | L | L | L | Н | Χ | L | <b>↑</b> | | Write Abort | Next Address | Χ | Χ | Χ | Н | Χ | Н | Χ | L | <b>↑</b> | | Ignore Clock | Current Address | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Н | <b>↑</b> | #### Notes: - 1. "X" means don't care. - 2. The rising edge of clock is symbolized by \( \) - 3. A continue deselect cycle can only be entered if a deselect cycle is executed first. 4. WE = L means Write operation in Write Truth Table. WE = H means Read operation in Write Truth Table. - 5. Operation finally depends on status of asynchronous pins (ZZ and $\overline{OE}$ ). #### ASYNCHRONOUS TRUTH TABLE(1) | Operation | ZZ | ŌĒ | I/O STATUS | | |------------|----|----|-------------|--| | Sleep Mode | Н | Х | High-Z | | | Read | L | L | DQ | | | | L | Н | High-Z | | | Write | L | X | Din, High-Z | | | Deselected | L | Х | High-Z | | #### Notes: - 1. X means "Don't Care". - 2. For write cycles following read cycles, the output buffers must be disabled with $\overline{\text{OE}}$ , otherwise data bus contention will occur. - 3. Sleep Mode means power Sleep Mode where stand-by current does not depend on cycle time. - 4. Deselected means power Sleep Mode where stand-by current depends on cycle time. # **WRITE TRUTH TABLE** (x18) | Operation | WE | BW <b>a</b> | BW <b>b</b> | | |-----------------|----|-------------|-------------|--| | READ | Н | Χ | Χ | | | WRITE BYTE a | L | L | Н | | | WRITE BYTE b | L | Н | L | | | WRITE ALL BYTEs | L | L | L | | | WRITE ABORT/NOP | L | Н | Н | | #### Notes: - 1. X means "Don't Care". - 2. All inputs in this table must meet setup and hold time around the rising edge of CLK. # WRITE TRUTH TABLE (x36) | Operation | WE | BWa | <u></u> B₩ <b>b</b> | BWc | <u></u> B₩ <b>d</b> | | |-----------------|----|-----|---------------------|-----|---------------------|--| | READ | Н | Х | Х | Х | Х | | | WRITE BYTE a | L | L | Н | Н | Н | | | WRITE BYTE b | L | Н | L | Н | Н | | | WRITE BYTE c | L | Н | Н | L | Н | | | WRITE BYTE d | L | Н | Н | Н | L | | | WRITE ALL BYTEs | L | L | L | L | L | | | WRITE ABORT/NOP | L | Н | Н | Н | Н | | #### Notes: - 1. X means "Don't Care". - 2. All inputs in this table must meet setup and hold time around the rising edge of CLK. # **INTERLEAVED BURST ADDRESS TABLE** (MODE = VDD or NC) | External Address<br>A1 A0 | 1st Burst Address<br>A1 A0 | 2nd Burst Address<br>A1 A0 | 3rd Burst Address<br>A1 A0 | |---------------------------|----------------------------|----------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ## LINEAR BURST ADDRESS TABLE (MODE = Vss) #### ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | | |-----------|------------------------------------------------------------|--------------------|------|--| | Тѕтс | Storage Temperature | -65 to +150 | °C | | | PD | Power Dissipation | 1.6 | W | | | Іоит | Output Current (per I/O) | 100 | mA | | | VIN, VOUT | Voltage Relative to Vss for I/O Pins | -0.5 to VDDQ + 0.3 | V | | | Vin | Voltage Relative to Vss for for Address and Control Inputs | -0.3 to 4.6 | V | | #### Notes: - Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. This device contains circuity to protect the inputs against damage due to high static voltages or electric fields; however, precautions may be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. - 3. This device contains circuitry that will ensure the output devices are in High-Z at power up. # **OPERATING RANGE (IS61NLPx)** | Range | <b>Ambient Temperature</b> | <b>V</b> DD | <b>V</b> DDQ | |------------|----------------------------|----------------|-----------------------| | Commercial | 0°C to +70°C | $3.3V \pm 5\%$ | $3.3V / 2.5V \pm 5\%$ | | Industrial | -40°C to +85°C | $3.3V \pm 5\%$ | 3.3V / 2.5V ± 5% | # **OPERATING RANGE (IS61NVPx)** | Range | <b>Ambient Temperature</b> | <b>V</b> DD | <b>V</b> DDQ | | |------------|----------------------------|-------------|--------------|--| | Commercial | 0°C to +70°C | 2.5V ± 5% | 2.5V ± 5% | | | Industrial | -40°C to +85°C | 2.5V ± 5% | 2.5V ± 5% | | # DC ELECTRICAL CHARACTERISTICS (Over Operating Range) | | | | 3 | 3.3V | 2 | 2.5V | | |--------|------------------------|--------------------------------------------------|------------|-----------|------------|-----------------------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | Vон | Output HIGH Voltage | loh = -4.0 mA (3.3V)<br>loh = -1.0 mA (2.5V) | 2.4 | _ | 2.0 | _ | V | | Vol | Output LOW Voltage | IoL = 8.0 mA (3.3V)<br>IoL = 1.0 mA (2.5V) | _ | 0.4 | _ | 0.4 | V | | VIH | Input HIGH Voltage | | 2.0 | VDD + 0.3 | 1.7 | V <sub>DD</sub> + 0.3 | V | | VIL | Input LOW Voltage | | -0.3 | 0.8 | -0.3 | 0.7 | V | | ILI | Input Leakage Current | $V_{SS} \leq V_{IN} \leq V_{DD}{}^{(1)}$ | -5 | 5 | <b>-</b> 5 | 5 | μA | | ILO | Output Leakage Current | $Vss \le Vout \le Vddq, \overline{OE} = Vih$ | <b>-</b> 5 | 5 | <b>-</b> 5 | 5 | μΑ | # POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | | | | | _ | 50<br>AX | -2<br>M <i>i</i> | | | |--------|-----------------|---------------------------------------------------------------------------------------------|--------------|-----|----------|------------------|-----|------| | Symbol | Parameter | <b>Test Conditions</b> | Temp. range | x18 | x36 | x18 | x36 | Unit | | Icc | AC Operating | Device Selected, | Com. | 280 | 280 | 270 | 270 | mA | | | Supply Current | $\overline{OE} = V_{IH}, ZZ \leq V_{IL},$ | Ind. | 300 | 300 | 280 | 280 | | | | | All Inputs $\leq 0.2V$ or $\geq V_{DD}$ - Cycle Time $\geq$ tkc min. | - 0.2V, | | | | | | | Isb | Standby Current | Device Deselected, | Com. | 100 | 100 | 100 | 100 | mA | | | TTL Input | $V_{DD} = Max.,$ All Inputs $\leq V_{IL}$ or $\geq V_{IH}$ , $ZZ \leq V_{IL}$ , $f = Max$ . | Ind. | 100 | 100 | 100 | 100 | | | Isbi | Standby Current | Device Deselected, | Com. | 70 | 70 | 70 | 70 | mA | | | CMOS Input | $V_{DD} = Max.,$<br>$V_{IN} \le V_{SS} + 0.2V \text{ or } \ge V_{DD} - 0$ | Ind.<br>0.2V | 80 | 80 | 80 | 80 | | | | | f = 0 | | | | | | | | IsB2 | Sleep Mode | ZZ>VIH | Com. | 45 | 45 | 45 | 45 | mA | | | | | Ind. | 50 | 50 | 50 | 50 | | <sup>1.</sup> MODE pin has an internal pullup and should be tied to VDD or Vss. It exhibits ±100µA maximum leakage current when tied to ≤ Vss + 0.2V or $\geq V_{DD} - 0.2V$ . # CAPACITANCE<sup>(1,2)</sup> | Symbol | Parameter | Conditions | Max. | Unit | |--------|--------------------------|-------------|------|------| | Cin | Input Capacitance | VIN = 0V | 6 | pF | | Соит | Input/Output Capacitance | VOUT = $0V$ | 8 | pF | - Tested initially and after any design or process changes that may affect these parameters. Test conditions: TA = 25°C, f = 1 MHz, VDD = 3.3V. # 3.3V I/O ACTEST CONDITIONS | Parameter | Unit | |---------------------------------------------|---------------------| | Input Pulse Level | 0V to 3.0V | | Input Rise and Fall Times | 1.5 ns | | Input and Output Timing and Reference Level | 1.5V | | Output Load | See Figures 1 and 2 | # 3.3V I/O OUTPUT LOAD EQUIVALENT Figure 1 Figure 2 # 2.5V I/O ACTEST CONDITIONS | Parameter | Unit | |---------------------------------------------|---------------------| | Input Pulse Level | 0V to 2.5V | | Input Rise and Fall Times | 1.5 ns | | Input and Output Timing and Reference Level | 1.25V | | Output Load | See Figures 3 and 4 | # 2.5V I/O OUTPUT LOAD EQUIVALENT Figure 3 Figure 4 # READ/WRITE CYCLE SWITCHING CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | | | -25 | 0 | -200 | | |------------------------|---------------------------------|------|------|--------------|------| | Symbol | Parameter | Min. | Max. | Min. Max. | Unit | | fmax | Clock Frequency | | 250 | — 200 | MHz | | tĸc | Cycle Time | 4.0 | _ | 5 — | ns | | tкн | Clock High Time | 1.7 | _ | 2 — | ns | | tĸL | Clock Low Time | 1.7 | _ | 2 — | ns | | tka | Clock Access Time | _ | 2.6 | <b>—</b> 3.1 | ns | | tkqx <sup>(2)</sup> | Clock High to Output Invalid | 0.8 | _ | 1.5 — | ns | | $t$ KQLZ $^{(2,3)}$ | Clock High to Output Low-Z | 8.0 | _ | 1 — | ns | | tkqhz <sup>(2,3)</sup> | Clock High to Output High-Z | _ | 2.6 | — 3.1 | ns | | toeq | Output Enable to Output Valid | _ | 2.6 | <b>—</b> 3.1 | ns | | toelz(2,3) | Output Enable to Output Low-Z | 0 | _ | 0 — | ns | | toehz(2,3) | Output Disable to Output High-Z | _ | 2.6 | — 3.0 | ns | | tas | Address Setup Time | 1.2 | _ | 1.4 — | ns | | tws | Read/Write Setup Time | 1.2 | _ | 1.4 — | ns | | tces | Chip Enable Setup Time | 1.2 | _ | 1.4 — | ns | | tse | Clock Enable Setup Time | 1.2 | _ | 1.4 — | ns | | tadvs | Address Advance Setup Time | 1.2 | _ | 1.4 — | ns | | tos | Data Setup Time | 1.2 | _ | 1.4 — | ns | | tан | Address Hold Time | 0.3 | _ | 0.4 — | ns | | the | Clock Enable Hold Time | 0.3 | _ | 0.4 — | ns | | twн | Write Hold Time | 0.3 | | 0.4 — | ns | | tсен | Chip Enable Hold Time | 0.3 | _ | 0.4 — | ns | | tadvh | Address Advance Hold Time | 0.3 | | 0.4 — | ns | | tон | Data Hold Time | 0.3 | | 0.4 — | ns | | tpds | ZZ High to Power Down | _ | 2 | — 2 | сус | | tpus | ZZ Low to Power Down | _ | 2 | <b>—</b> 2 | сус | #### Notes: Configuration signal MODE is static and must not change during normal operation. Guaranteed but not 100% tested. This parameter is periodically sampled. Tested with load in Figure 2. # **SLEEP MODE ELECTRICAL CHARACTERISTICS** | Symbol | Parameter | Conditions | Min. | Max. | Unit | |--------|-----------------------------------|---------------|------|------|-------| | ISB2 | Current during SLEEP MODE | $ZZ \ge V$ IH | | 60 | mA | | tpds | ZZ active to input ignored | | 2 | | cycle | | tpus | ZZ inactive to input sampled | | 2 | | cycle | | tzzı | ZZ active to SLEEP current | | 2 | | cycle | | trzzi | ZZ inactive to exit SLEEP current | | 0 | | ns | #### **SLEEP MODE TIMING** # **READ CYCLE TIMING** # WRITE CYCLE TIMING # SINGLE READ/WRITE CYCLE TIMING # **CKE OPERATION TIMING** # **CE OPERATION TIMING** #### **IEEE 1149.1 SERIAL BOUNDARY SCAN (JTAG)** The IS61NLP and IS61NVP have a serial boundary scan Test Access Port (TAP) in the PBGA package only. (Not available in TQFP package.) This port operates in accordance with IEEE Standard 1149.1-1900, but does not include all functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because they place added delay in the critical speed path of the SRAM. The TAP controller operates in a manner that does not conflict with the performance of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC standard 2.5V I/O logic levels. #### **DISABLING THE JTAG FEATURE** The SRAM can operate without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW (Vss) to prevent clocking of the device. TDI and TMS are internally pulled up and may be disconnected. They may alternately be connected to VDD through a pull-up resistor. TDO should be left disconnected. On power-up, the device will start in a reset state which will not interfere with the device operation. ## **TEST ACCESS PORT (TAP) - TEST CLOCK** The test clock is only used with the TAP controller. All inputs are captured on the rising edge of TCK and outputs are driven from the falling edge of TCK. # **TEST MODE SELECT (TMS)** The TMS input is used to send commands to the TAP controller and is sampled on the rising edge of TCK. This pin may be left disconnected if the TAP is not used. The pin is internally pulled up, resulting in a logic HIGH level. # **TEST DATA-IN (TDI)** The TDI pin is used to serially input information to the registers and can be connected to the input of any register. The register between TDI and TDO is chosen by the instruction loaded into the TAP instruction register. For information on instruction register loading, see the TAP Controller State Diagram. TDI is internally pulled up and can be disconnected if the TAP is unused in an application. TDI is connected to the Most Significant Bit (MSB) on any register. #### TAP CONTROLLER BLOCK DIAGRAM # **TEST DATA OUT (TDO)** The TDO output pin is used to serially clock data-out from the registers. The output is active depending on the current state of the TAP state machine (see TAP Controller State Diagram). The output changes on the falling edge of TCK and TDO is connected to the Least Significant Bit (LSB) of any register. #### PERFORMING A TAP RESET A Reset is performed by forcing TMS HIGH (VDD) for five rising edges of TCK. RESET may be performed while the SRAM is operating and does not affect its operation. At power-up, the TAP is internally reset to ensure that TDO comes up in a high-Z state. #### **TAP REGISTERS** Registers are connected between the TDI and TDO pins and allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction registers. Data is serially loaded into the TDI pin on the rising edge of TCK and output on the TDO pin on the falling edge of TCK. ## **Instruction Register** Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins. (See TAP Controller Block Diagram) At power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as previously described. When the TAP controller is in the CaptureIR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board level serial test path. ## **Bypass Register** To save time when serially shifting data through registers, it is sometimes advantageous to skip certain states. The bypass register is a single-bit register that can be placed between TDI and TDO pins. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW (Vss) when the BYPASS instruction is executed. # **Boundary Scan Register** The boundary scan register is connected to all input and output pins on the SRAM. Several no connect (NC) pins are also included in the scan register to reserve pins for higher density devices. The x36 configuration has a 75-bit-long register and the x18 configuration also has a 75-bit-long register. The boundary scan register is loaded with the contents of the RAM Input and Output ring when the TAP controller is in the Capture-DR state and then placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE-Z instructions can be used to capture the contents of the Input and Output ring. The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. ## **Scan Register Sizes** | Register | Bit Size | Bit Size | | |---------------|----------|----------|--| | Name | (x18) | (x36) | | | Instruction | 3 | 3 | | | Bypass | 1 | 1 | | | ID | 32 | 32 | | | Boundary Scan | 75 | 75 | | #### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded to the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has vendor code and other information described in the Identification Register Definitions table. #### **IDENTIFICATION REGISTER DEFINITIONS** | Instruction Field | Description | 256K x 36 | 512K x 18 | |--------------------------|----------------------------------------------|-------------|-------------| | Revision Number (31:28) | Reserved for version number. | XXXX | XXXX | | Device Depth (27:23) | Defines depth of SRAM. 256K or 512K | 00111 | 01000 | | Device Width (22:18) | Defines width of the SRAM. x36 or x18 | 00100 | 00011 | | ISSI Device ID (17:12) | Reserved for future use. | xxxxx | xxxxx | | ISSI JEDEC ID (11:1) | Allows unique identification of SRAM vendor. | 00011010101 | 00011010101 | | ID Register Presence (0) | Indicate the presence of an ID register. | 1 | 1 | #### TAP INSTRUCTION SET Eight instructions are possible with the three-bit instruction register and all combinations are listed in the Instruction Code table. Three instructions are listed as RESERVED and should not be used and the other five instructions are described below. The TAP controller used in this SRAM is not fully compliant with the 1149.1 convention because some mandatory instructions are not fully implemented. The TAP controller cannot be used to load address, data or control signals and cannot preload the Input or Output buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/ PRELOAD; instead it performs a capture of the Inputs and Output ring when these instructions are executed. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted from the instruction register through the TDI and TDO pins. To execute an instruction once it is shifted in, the TAP controller must be moved into the Update-IR state. #### **EXTEST** EXTEST is a mandatory 1149.1 instruction which is to be executed whenever the instruction register is loaded with all 0s. Because EXTEST is not implemented in the TAP controller, this device is not 1149.1 standard compliant. The TAP controller recognizes an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. There is a difference between the instructions, unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a High-Z state. #### IDCODE The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO pins and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. #### SAMPLE-Z The SAMPLE-Z instruction causes the boundary scan register to be connected between the TDI and TDO pins when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High-Z state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1 mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the TAP controller is not fully 1149.1 compliant. When the SAMPLE/PRELOAD instruction is loaded to the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and output pins is captured in the boundary scan register. It is important to realize that the TAP controller clock operates at a frequency up to 10 MHz, while the SRAM clock runs more than an order of magnitude faster. Because of the clock frequency differences, it is possible that during the Capture-DR state, an input or output will under-go a transition. The TAP may attempt a signal capture while in transition (metastable state). The device will not be harmed, but there is no guarantee of the value that will be captured or repeatable results. To guarantee that the boundary scan register will capture the correct signal value, the SRAM signal must be stabilized long enough to meet the TAP controller's capture set-up plus hold times (tcs and tch). To insure that the SRAM clock input is captured correctly, designs need a way to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is not an issue, it is possible to capture all other signals and simply ignore the value of the CLK captured in the boundary scan register. Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins. Note that since the PRELOAD part of the command is not implemented, putting the TAP into the Update to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### **RESERVED** These instructions are not implemented but are reserved for future use. Do not use these instructions.