# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## Lattice<sup>®</sup> Semiconductor Corporation

## ispClock<sup>®</sup>5500 Family

In-System Programmable Clock Generator with Universal Fan-Out Buffer

#### Data Sheet

#### March 2005

## **Features**

- 10MHz to 320MHz Input/Output Operation
- Low Output to Output Skew (<50ps)
- Low Jitter Peak-to-Peak(<70ps)
- Up to 20 Programmable Fan-out Buffers
  - Programmable output standards and individual enable controls
    - LVTTL, LVCMOS, HSTL, SSTL, LVDS, LVPECL
  - Programmable output impedance
     40 to 70Ω in 5Ω increments
  - Programmable slew rate
  - Up to 10 banks with individual  $V_{\rm CCO}$  and GND
    - 1.5V, 1.8V, 2.5V, 3.3V
- Fully Integrated High-Performance PLL
  - Programmable lock detect
  - Multiply and divide ratio controlled by
    - Input divider (5 bits)
    - Internal feedback divider (5 bits)
    - Five output dividers (5 bits)
  - Programmable On-chip Loop Filter
- Precision Programmable Phase Adjustment (Skew) Per Output
  - 16 settings; minimum step size 195ps
     Locked to VCO frequency
  - Up to +/- 12ns skew range
  - Coarse and fine adjustment modes

## **Product Family Block Diagram**

- Up to Five Clock Frequency Domains
- Flexible Clock Reference Inputs
  - Programmable input standards
     LVTTL, LVCMOS, SSTL, HSTL, LVDS, LVPECL
  - Clock A/B selection multiplexer
  - Programmable precision termination
- Four User-programmable Profiles Stored in E<sup>2</sup>CMOS<sup>®</sup> Memory
  - Supports both test and multiple operating configurations
- Full JTAG Boundary Scan Test In-System Programming Support
- Exceptional Power Supply Noise Immunity
- Commercial (0 to 70°C) and Industrial (-40 to 85°C) Temperature Ranges
- 100-pin and 48-pin TQFP Packages
- Applications
  - Circuit board common clock generation and distribution
  - · PLL-based frequency generation
  - · High fan-out clock buffer



\* Input Available only on ispClock 5520

© 2005 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

www.latticesemi.com

## **General Description and Overview**

The ispClock5510 and ispClock5520 are in-system-programmable high-fanout PLL-based clock drivers designed for use in high performance communications and computing applications. The ispClock5510 provides up to 10 single-ended or five differential clock outputs, while the ispClock5520 provides up to 20 single-ended or 10 differential clock outputs. Each pair of outputs may be independently configured to support separate I/O standards (LVDS, LVPECL, LVTTL, LVCMOS, SSTL, HSTL) and output frequency. In addition, each output provides independent programmable control of termination, slew-rate, and timing skew. All configuration information is stored on-chip in non-volatile E<sup>2</sup>CMOS memory.

The ispClock5500's PLL and divider systems supports the synthesis of clock frequencies differing from that of the reference input through the provision of programmable input and feedback dividers. A set of five post-PLL V-dividers provides additional flexibility by supporting the generation of five separate output frequencies. Loop feedback may be taken from the output of any of the five V-dividers.

The core functions of all members of the ispClock5500 family are identical, the differences between devices being restricted to the number of inputs and outputs, as shown in the following table. Figures 1 and 2 show functional block diagrams of the ispClock5510 and ispClock5520.

#### Table 1. ispClock5500 Family Members

| Device       | Ref. Input Pairs | Clock Outputs |
|--------------|------------------|---------------|
| ispClock5510 | 1                | 10            |
| ispClock5520 | 2                | 20            |

Figure 1. ispClock5510 Functional Block Diagram







## **Absolute Maximum Ratings**

|    | -    |       |     |
|----|------|-------|-----|
| 10 |      |       | nnv |
| IS | DUJO | CK 77 | UUV |
|    |      |       |     |

| Core Supply Voltage V <sub>CCD</sub>                 | -0.5 to 5.5V |
|------------------------------------------------------|--------------|
| PLL Supply Voltage V <sub>CCA</sub>                  | -0.5 to 5.5V |
| JTAG Supply Voltage V <sub>CCJ</sub>                 | -0.5 to 5.5V |
| Output Driver Supply Voltage V <sub>CCO</sub>        | -0.5 to 4.5V |
| Input Voltage                                        | -0.5 to 4.5V |
| Output Voltage <sup>1</sup>                          | -0.5 to 4.5V |
| Storage Temperature                                  | -65 to 150°C |
| Junction Temperature with power supplied             | -40 to 130°C |
| 1 When applied to an output when in high 7 condition |              |

1. When applied to an output when in high-Z condition

## **Recommended Operating Conditions**

|                      |                                    |            | ispCloc | k5500V          |       |  |
|----------------------|------------------------------------|------------|---------|-----------------|-------|--|
| Symbol               | Parameter                          | Conditions | Min.    | Max.            | Units |  |
| V <sub>CCD</sub>     | Core Supply Voltage                |            | 3.0     | 3.6             | V     |  |
| V <sub>CCJ</sub>     | JTAG I/O Supply Voltage            |            | 1.62    | 3.6             | V     |  |
| V <sub>CCA</sub>     | Analog Supply Voltage              |            | 3.0     | 3.6             | V     |  |
| V <sub>CCASLEW</sub> | V <sub>CCA</sub> Turn-on Ramp Rate |            | —       | 0.033           | V/µs  |  |
| Т                    | Operating Junction Temperature     | Commercial | 0       | 100             | °C    |  |
| JOP                  |                                    | Industrial | -40     | 115             |       |  |
| т.                   | Ambient Operating Temperature      | Commercial | 0       | 70 <sup>1</sup> | °C    |  |
| 'A                   |                                    | Industrial | -40     | 85 <sup>1</sup> |       |  |

1. Device power dissipation may also limit maximum ambient operating temperature.

## Recommended Operating Conditions – $V_{CCO}$ vs. Logic Standard

|        |                  |       | V <sub>CCO</sub> (V) |       |      | V <sub>REF</sub> (V) |      |                         | V <sub>TT</sub> (V)  |                         |
|--------|------------------|-------|----------------------|-------|------|----------------------|------|-------------------------|----------------------|-------------------------|
| Log    | ic Standard      | Min.  | Тур.                 | Max.  | Min. | Тур.                 | Max. | Min.                    | Тур.                 | Max.                    |
| LVTTL  |                  | 3.0   | 3.3                  | 3.6   |      |                      | _    | —                       |                      | _                       |
| LVCMO  | S 1.8V           | 1.71  | 1.8                  | 1.89  |      |                      | _    | —                       |                      | _                       |
| LVCMO  | S 2.5V           | 2.375 | 2.5                  | 2.625 |      |                      |      | —                       |                      | _                       |
| LVCMO  | S 3.3V           | 3.0   | 3.3                  | 3.6   |      | —                    | —    | —                       | —                    | —                       |
| SSTL2  | Class 1          | 2.375 | 2.5                  | 2.625 | 1.15 | 1.25                 | 1.35 | V <sub>REF</sub> - 0.04 |                      | V <sub>REF</sub> + 0.04 |
| SSTL3  | Class 1          | 3.0   | 3.3                  | 3.6   | 1.30 | 1.50                 | 1.70 | V <sub>REF</sub> - 0.05 | V <sub>REF</sub>     | V <sub>REF</sub> + 0.05 |
| HSTL C | Class 1          | 1.425 | 1.5                  | 1.575 | 0.68 | 0.75                 | 0.90 | —                       | $0.5 \times V_{CCO}$ |                         |
| LVPEC  | L (Differential) | 3.0V  | 3.3V                 | 3.6V  | —    | —                    | _    | —                       | —                    | —                       |
| LVDS   | $V_{CCO} = 2.5V$ | 2.375 | 2.5V                 | 2.625 | —    |                      |      | —                       |                      |                         |
|        | $V_{CCO} = 3.3V$ | 3.0   | 3.3                  | 3.6   | —    | —                    | —    | _                       |                      |                         |

Note: '—' denotes  $V_{REF}$  or  $V_{TT}$  not applicable to this logic standard

## E<sup>2</sup>CMOS Memory Write/Erase Characteristics

| Parameter              | Conditions | Min. | Тур. | Max. | Units |
|------------------------|------------|------|------|------|-------|
| Erase/Reprogram Cycles |            | 1000 | —    | —    |       |

## **Performance Characteristics – Power Supply**

| Symbol           | Parameter                                  | Conditions                                               | Тур.                  | Max.                | Units |
|------------------|--------------------------------------------|----------------------------------------------------------|-----------------------|---------------------|-------|
| I <sub>CCD</sub> | Core Supply Current                        | ispClock5510, f <sub>VCO</sub> = 640MHz                  | 100                   | 110                 | mA    |
|                  | Core Supply Surrent                        | ispClock5520, f <sub>VCO</sub> = 640MHz                  | 130                   | 150                 | mA    |
| I <sub>CCA</sub> | Analog Supply Current                      | f <sub>VCO</sub> = 640MHz                                | 5.5                   | 7                   | mA    |
| I <sub>CCO</sub> | Output Driver Supply Current<br>(per Bank) |                                                          | 13<br>18<br>24<br>7.5 | 15<br>24<br>35<br>8 | mA    |
| I <sub>CCJ</sub> | JTAG I/O Supply Current (static)           | $V_{CCJ} = 1.8V$<br>$V_{CCJ} = 2.5V$<br>$V_{CCJ} = 3.3V$ | 200<br>300<br>300     | 300<br>400<br>400   | μA    |

1. Supply current consumed by each bank, both outputs active, 18pF load, 320MHz output frequency.

2. Supply current consumed by each bank, 100Ω/5pF differential load, 320MHz output frequency.

## **DC Electrical Characteristics – Single-ended Logic**

|                   | VI   | L (V)                   | V <sub>IH</sub>         | (V)  |                          |                                      |                      |                      |
|-------------------|------|-------------------------|-------------------------|------|--------------------------|--------------------------------------|----------------------|----------------------|
| Logic Standard    | Min. | Max.                    | Min.                    | Max. | V <sub>OL</sub> Max. (V) | V <sub>OH</sub> Min. (V)             | l <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) |
| LVTTL/LVCMOS 3.3V | -0.3 | 0.8                     | 2                       | 3.6  | 0.4                      | V <sub>CCO</sub> - 0.4               | 4 <sup>1</sup>       | -4 <sup>1</sup>      |
| LVCMOS 1.8V       | -0.3 | 0.68                    | 1.07                    | 3.6  | 0.4                      | V <sub>CCO</sub> - 0.4               | 4 <sup>1</sup>       | -4 <sup>1</sup>      |
| LVCMOS 2.5V       | -0.3 | 0.7                     | 1.7                     | 3.6  | 0.4                      | V <sub>CCO</sub> - 0.4               | 4 <sup>1</sup>       | -4 <sup>1</sup>      |
| SSTL2 Class 1     | -0.3 | V <sub>REF</sub> - 0.18 | V <sub>REF</sub> + 0.18 | 3.6  | 0.54 <sup>2</sup>        | V <sub>CCO</sub> - 0.81 <sup>2</sup> | 7.6                  | -7.6                 |
| SSTL3 Class 1     | -0.3 | V <sub>REF</sub> - 0.2  | V <sub>REF</sub> + 0.2  | 3.6  | 0.9 <sup>2</sup>         | V <sub>CCO</sub> - 1.3 <sup>2</sup>  | 8                    | -8                   |
| HSTL Class 1      | -0.3 | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1  | 3.6  | 0.4 <sup>3</sup>         | V <sub>CCO</sub> - 0.4 <sup>3</sup>  | 8                    | -8                   |

1. Specified for  $50\Omega$  internal series output termination.

2. Specified for  $40\Omega$  internal series output termination.

3. Specified for  $\approx 20\Omega$  internal series output termination.

## **DC Electrical Characteristics – LVDS**

| Symbol           | Parameter                                 | Conditions                                          | Min.                | Тур.  | Max.  | Units |
|------------------|-------------------------------------------|-----------------------------------------------------|---------------------|-------|-------|-------|
| V                | Common Mode Input Voltage                 | V <sub>THD</sub> ≤ 100mV                            | V <sub>THD</sub> /2 | _     | 2.0   | V     |
| ICM ∎            | Common mode input voltage                 | V <sub>THD</sub> ≤ 150mV                            | V <sub>THD</sub> /2 |       | 2.325 | V     |
| V <sub>THD</sub> | Differential Input Threshold              |                                                     | ±100                |       |       | mV    |
| V <sub>IN</sub>  | Input Voltage                             |                                                     | 0                   | _     | 2.4   | V     |
| V <sub>OH</sub>  | Output High Voltage                       | R <sub>T</sub> = 100Ω                               |                     | 1.375 | 1.60  | V     |
| V <sub>OL</sub>  | Output Low Voltage                        | R <sub>T</sub> = 100Ω                               | 0.9                 | 1.03  | _     | V     |
| V <sub>OD</sub>  | Output Voltage Differential               | R <sub>T</sub> = 100Ω                               | 250                 | 400   | 480   | mV    |
| $\Delta V_{OD}$  | Change in V <sub>OD</sub> between H and L |                                                     |                     | _     | 50    | mV    |
| V <sub>OS</sub>  | Output Voltage Offset                     | Common Mode Output Voltage                          | 1.125               | 1.20  | 1.375 | V     |
| $\Delta V_{OS}$  | Change in V <sub>OS</sub> Between H and L |                                                     |                     | _     | 50    | mV    |
| I <sub>SA</sub>  | Output Short Circuit Current              | V <sub>OD</sub> = 0V, Outputs Shorted to GND        |                     | _     | 24    | mA    |
| I <sub>SAB</sub> | Output Short Circuit Current              | V <sub>OD</sub> = 0V, Outputs Shorted to Each Other | —                   | —     | 12    | mA    |

## **DC Electrical Characteristics – Differential LVPECL**

| Symbol          | Parameter                        | Test Conditions                | Min.                    | Тур. | Max.                    | Units |  |
|-----------------|----------------------------------|--------------------------------|-------------------------|------|-------------------------|-------|--|
| V <sub>IH</sub> | Input Voltage High               | V <sub>CCD</sub> = 3.0 to 3.6V | V <sub>CCD</sub> - 1.17 | —    | V <sub>CCD</sub> - 0.88 | V     |  |
|                 | Input voltage riigh              | $V_{CCD} = 3.3V$               | 2.14                    | —    | 2.42                    | v     |  |
| V.              | Input Voltage Low                | V <sub>CCD</sub> = 3.0 to 3.6V | V <sub>CCD</sub> - 1.81 |      | V <sub>CCD</sub> - 1.48 | V     |  |
| <sup>v</sup> IL | Input voltage Low                | $V_{CCD} = 3.3V$               | 1.49                    |      | 1.83                    | v     |  |
| Val             | Output High Voltage <sup>1</sup> | V <sub>CCO</sub> = 3.0 to 3.6V | V <sub>CCO</sub> - 1.07 | —    | V <sub>CCO</sub> - 0.88 | V     |  |
| ⊻он             | Output High voltage              | $V_{CCO} = 3.3V$               | 2.23                    |      | 2.42                    | v     |  |
| V               |                                  | V <sub>CCO</sub> = 3.0 to 3.6V | V <sub>CCO</sub> - 1.81 |      | V <sub>CCO</sub> - 1.62 | V     |  |
| VOL             | Output Low Voltage               | $V_{CCO} = 3.3V$               | 1.49                    | —    | 1.68                    | v     |  |

1.  $100\Omega$  differential termination.

## **DC Electrical Characteristics – Input/Output Loading**

| Symbol           | Parameter               | Conditions    | Min. | Тур. | Max. | Units |
|------------------|-------------------------|---------------|------|------|------|-------|
| I <sub>LK</sub>  | Input Leakage           | Note 1        | _    | —    | ±10  | μA    |
| I <sub>PU</sub>  | Input Pull-up Current   | Note 2        | _    | 80   | 120  | μA    |
| I <sub>PD</sub>  | Input Pull-down Current | Note 3        | _    | 120  | 150  | μA    |
| I <sub>OLK</sub> | Tristate Leakage Output | Note 4        | _    | —    | ±10  | μA    |
| 0                | Input Canacitance       | Notes 2, 3, 5 | _    | 8    | 10   | pF    |
|                  |                         | Note 6        | _    | 13.5 | 15   | pF    |

1. Applies to clock reference inputs when termination 'open'.

2. Applies to TDI, TMS inputs.

3. Applies to REFSEL, PS0, PS1,  $\overline{\text{GOE}}$ , SGATE, PLL\_BYPASS,  $\overline{\text{OEX}}$  and  $\overline{\text{OEY}}$ .

4. Applies to all logic types when in tristated mode.

5. Applies to OEX, OEY, TCK, RESET inputs.

6. Applies to REFA+, REFA-, REFB+, REFB-.

## Switching Characteristics – Timing Adders for I/O Modes

| Adder Type                                 | Base Parameter(s)        | Description                             | Min. | Тур. | Max. | Units |
|--------------------------------------------|--------------------------|-----------------------------------------|------|------|------|-------|
| t <sub>IOI</sub> Input Adders <sup>2</sup> |                          |                                         |      |      |      |       |
| LVTTL_in                                   |                          | Using LVTTL Standard                    |      | 0    | —    | ns    |
| LVCMOS18_in                                |                          | Using LVCMOS 1.8V Standard              |      | 0    | —    | ns    |
| LVCMOS25_in                                |                          | Using LVCMOS 2.5V Standard              |      | 0    |      | ns    |
| LVCMOS33_in                                |                          | Using LVCMOS 3.3V Standard              |      | 0    | —    | ns    |
| SSTL2_in                                   |                          | Using SSTL2 Standard                    |      | 0.4  | —    | ns    |
| SSTL3_in                                   |                          | Using SSTL3 Standard                    |      | 0.4  |      | ns    |
| HSTL_in                                    |                          | Using HSTL Standard                     | —    | 0.4  | —    | ns    |
| LVDS_in                                    |                          | Using LVDS Standard                     |      | 1.8  | —    | ns    |
| LVPECL_in                                  |                          | Using LVPECL Standard                   |      | 1.8  |      | ns    |
| t <sub>IOO</sub> Output Adders             | <b>5</b> <sup>1, 3</sup> |                                         |      |      |      |       |
| LVTTL_out                                  |                          | Output Configured as LVTTL Buffer       | —    | 0.1  | —    | ns    |
| LVCMOS18_out                               |                          | Output Configured as LVCMOS 1.8V Buffer |      | 0.1  |      | ns    |
| LVCMOS25_out                               |                          | Output Configured as LVCMOS 2.5V Buffer |      | 0.1  | —    | ns    |
| LVCMOS33_out                               |                          | Output Configured as LVCMOS 3.3V Buffer |      | 0.1  | —    | ns    |
| SSTL2_out                                  |                          | Output Configured as SSTL2 Buffer       |      | 0.1  | _    | ns    |
| SSTL3_out                                  |                          | Output Configured as SSTL3 Buffer       |      | 0.1  | _    | ns    |
| HSTL_out                                   |                          | Output Configured as HSTL Buffer        |      | 0.1  | —    | ns    |
| LVDS_out                                   |                          | Output Configured as LVDS Buffer        |      | 0.1  | _    | ns    |
| LVPECL_out                                 |                          | Output Configured as LVPECL Buffer      |      | 0    | _    | ns    |
| t <sub>IOS</sub> Output Slew R             | ate Adders <sup>1</sup>  |                                         |      |      |      |       |
| Slew_1                                     |                          | Output Slew_1 (Fastest)                 |      | 0    | —    | ps    |
| Slew_2                                     |                          | Output Slew_2                           | _    | 330  | —    | ps    |
| Slew_3                                     |                          | Output Slew_3                           | —    | 660  | —    | ps    |
| Slew_4                                     |                          | Output Slew_4 (Slowest)                 | —    | 1320 |      | ps    |

1. Measured under standard output load conditions - see Figures 3-5.

2. All input adders referenced to LVTTL.

3. All output adders referenced to LVPECL.

## Output Rise and Fall Times – Typical Values<sup>1, 2</sup>

|                     | Slew 1 (       | Fastest)       | Sle            | w 2            | Sle            | w 3            | Slew 4 (       | Slowest)       |       |
|---------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-------|
| Output Type         | t <sub>R</sub> | t <sub>F</sub> | Units |
| LVTTL               | 0.65           | 0.45           | 0.85           | 0.60           | 1.20           | 0.90           | 1.75           | 1.30           | ns    |
| LVCMOS 1.8V         | 0.90           | 0.40           | 1.05           | 0.50           | 1.40           | 0.80           | 2.00           | 1.20           | ns    |
| LVCMOS 2.5V         | 0.70           | 0.40           | 0.90           | 0.55           | 1.20           | 0.85           | 1.80           | 1.20           | ns    |
| LVCMOS 3.3V         | 0.65           | 0.45           | 0.85           | 0.60           | 1.20           | 0.90           | 1.75           | 1.30           | ns    |
| SSTL2               | 0.65           | 0.40           | 0.90           | 0.60           | 1.35           | 0.85           | 2.30           | 1.40           | ns    |
| SSTL3               | 0.65           | 0.40           | 0.90           | 0.60           | 1.35           | 0.85           | 2.30           | 1.40           | ns    |
| HSTL                | 0.85           | 0.30           | 1.00           | 0.50           | 1.50           | 0.70           | 2.55           | 1.10           | ns    |
| LVDS <sup>3</sup>   | 0.25           | 0.20           | —              | —              | —              | —              | _              | —              | ns    |
| LVPECL <sup>3</sup> | 0.20           | 0.20           | —              | —              | —              | _              | —              | —              | ns    |

1. See Figures 3-5 for test conditions.

2. Measured between 20% and 80% points.

3. Only the 'fastest' slew rate is available in LVDS and LVPECL modes.

## **Output Test Loads**

Figures 3-5 show the equivalent termination loads used to measure rise/fall times, output timing adders and other selected parameters as noted in the various tables of this data sheet.

#### Figure 3. CMOS Termination Load



Figure 4. HSTL/SSTL Termination Load







| Programmable | Input and | Output | Termination | <b>Characteristics</b> |
|--------------|-----------|--------|-------------|------------------------|
|--------------|-----------|--------|-------------|------------------------|

| Symbol           | Parameter                      | Conditions              | V <sub>CCO</sub> Voltage | Min. | Тур. | Max. | Units |  |
|------------------|--------------------------------|-------------------------|--------------------------|------|------|------|-------|--|
|                  |                                | Rin=40Ω setting         |                          | 36   |      | 44   |       |  |
|                  | Rin=45 $\Omega$ setting        |                         | 40.5                     |      | 49.5 | •    |       |  |
|                  |                                | Rin=50 $\Omega$ setting |                          | 45   | —    | 55   |       |  |
| R <sub>IN</sub>  | Input Resistance               | Rin=55 $\Omega$ setting |                          | 49.5 | —    | 60.5 | Ω     |  |
|                  |                                | Rin=60Ω setting         |                          | 54   | _    | 66   |       |  |
|                  |                                | Rin=65 $\Omega$ setting |                          | 59   | —    | 71.5 |       |  |
|                  |                                | Rin=70 $\Omega$ setting |                          | 61   | _    | 77   |       |  |
|                  |                                |                         | VCCO=3.3V                | —    | 14   | —    |       |  |
|                  |                                | Pout-200 sotting        | VCCO=2.5V                | —    | 14   | —    |       |  |
|                  |                                | Hout≈2052 Setting       | VCCO=1.8V                | _    | 14   | —    |       |  |
|                  |                                |                         | VCCO=1.5V                | _    | 14   | —    |       |  |
|                  |                                |                         | VCCO=3.3V                | -9%  | 38   | 9%   |       |  |
|                  |                                | Rout≈40Ω setting        | VCCO=2.5V                | -11% | 40   | 11%  |       |  |
|                  |                                |                         | VCCO=1.8V                | -13% | 40   | 13%  |       |  |
|                  |                                | Rout≈45Ω setting        | VCCO=3.3V                | -10% | 45   | 10%  |       |  |
|                  |                                |                         | VCCO=2.5V                | -12% | 45   | 12%  |       |  |
|                  |                                |                         | VCCO=1.8V                | -14% | 44   | 14%  | •     |  |
|                  |                                |                         | VCCO=3.3V                | -8%  | 50   | 8%   |       |  |
|                  |                                | Rout≈50Ω setting        | VCCO=2.5V                | -9%  | 49   | 9%   |       |  |
| R <sub>OUT</sub> | Output Resistance <sup>1</sup> |                         | VCCO=1.8V                | -13% | 49   | 13%  | Ω     |  |
|                  |                                |                         | VCCO=3.3V                | -9%  | 55   | 9%   |       |  |
|                  |                                | Rout≈55Ω setting        | VCCO=2.5V                | -11% | 55   | 11%  |       |  |
|                  |                                |                         | VCCO=1.8V                | -13% | 55   | 13%  | •     |  |
|                  |                                |                         | VCCO=3.3V                | -8%  | 59   | 8%   |       |  |
|                  |                                | Rout≈60Ω setting        | VCCO=2.5V                | -9%  | 59   | 9%   |       |  |
|                  |                                |                         | VCCO=1.8V                | -14% | 59   | 14%  | •     |  |
|                  |                                |                         | VCCO=3.3V                | -8%  | 65   | 8%   |       |  |
|                  |                                | Rout≈65Ω setting        | VCCO=2.5V                | -9%  | 64   | 9%   |       |  |
|                  |                                |                         | VCCO=1.8V                | -13% | 64   | 13%  |       |  |
|                  |                                |                         | VCCO=3.3V                | -9%  | 72   | 9%   |       |  |
|                  |                                | Rout≈70Ω setting        | VCCO=2.5V                | -10% | 70   | 10%  |       |  |
|                  |                                |                         | VCCO=1.8V                | -12% | 69   | 12%  |       |  |

1. Guaranteed by characterization.

## **Performance Characteristics – PLL**

| Symbol                                        | Parameter                                                    | Conditions                                                                                                     | Min. | Тур. | Max. | Units              |
|-----------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|--------------------|
| f <sub>REF</sub>                              | Reference input frequency range                              |                                                                                                                | 10   | _    | 320  | MHz                |
| t <sub>CLOCKHI,</sub><br>t <sub>CLOCKLO</sub> | Reference input clock HIGH and LOW times                     |                                                                                                                | 1.25 | _    | _    | ns                 |
| t <sub>RINP,</sub><br>t <sub>FINP</sub>       | Input rise and fall times                                    | Measured between 20% and 80% levels                                                                            | _    | _    | 5    | ns                 |
| M <sub>DIV</sub>                              | M-divider range                                              |                                                                                                                | 1    | —    | 32   |                    |
| N <sub>DIV</sub>                              | N-Divider range                                              |                                                                                                                | 1    | —    | 32   |                    |
| f <sub>PFD</sub>                              | Phase detector input frequency range <sup>2</sup>            |                                                                                                                | 10   | _    | 320  | MHz                |
| f <sub>VCO</sub>                              | VCO operating frequency                                      |                                                                                                                | 320  | —    | 640  | MHz                |
| V <sub>DIV</sub>                              | Output Divider range                                         | Even integer values only                                                                                       | 2    | —    | 64   |                    |
| f                                             | Output frequency range <sup>1</sup>                          | Fine Skew Mode,<br>f <sub>VCO</sub> = 640MHz                                                                   | 10   | _    | 320  | MHz                |
| OUT                                           |                                                              | Coarse Skew Mode,<br>f <sub>VCO</sub> = 640MHz                                                                 | 5    | _    | 160  | MHz                |
| t <sub>JIT</sub> (cc)                         | Output adjacent-cycle jitter                                 | 1000 cycle sample <sup>3</sup>                                                                                 |      | 55   | 70   | ps (p-p)           |
| t <sub>JIT</sub> (per)                        | Output period jitter                                         | 10000 cycle sample <sup>3</sup>                                                                                |      | 11   | 14   | ps (RMS)           |
| t <sub>JIT(</sub> \$)                         | Reference clock to output jitter                             | 6000 cycle sample <sup>3</sup>                                                                                 |      | 170  |      | ps (RMS)           |
| tφ                                            | Static phase offset                                          | PFD input frequency ≥ 100MHz <sup>5</sup>                                                                      |      | -500 |      | ps                 |
|                                               | Output duty cycle error (see                                 | Output type LVDS, $V_{CCO} = 3.3V^6$                                                                           |      | —    | 260  | ps                 |
| DC <sub>ERR</sub>                             | Table 3 for nominal values) <sup>4</sup>                     | Output type LVCMOS 3.3V <sup>6</sup><br>f <sub>OUT</sub> > 100 MHz                                             |      | _    | 300  | ps                 |
| t <sub>CO_BYPASS</sub>                        | Reference clock to output delay,<br>PLL bypass mode          | Inputs and Outputs configured to LVCMOS 3.3V standard                                                          |      | 5    | _    | ns                 |
| +                                             |                                                              | From Power-up event                                                                                            |      | 150  | 500  | μs                 |
| L                                             |                                                              | From Reset event                                                                                               | —    | 15   | 50   | μs                 |
| PSR                                           | Power supply rejection, period jitter vs. power supply noise | f <sub>IN</sub> = f <sub>OUT</sub> = 100MHz<br>VCCA = VCCD = VCCO modulated<br>with 100kHz sinusoidal stimulus | _    | 0.05 | _    | ps(RMS)<br>mV(p-p) |

1. In PLL Bypass mode (PLL\_BYPASS = HIGH), output will support frequencies down to 0Hz (divider chain is a fully static design).

2. Dividers should be set so that they provide the phase detector with signals of 10MHz or greater for loop stability.

3.  $f_{IN} = f_{OUT} = 100 \text{ MHz}$ , M = N = 1, V = 6, output type LVPECL.

4. Variation in duty cycle expressed in ps. To obtain duty cycle percentage error (%<sub>ERR</sub>) for a given output frequency (f<sub>OUT</sub>), %<sub>ERR</sub> = 100 x f<sub>OUT</sub> x DC<sub>ERR.</sub>
 Input and outputs LVPECL mode.
 See Figures 3-5 for output loads.

## **Timing Specifications**

#### **Skew Matching**

| Symbol            | Parameter          | Conditions                                                                    |   | Тур. | Max. | Units |
|-------------------|--------------------|-------------------------------------------------------------------------------|---|------|------|-------|
| t <sub>SKEW</sub> | Output-output Skew | Between any two identically configured and loaded outputs regardless of bank. | _ | _    | 50   | ps    |

### **Programmable Skew Control**

| Symbol              | Parameter                       | Conditions                                   | Min. | Тур.  | Max. | Units |  |
|---------------------|---------------------------------|----------------------------------------------|------|-------|------|-------|--|
|                     |                                 | Fine Skew Mode, f <sub>VCO</sub> = 320 MHz   | _    | 5.86  |      |       |  |
| t                   | Skew Control Bange <sup>1</sup> | Fine Skew Mode, f <sub>VCO</sub> = 640 MHz   | —    | 2.93  | _    | ne    |  |
| SKRANGE             | Skew Control Hange              | Coarse Skew Mode, f <sub>VCO</sub> = 320 MHz | _    | 11.72 | _    | 115   |  |
|                     |                                 | Coarse Skew Mode, f <sub>VCO</sub> = 640 MHz | _    | 5.86  |      |       |  |
| SK <sub>STEPS</sub> | Skew Steps per range            |                                              | _    | 16    |      |       |  |
|                     |                                 | Fine Skew Mode, f <sub>VCO</sub> = 320 MHz   | _    | 390   |      |       |  |
| t                   | Skow Stop Sizo <sup>2</sup>     | Fine Skew Mode, f <sub>VCO</sub> = 640 MHz   | —    | 195   | —    | ne    |  |
| SKSTEP              | Skew Step Size                  | Coarse Skew Mode, f <sub>VCO</sub> = 320 MHz | —    | 780   | _    | μs    |  |
|                     |                                 | Coarse Skew Mode, f <sub>VCO</sub> = 640 MHz | —    | 390   | —    |       |  |
| t                   | Skow Time Accuracy <sup>3</sup> | Fine skew mode                               | —    | 30    | —    | ne    |  |
| ISKERR              | Skew Time Accuracy              | Coarse skew mode                             | —    | 50    | _    | ps    |  |

1. Skew control range is a function of VCO frequency ( $f_{VCO}$ ). In fine skew mode  $T_{SKRANGE} = 15/(8 \times f_{VCO})$ . In coarse skew mode  $T_{SKRANGE} = 15/(4 \times f_{VCO})$ .

2. Skew step size is a function of VCO frequency ( $f_{VCO}$ ). In fine skew mode  $T_{SKSTEP} = 1/(8 \text{ x } f_{VCO})$ .

In coarse skew mode  $T_{SKSTEP} = 1/(4 \times f_{VCO})$ . 3. Only applicable to outputs with non-zero skew settings.

## **Control Functions**

| Symbol                | Parameter                                             | Conditions | Min. | Тур. | Max. | Units               |
|-----------------------|-------------------------------------------------------|------------|------|------|------|---------------------|
| t <sub>DIS/OE</sub>   | Delay Time, OEX or OEY to Output Disabled/<br>Enabled |            | —    | 10   | 20   | ns                  |
| t <sub>DIS/GOE</sub>  | Delay Time, GOE to Output Disabled/Enabled            |            | —    | 10   | 20   | ns                  |
| t <sub>SUSGATE</sub>  | Setup Time, SGATE to Output Clock Start/<br>Stop      |            | 3    | _    |      | cycles <sup>1</sup> |
| t <sub>PLL_RSTW</sub> | PLL Reset Pulse Width                                 |            | 15   | —    | _    | μs                  |
| t <sub>HPS_RST</sub>  | Hold time for RESET past change in PS[01]             |            | 20   |      |      | ns                  |

1. Output clock cycles for the particular output being controlled.

#### Figure 6. RESET and Profile Select Timing



## Timing Specifications (Cont.)

## **Boundary Scan Logic**

| Symbol               | Parameter                                                           | Min. | Max. | Units |
|----------------------|---------------------------------------------------------------------|------|------|-------|
| t <sub>BTCP</sub>    | TCK (BSCAN Test) Clock Cycle                                        | 40   | —    | ns    |
| t <sub>втсн</sub>    | TCK (BSCAN Test) Pulse Width High                                   | 20   | —    | ns    |
| t <sub>BTCL</sub>    | TCK (BSCAN Test) Pulse Width Low                                    | 20   | —    | ns    |
| t <sub>BTSU</sub>    | TCK (BSCAN Test) Setup Time                                         | 8    | —    | ns    |
| t <sub>BTH</sub>     | TCK (BSCAN Test) Hold Time                                          | 10   | —    | ns    |
| t <sub>BRF</sub>     | TCK (BSCAN Test) Rise and Fall Rate                                 | 50   | —    | mV/ns |
| t <sub>BTCO</sub>    | TAP Controller Falling Edge of Clock to Valid Output                |      | 10   | ns    |
| t <sub>BTOZ</sub>    | TAP Controller Falling Edge of Clock to Data Output Disable         | _    | 10   | ns    |
| t <sub>BTVO</sub>    | TAP Controller Falling Edge of Clock to Data Output Enable          |      | 10   | ns    |
| t <sub>BVTCPSU</sub> | BSCAN Test Capture Register Setup Time                              | 8    | —    | ns    |
| t <sub>втсрн</sub>   | BSCAN Test Capture Register Hold Time                               | 10   | —    | ns    |
| t <sub>BTUCO</sub>   | BSCAN Test Update Register, Falling Edge of Clock to Valid Output   | _    | 25   | ns    |
| t <sub>BTUOZ</sub>   | BSCAN Test Update Register, Falling Edge of Clock to Output Disable |      | 25   | ns    |
| t <sub>BTUOV</sub>   | BSCAN Test Update Register, Falling Edge of Clock to Output Enable  | —    | 25   | ns    |

## JTAG Interface and Programming Mode

| Symbol              | Parameter                            | Condition | Min. | Тур. | Max. | Units |
|---------------------|--------------------------------------|-----------|------|------|------|-------|
| f <sub>MAX</sub>    | Maximum TCK Clock Frequency          |           |      |      | 25   | MHz   |
| t <sub>СКН</sub>    | TCK Clock Pulse Width, High          |           | 20   |      |      | ns    |
| t <sub>CKL</sub>    | TCK Clock Pulse Width, Low           |           | 20   | _    | _    | ns    |
| t <sub>ISPEN</sub>  | Program Enable Delay Time            |           | 15   |      |      | μs    |
| t <sub>ISPDIS</sub> | Program Disable Delay Time           |           | 30   |      |      | μs    |
| t <sub>HVDIS</sub>  | High Voltage Discharge Time, Program |           | 30   |      |      | μs    |
| t <sub>HVDIS</sub>  | High Voltage Discharge Time, Erase   |           | 200  |      |      | μs    |
| t <sub>CEN</sub>    | Falling Edge of TCK to TDO Active    |           |      |      | 15   | ns    |
| t <sub>CDIS</sub>   | Falling Edge of TCK to TDO Disable   |           |      |      | 15   | ns    |
| t <sub>SU1</sub>    | Setup Time                           |           | 8    |      |      | ns    |
| t <sub>H</sub>      | Hold Time                            |           | 10   |      |      | ns    |
| t <sub>CO</sub>     | Falling Edge of TCK to Valid Output  |           |      |      | 15   | ns    |
| t <sub>PWV</sub>    | Verify Pulse Width                   |           | 30   |      |      | μs    |
| t <sub>PWP</sub>    | Programming Pulse Width              |           | 20   | _    |      | ms    |
| t <sub>BEW</sub>    | Bulk Erase Pulse Width               |           | 200  |      |      | ms    |

## **Timing Diagrams**

Figure 7. Erase (User Erase or Erase All) Timing Diagram







Figure 9. Verify Timing Diagram







## **Typical Performance Characteristics**



\*PFD = Phase/Frequency Detector

## **Typical Performance Characteristics (Cont.)**



## **Detailed Description**

## PLL Subsystem

The ispClock5500 provides an integrated phase-locked-loop (PLL) which may be used to generate output clock signals at lower, higher, or the same frequency as a user-supplied input reference signal. The core functions of the PLL are an edge-sensitive phase detector, a programmable loop filter, and a high-speed voltage-controlled oscillator (VCO). Additionally, a set of programmable input, output and feedback dividers (M, N, V[1..5]) are provided to support the synthesis of different output frequencies.

#### Phase/Frequency Detector

The ispClock5500 provides an edge-sensitive phase/frequency detector (PFD), which means that the device will function properly over a wide range of input clock reference duty cycles. It is only necessary that the input reference clock meet specified minimum HIGH and LOW times ( $t_{CLOCKHI}$ ,  $t_{CLOCKLO}$ ) for it to properly recognized by the PFD. The PFD's output is of a classical charge-pump type, outputting charge packets which are then integrated by the PLL's loop filter.

A lock-detection feature is also associated with the PFD. When the ispClock5500 is in a LOCKED state, the  $\overline{LOCK}$  output pin goes LOW. The lock detector has two operating modes; phase lock mode and frequency lock mode. In phase-lock mode, the  $\overline{LOCK}$  signal is asserted if the phases of the reference and internal feedback signals match, whereas in frequency-lock mode the  $\overline{LOCK}$  signal is asserted when the frequencies of the internal feedback and reference signals match. The option of which mode to use is programmable and may be set using PAC-Designer software (available from Lattice's web site at <u>www.latticesemi.com</u>).

In phase-lock mode the lock detector asserts the  $\overline{\text{LOCK}}$  signal as soon as a lock condition is determined. In frequency-lock mode, however, the PLL must be in a locked condition for a set number of phase detector cycles before the  $\overline{\text{LOCK}}$  signal will be asserted. The number of cycles required before asserting the  $\overline{\text{LOCK}}$  signal in frequency-lock mode can be set from 16 through 256, in increments of 16.

The  $\overline{LOCK}$  signal is generated in response to certain phase or frequency matches being detected at the input of the phase-frequency detector. Therefore it is possible that the  $\overline{LOCK}$  signal may be asserted before the PLL has completely stabilized, and may change state while the PLL is in the process of stabilizing. Additionally, the output dividers are resynchronized in response to the frequency lock detector detecting a lock condition, even when the lock detector is set to phase mode. The frequency lock detector and phase lock detector are completely independent circuits.

Because the frequency lock detector requires a user-selectable number of cycles (16-256) to determine a lock condition, it is possible for the dividers to experience a resynchronization event a short time after a phase lock condition is detected. This may result in an glitch or missing clock cycle on one or more of the outputs. For all of the

above reasons, it is recommended that when using phase-detect mode, the user wait a small amount of time (~25 $\mu$ s) between the time the LOCK signal is first asserted and the time at which the output clock signals are assumed to be completely stable.

When the lock condition is lost the  $\overline{LOCK}$  signal will be de-asserted immediately in both phase-lock and frequency-lock detection modes. In frequency-lock mode, however, if the input reference signal is stopped, the  $\overline{LOCK}$  output may continue to be asserted. In phase-lock mode, a loss of the input reference signal will always result in de-assertion of the  $\overline{LOCK}$  output.

#### Loop Filter

A simplified schematic for the ispClock5500 loop filter is shown in Figure 11. The filter's capacitors are fixed, and the response is controlled by setting the value of the phase-detector's output current source's and the value of the variable resistor. The phase detector output current has 14 possible settings, ranging from  $3\mu$ A to  $55\mu$ A, while the resistor may be set to any one of six values ranging from 2.3K to 9.3K. This provides a total of 84 unique I-R combinations which may be selected.

#### Figure 11. ispClock5500 Loop Filter (Simplified)



Because the selection of an optimal PLL loop filter can be a daunting task, PAC-Designer offers a set of default filter settings which will provide acceptable performance for most applications. The primary criterion for selecting one of these settings is the total division factor used in the feedback path. This factor is the ratio between the VCO output frequency and the feedback V-divider output frequency which is the product of the N-divider and V<sub>feedback</sub>-divider (N x V<sub>feedback</sub>). Table 2 lists these default settings and conditions under which they should be used.

 Table 2. PAC-Designer Recommended Loop Filter Settings

| N x V <sub>FBK</sub> | Ι (μΑ) | <b>R (k</b> Ω) |
|----------------------|--------|----------------|
| 2 to 8               | 5      | 2.3            |
| 10                   | 7      | 2.3            |
| 12 to 14             | 9      | 2.3            |
| 16                   | 11     | 2.3            |
| 18 to 20             | 13     | 2.3            |
| 22                   | 15     | 2.3            |
| 24 to 26             | 17     | 2.3            |
| 28                   | 19     | 2.3            |
| 30                   | 21     | 2.3            |
| 32 to 64             | 22     | 2.3            |

The choice of loop filter parameters can have significant effects on settling time, output jitter, and whether the PLL will be fundamentally stable and be able to lock to an incoming signal. The values recommended in Table 2 were

chosen to provide maximum loop stability while still providing exceptional jitter performance. Please note that when the skew mode is set to 'coarse', the effective value of NxV must be doubled. Refer to the section titled 'Coarse Skew Mode' on page 30 for more details.

The PLL's loop bandwidth is a function of both the divider configuration and the loop filter settings. Figure 12 shows the loop bandwidth as a function of the total feedback division ratio (N x  $V_{FBK}$ ). For each NxV feedback divider point in this plot, the PLL loop filter was set to the corresponding value recommended in Table 2. The use of non-recommended loop filter settings may result in significantly different bandwidths for a given NxV divider setting.





\*loop filter configured to recommended setting

#### vco

The ispClock5500 provides an internal VCO which provides an output frequency ranging from 320MHz to 640MHz. The VCO is implemented using differential circuit design techniques which minimize the influence of power supply noise on measured output jitter. The VCO is also used to generate skews as a function of the total VCO period. Using the VCO as the basis for controlling output skew allows for highly precise and consistent skew generation, both from device-to-device, as well as channel-to-channel within the same device.

#### M, N, and V Dividers

The ispClock5500 incorporates a set of programmable dividers which provide the ability to synthesize output frequencies differing from that of the reference clock input.

The input, or M, divider prescales the input reference frequency, and can be programmed with integer values over the range of 1 to 32. To achieve low levels of output jitter, it is best to use the smallest M divider value possible.

The feedback, or N, divider prescales the feedback frequency and like the M divider, can also be programmed with integer values ranging from 1 to 32.

Each one of the five output, or V, dividers can be independently programmed to provide even division ratios ranging from 2 to 64.

When the PLL is selected (PLL\_BYPASS=LOW) and locked, the output frequency of each V divider ( $f_k$ ) may be calculated as:

$$f_{k} = f_{ref} \frac{N \times V_{fbk}}{M \times V_{k}}$$
(1)

where

 $f_k \text{ is the frequency of V divider k} \\ f_{ref} \text{ is the input reference frequency} \\ M \text{ and N are the input and feedback divider settings} \\ V_{fbk} \text{ is the setting of the V divider used to close the PLL feedback path} \\ V_k \text{ is the setting of the V divider used to provide output k}$ 

Note that because the feedback may be taken from any V divider, V<sub>k</sub> and V<sub>fbk</sub> may refer to the same divider.

Because the VCO has an operating frequency range spanning 320 MHz to 640 MHz, and the V dividers provide division ratios from 2 to 64, the ispClock5500 can generate output signals ranging from 5MHz to 320 MHz. For performance and stability reasons, however, there are several constraints which should be followed when selecting divider values:

- Use the smallest feasible value for the M divider
- The output frequency from the M (and N) divider should be greater or equal to 10 MHz.
- The product of the N divider and the V divider used to close the PLL's feedback loop should be less than or equal to 64 (N x  $V_{fbk} \le 64$ )

#### **Output Duty Cycle**

The ispClock5500's output duty cycle varies as a function of the V divider used to generate that output. If the Vdivider setting is either 2 or a multiple of 4, the nominal output duty cycle will be exactly 50%. All other V divider settings will result in non-50% output duty cycles. Table 3 summarizes the nominal output duty cycle as a function of the V divider setting. Note that if the output is inverted, the duty cycle will be equal to 100%-DC%, where DC% is the duty cycle indicated in the table. For example, with a V divider of 14, the non-inverted duty cycle from Table 3 will be 43%. For an inverted output, the duty cycle will be 100%-43% or 57%.

| Divider<br>with 50°<br>Duty | Settings<br>% Output<br>Cycle |   | Divider Se<br>Non-50%<br>Cy | ettings with<br>Output Duty<br>cles |
|-----------------------------|-------------------------------|---|-----------------------------|-------------------------------------|
| V                           | DC%                           | 1 | V                           | DC%                                 |
| 2                           |                               | 1 | 6                           | 33                                  |
| 4                           |                               |   | 10                          | 40                                  |
| 8                           |                               |   | 14                          | 43                                  |
| 12                          |                               |   | 18                          | 44                                  |
| 16                          |                               |   | 22                          | 45                                  |
| 20                          |                               |   | 26                          | 46                                  |
| 24                          |                               |   | 30                          | 47                                  |
| 28                          |                               |   | 34                          | 47                                  |
| 32                          | 50                            |   | 38                          | 47                                  |
| 36                          |                               |   | 42                          | 48                                  |
| 40                          |                               |   | 46                          | 48                                  |
| 44                          |                               |   | 50                          | 48                                  |
| 48                          |                               |   | 54                          | 48                                  |
| 52                          |                               |   | 58                          | 48                                  |
| 56                          | 1                             |   | 62                          | 48                                  |
| 60                          | 1                             |   |                             |                                     |
| 64                          | 1                             |   |                             |                                     |

#### Table 3. Nominal Output Duty Cycle vs. V-Divider Setting

## ispClock5500 Family Data Sheet

## Lattice Semiconductor

Figure 13 shows the relative timing for a V-divider as a function of its 32 possible divisor settings (2-64) as the PLL locks. If two V-dividers are configured with the same divisor, their outputs will be synchronized. If these two V-dividers are fed to separate outputs, and the skew settings for these two outputs are identical, then the corresponding rising and falling edges for the two outputs will occur simultaneously.



Figure 13. ispClock5500 Output Divider Timing Relationships Among Various Divisors

If two V-dividers are configured with different divisors, however, their outputs may not necessarily have aligned edges, even in cases where one divisor is an integer multiple of the other (e.g. 6 and 12). In cases where the divisor is set to either 2 or a multiple of 4, the output duty cycle will be 50% (top set of waveforms in Figure 13), and the rising edges (or falling edges) of outputs driven from different divisors may be aligned by inverting one or more of the outputs as shown in Figure 14.





For V-divider combinations in which one or more of the V-dividers is configured to a value that is not divisible by 4 (e.g. 6), there exists the possibility that neither rising nor falling edges may align. For example, when V-divider values of 6 and 12 are chosen, the two resulting outputs will have no edge alignment, as shown in Figure 15. Note that because the offset is 2 VCO periods in this case, it is not possible to use the skew adjustment feature to force any of the edges into perfect alignment as the skew control units provide a maximum delay of 1.875 VCO periods.





#### PLL\_BYPASS Mode

The PLL\_BYPASS mode is provided so that input reference signals can be coupled through to the outputs without using the PLL functions. When PLL\_BYPASS mode is enabled (PLL\_BYPASS=HIGH), the output of the M divider is routed directly to the inputs of the V dividers. In PLL\_BYPASS mode, the nominal values of the V dividers are halved, so that they provide division ratios ranging from 1 to 32. The divide-by-1 setting, however, is invalid and will produce undefined results. The output frequency for a given V divider ( $f_k$ ) will be determined by

$$f_{k} = \frac{f_{\text{ref}} \times 2}{M \times V_{k}}$$
(2)

Please note that PLL\_BYPASS mode is provided primarily for testing purposes. When PLL\_BYPASS mode is enabled, features such as lock detect and skew generation are unavailable.

#### **Reference Inputs**

The ispClock5500 provides sets of configurable, internally-terminated inputs for clock reference signals. In normal operation, the clock reference input (REFB) is connected to the system clock from which the output signals are to be derived.

The ispClock5510 provides one input signal pair for reference input, while the ispClock5520 provides two input pairs for reference signals. To select between reference inputs, the ispClock5520 provides a CMOS-compatible digital input called REFSEL. Table 4 shows the behavior of this control input:

#### Table 4. REFSEL Operation for ispClock5520

| REFSEL | Selected Input Pair |
|--------|---------------------|
| 0      | REFA+/-             |
| 1      | REFB+/-             |

Clock reference inputs may be configured to interface to signals from the following logic families with little or no external support circuitry:

- LVTTL (3.3V)
- LVCMOS (1.8V, 2.5V, 3.3V)
- SSTL2
- SSTL3
- HSTL
- LVDS
- LVPECL (differential, 3.3V)

Each input also features internal programmable termination resistors, as shown in Figure 16.

#### Figure 16. ispClock5500 Clock Reference Input Structure (REFA+/- Pair Shown)



The following usage guidelines are suggested for interfacing to supported logic families.

#### LVTTL (3.3V), LVCMOS (1.8V, 2.5V, 3.3V)

The receiver should be set to LVCMOS or LVTTL mode, and the input signal should be connected to the '+' terminal of the input pair (e.g. REFA+). The '-' input terminal should be left floating. CMOS transmission lines are generally source terminated, so all termination resistors should be set to the OPEN state. Figure 17 shows the proper configuration. Please note that because switching thresholds are different for LVCMOS running at 1.8V, there is a separate configuration setting for this particular standard.

#### Figure 17. LVCMOS/LVTTL Input Receiver Configuration



#### HSTL, SSTL2, SSTL3

The receiver should be set to HSTL/SSTL mode, and the input signal should be fed into the '+' terminal of the input pair. The '-' input terminal should be tied to the appropriate  $V_{ref}$  value, and the REFVTT terminal should be tied to a  $V_{TT}$  termination supply. The positive input's terminating resistor should be engaged and set to 50 $\Omega$ . Figure 18 shows an appropriate configuration. Refer to the "Recommended Operating Conditions - Supported Logic Standards" table in this data sheet for suitable values of  $V_{REF}$  and  $V_{TT}$ .

One important point to note is that the termination supplies must have low impedance and be able to both source and sink current without experiencing fluctuations. These requirements generally preclude the use of a resistive divider network, which has an impedance comparable to the resistors used, or of commodity-type linear voltage regulators, which can only source current. The best way to develop the necessary termination voltages is with a regulator specifically designed for this purpose. Because SSTL and HSTL logic is commonly used for high-performance memory busses, a suitable termination voltage supply is often already available in the system.

Figure 18. SSTL2, SSTL3, HSTL Receiver Configuration



#### **Differential HSTL and SSTL**

HSTL and SSTL are sometimes used in a differential form, especially for distributing clocks in high-speed memory systems. Figure 19 shows how ispClock5500 reference input should be configured for accepting these standards. The major difference between the differential and single-ended forms of these logic standards is that in the differential cases, the REFA- input is used as a signal input, not a reference level, and that both terminating resistors are engaged and set to  $50\Omega$ .





#### LVDS/Differential LVPECL

The receiver should be set to LVDS or LVPECL mode as required and both termination resistors should be engaged and set to  $50\Omega$ . The REFVTT pin, however, should be left unconnected. This creates a floating  $100\Omega$  differential termination resistance across the input terminals. The LVDS termination configuration is shown in Figure 20.





Note that while a floating  $100\Omega$  resistor forms a complete termination for an LVDS signal line, additional circuitry may be required to satisfactorily terminate a differential LVPECL signal. This is because a true bipolar LVPECL output driver typically requires an external DC 'pull-down' path to a V<sub>TERM</sub> termination voltage (typically VCC-2V) to properly bias its open emitter output stage. When interfacing to an LVPECL input signal, the ispClock5500's internal termination resistors should not be used for this pull-down function, as they may be damaged from excessive current. The pull-down should be implemented with external resistors placed close to the LVPECL driver (Figure 21)





Please note that while the above discussions specify using  $50\Omega$  termination impedances, the actual impedance required to properly terminate the transmission line and maintain good signal integrity may vary from this ideal. The actual impedance required will be a function of the driver used to generate the signal and the transmission medium used (PCB traces, connectors and cabling). The ispClock5500's ability to adjust input impedance over a range of  $40\Omega$  to  $70\Omega$  allows the user to adapt his circuit to non-ideal behaviors from the rest of the system without having to swap out components.

## **Output Drivers**

The ispClock5500 provide banks of configurable, internally-terminated high-speed dual-output line drivers. The ispClock5510 provides five driver banks, while the ispClock5520 provides ten. Each of these driver banks may be configured to provide either a single differential output signal, or a pair of single-ended output signals. Programmable internal source-series termination allows the ispClock5500 to be matched to transmission lines with impedances ranging from 40 to 70 Ohms. The outputs may be independently enabled or disabled, either from E<sup>2</sup>CMOS configuration or by external control lines. Additionally, each can be independently programmed to provide a fixed amount of signal delay or skew, allowing the user to compensate for the effects of unequal PCB trace lengths or loading effects. Figure 22 shows a block diagram of a typical ispClock5500 output driver bank and associated skew control.

Because of the high edge rates which can be generated by the ispClock5500's clock output drivers, the VCCO power supply pin for each output bank should be individually bypassed. Low ESR capacitors with values ranging from 0.01 to 0.1  $\mu$ F may be used for this purpose. Each bypass capacitor should be placed as close to its respective output bank power pins (VCCO and GNDO) pins as is possible to minimize interconnect length and associated parasitic inductances.

In the case where an output bank is unused, the associated VCCO pin may be either left floating or tied to ground to reduce quiescent power consumption. We recommend, however, that all unused VCCO pins be tied to ground where possible. All GNDD pins must be tied to ground, regardless of whether or not the associated bank is used.

#### Figure 22. ispClock5500 Output Driver and Skew Control



Each of the ispClock5500's output driver banks can be configured to support the following logic outputs:

- LVTTL
- LVCMOS (1.8V, 2.5V, 3.3V)
- SSTL2
- SSTL3
- HSTL
- LVDS
- Differential LVPECL (3.3V)

To provide LVTTL, LVCMOS, SSTL2, SSTL3, and HSTL outputs, the CMOS output drivers in each bank are enabled. These circuits provide logic outputs which swing from ground to the VCCO supply rail. The choice of VCCO to be supplied to a given bank is determined by the logic standard to which that bank is configured. Because each pair of outputs has its own VCCO supply pin, each bank can be independently configured to support a different logic standard. Note that the two outputs associated with a bank must necessarily be configured to the same logic standard. The source impedance of each of the two outputs in each bank may be independently set over a range of  $40\Omega$  to  $70\Omega$  in  $5\Omega$  steps. A low impedance option ( $\approx 20\Omega$ ) is also provided for cases where low source termination is desired on a given output, such as when using HSTL output mode.

Control of output slew rate is also provided in LVTTL, LVCMOS, SSTL2, SSTL3, and HSTL output modes. Four output slew-rate settings are provided, as specified in the "Output Rise Times" and "Output Fall Times" tables in this data sheet.

To provide LVDS and differential LVPECL outputs, a separate driver is used which provides the correct LVDS or LVPECL logic levels when operating from a 3.3V VCCO. Because both LVDS and differential LVPECL transmission lines are normally terminated with a single  $100\Omega$  resistor between the '+' and '-' signal lines at the far end, the