

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Numonyx<sup>®</sup> Axcell™ P30-65nm Flash Memory

128-Mbit, 64-Mbit Single Bit per Cell (SBC)

### **Datasheet**

# **Product Features**

- High Performance:
  - 65ns initial access time for Easy BGA and OUAD+
  - 75ns initial access time for TSOP
  - 25ns 8-word asynchronous-page read mode
  - 52MHz with zero WAIT states, 17ns clock-todata output synchronous-burst read mode
  - 4-, 8-, 16- and continuous-word options for burst mode
  - 1.8V Low Power buffered programming at 1.8MByte/s (Typ) using 256-word buffer
  - Buffered Enhanced Factory Programming at 3.2MByte/s (typ) using 256-word buffer
- Architecture:
  - Asymmetrically-blocked architecture
  - Four 32-KByte parameter blocks: top or bottom configuration
  - 128-KByte array blocks
  - Blank Check to verify an erased block
- Voltage and Power:
  - VCC (core) voltage: 1.7V 2.0VVCCQ (I/O) voltage: 1.7V 3.6V
  - Standby current: 30μA(Typ)/55μA(Max)
  - Continuous synchronous read current: 23mA (Typ)/28mA (Max) at 52MHz

- Enhanced Security:
  - Absolute write protection: VPP = Vss
  - Power-transition erase/program lockout
  - Individual zero-latency block locking
  - Individual block lock-down capability
  - Password Access feature
  - One-Time Programmable Register:
    - 64 OTP bits, programmed with unique information by Numonyx
    - 2112 OTP bits, available for customer programming
- Software:
  - 20μs (Typ) program suspend
  - 20µs (Typ) erase suspend
  - Basic Command Set and Extended Function Interface (EFI) Command Set compatible
  - Common Flash Interface capable
- Density and Packaging:
  - 56-Lead TSOP (128-Mbit, 64-Mbit)
  - 64-Ball Easy BGA (128-Mbit, 64-Mbit)
  - 88-Ball QUAD+ Package (128-Mbit)
  - 16-bit wide data bus
- Quality and Reliability:
  - JESD47E Compliant
  - Operating temperature: -40°C to +85°C
  - Minimum 100,000 erase cycles
  - 65nm process technology

Apr 2010 Order Number: 208033-02 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH NUMONYX™ PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN NUMONYX'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NUMONYX ASSUMES NO LIABILITY WHATSOEVER, AND NUMONYX DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF NUMONYX PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Numonyx products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications.

Numonyx may make changes to specifications and product descriptions at any time, without notice.

Numonyx, B.V. may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Numonyx reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

Contact your local Numonyx sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Numonyx literature may be obtained by visiting Numonyx's website at <a href="http://www.numonyx.com">http://www.numonyx.com</a>.

Numonyx, the Numonyx logo, and Axcell are trademarks or registered trademarks of Numonyx , B.V. or its subsidiaries in other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2010, Numonyx, B.V., All Rights Reserved.

Datasheet
Apr 2010
Order Number: 208033-02

# **Contents**

| 1.0  | Functional Description  1.1 Introduction  1.2 Overview  1.3 Memory Map.                                                                                                       | . 5<br>. 5                 |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 2.0  | Package Information 2.1 56-Lead TSOP 2.2 64-Ball Easy BGA Package 2.3 QUAD+ SCSP Packages                                                                                     | . 7<br>. 8                 |
| 3.0  | Pinouts/Ballouts 1                                                                                                                                                            |                            |
| 4.0  | Signals1                                                                                                                                                                      |                            |
| 5.0  | Bus Operations 5.1 Read - Asynchronous Mode                                                                                                                                   | 16<br>16<br>17<br>17       |
| 6.0  | Command Set                                                                                                                                                                   | 19                         |
| 7.0  | Read Operation                                                                                                                                                                | 22<br>22<br>23<br>23       |
| 8.0  | Program Operation  3.1 Word Programming  3.2 Buffered Programming  3.3 Buffered Enhanced Factory Programming  3.4 Program Suspend  3.5 Program Resume  3.6 Program Protection | 24<br>24<br>25<br>27<br>28 |
| 9.0  | Erase Operation  9.1 Block Erase  9.2 Blank Check  9.3 Erase Suspend  9.4 Erase Resume  9.5 Erase Protection                                                                  | 29<br>29<br>30<br>30       |
| 10.0 | Security                                                                                                                                                                      | 31<br>33                   |
| 11.0 | Register                                                                                                                                                                      | 34                         |

|      | 11.3                                          | One-Time Programmable (OTP) Registers                                                            | 40             |
|------|-----------------------------------------------|--------------------------------------------------------------------------------------------------|----------------|
| 12.0 | Powe<br>12.1<br>12.2<br>12.3                  | er and Reset Specifications Power-Up and Power-Down Reset Specifications Power Supply Decoupling | 43<br>43       |
| 13.0 | <b>Maxii</b><br>13.1<br>13.2                  | mum Ratings and Operating Conditions  Absolute Maximum Ratings  Operating Conditions             | 45             |
| 14.0 | 14.1<br>14.2                                  |                                                                                                  | 46             |
| 15.0 | AC Ch<br>15.1<br>15.2<br>15.3<br>15.4<br>15.5 | Capacitance                                                                                      | 48<br>49<br>50 |
| 16.0 | Orde                                          | ring Information                                                                                 | 59             |
| A    | <b>Supp</b> A.1 A.2 A.3                       | Common Flash InterfaceFlowcharts Write State Machine                                             | 61<br>73       |
| В    | <b>Conv</b><br>B.1<br>B.2                     | rentions - Additional Documentation  Acronyms  Definitions and Terms                             | 87             |
| С    | Revis                                         | sion History                                                                                     | 89             |

# 1.0 Functional Description

### 1.1 Introduction

This document provides information about the Numonyx<sup>®</sup> Axcell™ P30-65nm Single Bit per Cell (SBC) Flash memory and describes its features, operations, and specifications.

P30-65nm SBC device is offered in 64-Mbit and 128-Mbit. Benefits include high-speed interface NOR device, and support for code and data storage. Features include high-performance synchronous-burst read mode, a dramatical improvement in buffer program time through larger buffer size, fast asynchronous access times, low power, flexible security options, and three industry-standard package choices.

P30-65nm SBC device is manufactured using 65nm process technology.

### 1.2 Overview

P30-65nm SBC device provides high performance on a 16-bit data bus. Individually erasable memory blocks are sized for optimum code and data storage. Upon initial power-up or return from reset, the device defaults to asynchronous page-mode read. Configuring the Read Configuration Register (RCR) enables synchronous burst-mode reads. In synchronous burst mode, output data is synchronized with a user-supplied clock signal. A WAIT signal provides easy CPU-to-flash memory synchronization.

In addition to the enhanced architecture and interface, the device incorporates technology that enables fast buffer program and erase operations. The device features a 256-word buffer to enable optimum programming performance, which can improve system programming throughput time significantly to 1.8MByte/s.

Designed for low-voltage systems, the P30-65nm SBC device supports read operations with VCC at 1.8V, and erase and program operations with VPP at 1.8V or 9.0V. Buffered Enhanced Factory Programming provides the fastest flash array programming performance with VPP at 9.0V, which increases factory throughput with 3.2Mbyte/s. With VPP at 1.8V, VCC and VPP can be tied together for a simple, ultra low power design. In addition to voltage flexibility, a dedicated VPP connection provides complete data protection when VPP  $\leq$  V<sub>PPI K</sub>.

The Command User Interface is the interface between the system processor and all internal operations of the device. An internal Write State Machine automatically executes the algorithms and timings necessary for block erase and program. A Status Register indicates erase or program completion and any errors that may have occurred.

A device command sequence invokes program and erase automation. Each erase operation erases one block. The Erase Suspend feature allows system software to pause an erase cycle to read or program data in another block. Program Suspend allows system software to pause programming to read other locations.

The OTP Register allows unique flash device identification that can be used to increase system security. The individual Block Lock feature provides zero-latency block locking and unlocking. The P30-65nm SBC device adds enhanced protection via Password Access; this new feature allows write and/or read access protection of user-defined blocks. In addition, the P30-65nm SBC device also has backward-compatible One-Time Programmable (OTP) permanent block locking security feature.

 Datasheet
 Apr 2010

 5
 Order Number: 208033-02

# 1.3 Memory Map

Figure 1: P30-65nm SBC Memory Map (64-Mbit and 128-Mbit Densities)



Note:

A1 is the least significant address bit for TSOP and Easy BGA while A0 for the QUAD+ package. Unless otherwise indicated, for the purpose of brevity, this document will consolidate all discussions to A1 as the least significant Address bit.

### **Package Information** 2.0

#### 2.1 **56-Lead TSOP**

Figure 2: TSOP Mechanical Specifications



Table 1: **TSOP Package Dimensions (Sheet 1 of 2)** 

| Product Information    | Symphol        |        | Millimeters |        | Inches |        |       |  |
|------------------------|----------------|--------|-------------|--------|--------|--------|-------|--|
| Product Information    | Symbol         | Min    | Nom         | Max    | Min    | Nom    | Max   |  |
| Package Height         | Α              | -      | -           | 1.200  | -      | -      | 0.047 |  |
| Standoff               | A <sub>1</sub> | 0.050  | -           | -      | 0.002  | -      | -     |  |
| Package Body Thickness | A <sub>2</sub> | 0.965  | 0.995       | 1.025  | 0.038  | 0.039  | 0.040 |  |
| Lead Width             | b              | 0.100  | 0.150       | 0.200  | 0.004  | 0.006  | 0.008 |  |
| Lead Thickness         | С              | 0.100  | 0.150       | 0.200  | 0.004  | 0.006  | 0.008 |  |
| Package Body Length    | $D_1$          | 18.200 | 18.400      | 18.600 | 0.717  | 0.724  | 0.732 |  |
| Package Body Width     | E              | 13.800 | 14.000      | 14.200 | 0.543  | 0.551  | 0.559 |  |
| Lead Pitch             | е              | -      | 0.500       | -      | -      | 0.0197 | -     |  |
| Terminal Dimension     | D              | 19.800 | 20.00       | 20.200 | 0.780  | 0.787  | 0.795 |  |
| Lead Tip Length        | L              | 0.500  | 0.600       | 0.700  | 0.020  | 0.024  | 0.028 |  |

Apr 2010 Order Number: 208033-02

Apr 2010

Table 1: **TSOP Package Dimensions (Sheet 2 of 2)** 

| Product Information       | Symbol   |       | Millimeters |       | Inches |       |       |  |
|---------------------------|----------|-------|-------------|-------|--------|-------|-------|--|
| Product Information       | Syllibol | Min   | Nom         | Max   | Min    | Nom   | Max   |  |
| Lead Count                | N        | -     | 56          | -     | -      | 56    | -     |  |
| Lead Tip Angle            | θ        | 0°    | 3°          | 5°    | 0°     | 3°    | 5°    |  |
| Seating Plane Coplanarity | Y        | -     | -           | 0.100 | -      | -     | 0.004 |  |
| Lead to Package Offset    | Z        | 0.150 | 0.250       | 0.350 | 0.006  | 0.010 | 0.014 |  |

#### Notes:

- 1. 2. 3. One dimple on package denotes Pin 1.
- If two dimples, then the larger dimple denotes Pin 1.
  Pin 1 will always be in the upper left corner of the package, in reference to the product mark.

#### 2.2 64-Ball Easy BGA Package

Figure 3: Easy BGA Mechanical Specifications (10x13x1.2 mm)



Easy BGA Package Dimensions for 10x13x1.2 mm (Sheet 1 of 2) Table 2:

| Product Information    | Symbol   |       | Millimeters | S      | Inches |        |        |  |
|------------------------|----------|-------|-------------|--------|--------|--------|--------|--|
| Product Information    | Syllibol | Min   | Nom         | Max    | Min    | Nom    | Max    |  |
| Package Height         | Α        | -     | -           | 1.200  | -      | -      | 0.0472 |  |
| Ball Height            | A1       | 0.250 | -           | -      | 0.0098 | -      | -      |  |
| Package Body Thickness | A2       | -     | 0.780       | -      | -      | 0.0307 | -      |  |
| Ball (Lead) Width      | b        | 0.310 | 0.410       | 0.510  | 0.0120 | 0.0160 | 0.0200 |  |
| Package Body Width     | D        | 9.900 | 10.000      | 10.100 | 0.3898 | 0.3937 | 0.3976 |  |

Easy BGA Package Dimensions for 10x13x1.2 mm (Sheet 2 of 2) Table 2:

| Product Information                | Cymphal | ı      | Millimeters | 5      | Inches |        |        |  |
|------------------------------------|---------|--------|-------------|--------|--------|--------|--------|--|
| Product Information                | Symbol  | Min    | Nom         | Max    | Min    | Nom    | Max    |  |
| Package Body Length                | E       | 12.900 | 13.000      | 13.100 | 0.5079 | 0.5118 | 0.5157 |  |
| Pitch                              | е       | -      | 1.000       | -      | -      | 0.0394 | -      |  |
| Ball (Lead) Count                  | N       | -      | 64          | -      | -      | 64     | -      |  |
| Seating Plane Coplanarity          | Y       | -      | -           | 0.100  | -      | -      | 0.0039 |  |
| Corner to Ball A1 Distance Along D | S1      | 1.400  | 1.500       | 1.600  | 0.0551 | 0.0591 | 0.0630 |  |
| Corner to Ball A1 Distance Along E | S2      | 2.900  | 3.000       | 3.100  | 0.1142 | 0.1181 | 0.1220 |  |

**Note:** Daisy Chain Evaluation Unit information is at Numonyx<sup>™</sup> Flash Memory Packaging Technology http://developer.Numonyx.com/design/flash/packtech.

#### 2.3 **QUAD+ SCSP Packages**

Figure 4: 128-Mbit, 88-ball (80 active) QUAD+ SCSP Specifications (8x10x1.2 mm)



Apr 2010 Datasheet Order Number: 208033-02

10

#### **Pinouts/Ballouts** 3.0

Figure 5: 56-Lead TSOP Pinout (64-Mbit and 128-Mbit Densities)



### Notes:

- 1. 2. 3.
- 4. 5.
- A1 is the least significant address bit.
  A23 is valid for 128-Mbit densities; otherwise, it is a no connect (NC).
  A22 is valid for 64-Mbit densities and above; otherwise, it is a no connect (NC).
  No Internal Connection on Pin 13; it may be driven or floated. For legacy 130nm designs, this pin can be tied to Vcc.
  One dimple on package denotes Pin 1 which will always be in the upper left corner of the package, in reference to the product mark.



Figure 6: 64-Ball Easy BGA Ballout (64-Mbit and 128-Mbit Densities)

### Notes:

- A1 is the least significant address bit.
- 3.
- A23 is valid for 128-Mbit densities; otherwise, it is a no connect.

  A22 is valid for 64-Mbit densities and above; otherwise, it is a no connect (NC).

  One dimple on package denotes Pin 1 which will always be in the upper left corner of the package, in reference to the 4. product mark.

Apr 2010 Order Number: 208033-02 Datasheet

Pin 1 2 3 4 5 6 7 8 Depop Depop Depop Depop A18 A19 vss vcc VCC A21 A11 В A4 В REU REU **A5** RFU **VSS** CLK A22 A12 С С RFU D А3 A17 RFU VPP REU Α9 A13 D ADV# RFU WP# Ε A2 Α7 A20 A10 A15 Е RFU A6 RST# WE# **A8** A14 A16 F G A0 DQ8 DQ2 DQ10 DQ5 DQ13 WAIT F2-CE# G DQ14 DQ0 DQ1 DQ3 DQ12 DQ7 F2-OE# F1-0E# DQ9 DQ11 DQ4 DQ6 DQ15 VCCQ REU RFU F1-CE# RFU RFU vcc VCCQ RFU Κ VSS vss VCCQ vcc VSS vss VSS vss L Μ Depop Depop Depop Depop М 8 Top View - Ball Side Down Control Signals De-Populated Ball Address Reserved for Future Use Do Not Use Data

Figure 7: QUAD+ SCSP Ballout and Signals (128-Mbit)

### Notes:

- 1. 2. 3. 4.

- A22 is valid for 128-Mbit densities; otherwise, it is a no connect (NC).
  A21 is valid for 64-Mbit densities and above; otherwise, it is a no connect (NC).
  F2-CE# and F2-OE# are no connect (NC) for all densities.
  Unlike TSOP and Easy BGA, A0 is the least significant address bit for the QUAD+ package. Unless otherwise indicated, for the purpose of brevity, this document will consolidate all later discussions to A1 as the least significant Address bit.

Datasheet Apr 2010 Order Number: 208033-02 13

# 4.0 Signals

Table 3: TSOP and Easy BGA Signal Descriptions

| Symbol   | Туре             | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[MAX:1] | Input            | ADDRESS INPUTS: Device address inputs. 128-Mbit: A[23:1], 64-Mbit: A[22:1].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DQ[15:0] | Input/<br>Output | <b>DATA INPUT/OUTPUTS:</b> Inputs data and commands during write cycles; outputs data during reads of memory, Status Register, OTP Register, and Read Configuration Register. Data balls float when the CE# or OE# are deasserted. Data is internally latched during writes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ADV#     | Input            | ADDRESS VALID: Active low input. During synchronous read operations, addresses are latched on the rising edge of ADV#, or on the next valid CLK edge with ADV# low, whichever occurs first. In asynchronous mode, the address is latched when ADV# going high or continuously flows through if ADV# is held low.  WARNING: Designs not using ADV# must tie it to VSS to allow addresses to flow through.                                                                                                                                                                                                                                                                                                                                                                                            |
| CE#      | Input            | CHIP ENABLE: Active low input. CE# low selects the associated flash memory die. When asserted, flash internal control logic, input buffers, decoders, and sense amplifiers are active. When deasserted, the associated flash die is deselected, power is reduced to standby levels, data and WAIT outputs are placed in high-Z state.  WARNING: Chip Enable must be high when device is not in use.                                                                                                                                                                                                                                                                                                                                                                                                 |
| CLK      | Input            | CLOCK: Synchronizes the device with the system's bus frequency in synchronous-read mode.  During synchronous read operations, addresses are latched on the rising edge of ADV#, or on the next valid CLK edge with ADV# low, whichever occurs first.  WARNING: Designs not using CLK for synchronous read mode must tie it to VCCQ or VSS.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OE#      | Input            | <b>OUTPUT ENABLE:</b> Active low input. OE# low enables the device's output data buffers during read cycles. OE# high places the data outputs and WAIT in High-Z.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| RST#     | Input            | <b>RESET:</b> Active low input. RST# resets internal automation and inhibits write operations. This provides data protection during power transitions. RST# high enables normal operation. Exit from reset places the device in asynchronous read array mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| WAIT     | Output           | <ul> <li>WAIT: Indicates data valid in synchronous array or non-array burst reads. RCR.10, (WT) determines its polarity when asserted. WAIT's active output is V<sub>OL</sub> or V<sub>OH</sub> when CE# and OE# are V<sub>IL</sub>. WAIT is high-Z if CE# or OE# is V<sub>IH</sub>.</li> <li>In synchronous array or non-array read modes, WAIT indicates in valid data when asserted and valid data when deasserted.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                   |
| WE#      | Input            | <ul> <li>In asynchronous page mode, and all write modes, WAIT is deasserted.</li> <li>WRITE ENABLE: Active low input. WE# controls writes to the device. Address and data are latched on the rising edge of WE#.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| WP#      | Input            | WRITE PROTECT: Active low input. WP# low enables the lock-down mechanism. Blocks in lock-down cannot be unlocked with the Unlock command. WP# high overrides the lock-down function enabling blocks to be erased or programmed using software commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VPP      | Power/<br>Input  | <b>ERASE AND PROGRAM POWER:</b> A valid voltage on this pin allows erasing or programming. Memory contents cannot be altered when VPP $\leq$ V <sub>PPLK</sub> . Block erase and program at invalid VPP voltages should not be attempted. Set VPP = V <sub>PPL</sub> for in-system program and erase operations. To accommodate resistor or diode drops from the system supply, the V <sub>IH</sub> level of VPP can be as low as V <sub>PPL</sub> min. VPP must remain above V <sub>PPL</sub> min to perform in-system flash modification. VPP may be 0 V during read operations. V <sub>PPH</sub> can be applied to array blocks for 1000 cycles maximum and to parameter blocks for 2500. VPP can be connected to 9 V for a cumulative total not to exceed 80 hours. Extended use of this pin at |
| VCC      | Power            | 9 V may reduce block cycling capability. <b>DEVICE CORE POWER SUPPLY:</b> Core (logic) source voltage. Writes to the flash array are inhibited                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |                  | when VCC ≤ V <sub>LKO</sub> . Operations at invalid VCC voltages should not be attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VCCQ     | Power            | OUTPUT POWER SUPPLY: Output-driver source voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| VSS      | Power            | GROUND: Connect to system ground. Do not float any VSS connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| RFU      |                  | <b>RESERVED FOR FUTURE USE:</b> Reserved by Numonyx for future device functionality and enhancement. These should be treated in the same way as a Don't Use (DU) signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DU       | _                | <b>DON'T USE:</b> Do not connect to any other signal, or power supply; must be left floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| NC       | -                | NO CONNECT: No internal connection; can be driven or floated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Datasheet Apr 2010 14 Order Number: 208033-02

Table 4: QUAD+ SCSP Signal Descriptions

| Symbol   | Туре             | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[MAX:0] | Input            | ADDRESS INPUTS: Device address inputs. 128-Mbit: A[22:0].  Note: Unlike TSOP and Easy BGA, A0 is the least significant address bit for the QUAD+ package.  Unless otherwise indicated, for the purpose of brevity, this document will consolidate all discussions to A1 as the least significant Address bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DQ[15:0] | Input/<br>Output | <b>DATA INPUT/OUTPUTS:</b> Inputs data and commands during write cycles; outputs data during memory, Status Register, Protection Register, and Read Configuration Register reads. Data balls float when the CE# or OE# are deasserted. Data is internally latched during writes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ADV#     | Input            | ADDRESS VALID: Active low input. During synchronous read operations, addresses are latched on the rising edge of ADV#, or on the next valid CLK edge with ADV# low, whichever occurs first. In asynchronous mode, the address is latched when ADV# going high or continuously flows through if ADV# is held low.  WARNING: Designs not using ADV# must tie it to VSS to allow addresses to flow through.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| F1-CE#   | Input            | Flash CHIP ENABLE: Active low input. F1-CE# low selects the associated flash memory die. When asserted, flash internal control logic, input buffers, decoders, and sense amplifiers are active. When deasserted, the associated flash die is deselected, power is reduced to standby levels, data and WAIT outputs are placed in high-Z state.  WARNING: Chip enable must be driven high when device is not in use.                                                                                                                                                                                                                                                                                                                                                                                                         |
| CLK      | Input            | CLOCK: Synchronizes the device with the system's bus frequency in synchronous-read mode. During synchronous read operations, addresses are latched on the rising edge of ADV#, or on the next valid CLK edge with ADV# low, whichever occurs first.  WARNING: Designs not using CLK for synchronous read mode must tie it to VCCQ or VSS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| F1-OE#   | Input            | OUTPUT ENABLE: Active low input. F1-OE# low enables the device's output data buffers during                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RST#     | Input            | read cycles. F1-OE# high places the data outputs and WAIT in High-Z. <b>RESET:</b> Active low input. RST# resets internal automation and inhibits write operations. This provides data protection during power transitions. RST# high enables normal operation. Exit from reset places the device in asynchronous read array mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| WAIT     | Output           | <ul> <li>WAIT: Indicates data valid in synchronous array or non-array burst reads. Read Configuration Register bit 10 (RCR.10, WT) determines its polarity when asserted. WAIT's active output is V<sub>OL</sub> or V<sub>OH</sub> when F1-CE# and F1-OE# are V<sub>IL</sub>. WAIT is high-Z if F1-CE# or F1-OE# is V<sub>IH</sub>.</li> <li>In synchronous array or non-array read modes, WAIT indicates invalid data when asserted and valid data when deasserted.</li> <li>In asynchronous page mode, and all write modes, WAIT is deasserted.</li> </ul>                                                                                                                                                                                                                                                                |
| WE#      | Input            | <b>WRITE ENABLE:</b> Active low input. WE# controls writes to the device. Address and data are latched on the rising edge of WE#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| WP#      | Input            | WRITE PROTECT: Active low input. WP# low enables the lock-down mechanism. Blocks in lock-down cannot be unlocked with the Unlock command. WP# high overrides the lock-down function enabling blocks to be erased or programmed using software commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VPP      | Power/<br>Input  | <b>ERASE AND PROGRAM POWER:</b> A valid voltage on this pin allows erasing or programming. Memory contents cannot be altered when $V_{PP} \leq V_{PPLK}$ . Block erase and program at invalid $V_{PP}$ voltages should not be attempted. Set $V_{PP} = V_{PPL}$ for in-system program and erase operations. To accommodate resistor or diode drops from the system supply, the $V_{IH}$ level of $V_{PP}$ can be as low as $V_{PPL}$ min. $V_{PP}$ must remain above $V_{PPL}$ min to perform in-system flash modification. VPP may be 0 V during read operations. $V_{PPH}$ can be applied to main blocks for 1000 cycles maximum and to parameter blocks for 2500 cycles. VPP can be connected to 9 V for a cumulative total not to exceed 80 hours. Extended use of this pin at 9 V may reduce block cycling capability. |
| VCC      | Power            | <b>DEVICE CORE POWER SUPPLY:</b> Core (logic) source voltage. Writes to the flash array are inhibited when $V_{CC} \le V_{LKO}$ . Operations at invalid $V_{CC}$ voltages should not be attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VCCQ     | Power            | OUTPUT POWER SUPPLY: Output-driver source voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VSS      | Power            | GROUND: Connect to system ground. Do not float any VSS connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RFU      | -                | <b>RESERVED FOR FUTURE USE:</b> Reserved by Numonyx for future device functionality and enhancement. These should be treated in the same way as a Do Not Use (DU) signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DU       | <u> </u>         | DO NOT USE: Do not connect to any other signal, or power supply; must be left floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| NC       |                  | NO CONNECT: No internal connection; can be driven or floated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Datasheet Apr 2010 15 Order Number: 208033-02

# 5.0 Bus Operations

CE# low and RST# high enable device read operations. The device internally decodes upper address inputs to determine the accessed block. ADV# low opens the internal address latches. OE# low activates the outputs and gates selected data onto the I/O bus.

Bus cycles to/from the P30-65nm SBC device conform to standard microprocessor bus operations. Table 5, "Bus Operations Summary" summarizes the bus operations and the logic levels that must be applied to the device control signal inputs.

**Table 5: Bus Operations Summary** 

| Bus Operation |              | RST#              | CLK     | ADV# | CE# | OE# | WE# | WAIT       | DQ[15:0] | Notes |
|---------------|--------------|-------------------|---------|------|-----|-----|-----|------------|----------|-------|
| Read          | Asynchronous | V <sub>IH</sub>   | Х       | L    | L   | L   | Н   | Deasserted | Output   | 2     |
| ricaa         | Synchronous  | $V_{IH}$          | Running | L    | L   | L   | Н   | Driven     | Output   | -     |
| Write         | Write        |                   | Х       | L    | L   | Н   | L   | High-Z     | Input    | 1,2   |
| Output        | Disable      | $V_{\mathrm{IH}}$ | Х       | Х    | L   | Н   | Н   | High-Z     | High-Z   | 2     |
| Standby       |              | $V_{IH}$          | X       | X    | Н   | Х   | X   | High-Z     | High-Z   | 2     |
| Reset         |              | V <sub>IL</sub>   | Х       | Х    | Х   | Х   | Х   | High-Z     | High-Z   | 2,3   |

#### Notes:

- Refer to the Table 7, "Command Bus Cycles" on page 21 for valid DQ[15:0] during a write operation.
- 2. X = Don't Care (H or L).
- 3. RST# must be at  $V_{SS} \pm 0.2V$  to meet the maximum specified power-down current.

# 5.1 Read - Asynchronous Mode

To perform an asynchronous page or single word read, an address is driven onto the address bus, and CE# is asserted. ADV# can be driven high to latch the address, or it must be held low throughout the read cycle. WE# and RST# must already have been deasserted. WAIT is set to a deasserted state during asynchronous page mode and single word mode as determined by RCR.10. CLK is not used for asynchronous page-mode reads, and is ignored. After OE# is asserted, the data is driven onto DQ[15:0] after an initial access time  $t_{AVQV}$  or  $t_{GLQV}$  delay. (See Table 25, "AC Read Specifications" on page 50).

#### Note:

If only asynchronous reads are to be performed, CLK should be tied to a valid  $V_{\rm IH}$  level, WAIT signal can be floated and ADV# must be tied to ground.

In asynchronous page mode, eight data words are "sensed" simultaneously from the flash memory array and loaded into an internal page buffer. The buffer word corresponding to the initial address on the Address bus is driven onto DQ[15:0] after the initial access delay. The lowest three address bits determine which word of the 8-word page is output from the data buffer at any given time.

Refer to the following waveforms for more detailed information: Figure 19, "Asynchronous Single-Word Read (ADV# Low)" on page 51, and Figure 20, "Asynchronous Single-Word Read (ADV# Latch)" on page 52, and Figure 21, "Asynchronous Page-Mode Read Timing" on page 52.

# 5.2 Read - Synchronous Mode

To perform a synchronous burst read on array or non-array, an initial address is driven onto the address bus, and CE# is asserted. WE# and RST# must already have been deasserted. ADV# is asserted, and then deasserted to latch the address. Alternately,

Datasheet Apr 2010 16 Order Number: 208033-02

ADV# can remain asserted throughout the burst access, in which case the address is latched on the next valid CLK edge while ADV# is asserted. Once OE# is asserted, the the first word is driven onto DQ[15:0] on the next valid CLK edge after initial access latency delay (see Section 11.2.2, "Latency Count (RCR[13:11])" on page 36). Subsequent data is output on valid CLK edges following a minimum delay  $T_{CHQV}$  (see Table 25, "AC Read Specifications" on page 50).

However, for a synchronous non-array read, the same word of data will be output on successive clock edges until the burst length requirements are satisfied.

The WAIT signal indicates data valid when the device is operating in synchronous mode (RCR.15=0). The WAIT signal is only "deasserted" when data is valid on the bus. When the device is operating in synchronous non-array read mode, such as read status, read ID, or read guery, the WAIT signal is also "deasserted" when data is valid on the bus.

WAIT behavior during synchronous non-array reads at the end of word line works correctly only on the first data access.

Refer to the following waveforms for more detailed information: Figure 22, "Synchronous Single-Word Array or Non-array Read Timing" on page 53, and Figure 23, "Continuous Burst Read, showing an Output Delay Timing" on page 53, and Figure 24, "Synchronous Burst-Mode Four-Word Read Timing" on page 54.

### 5.3 Write

To perform a write operation, both CE# and WE# are asserted while RST# and OE# are deasserted. During a write operation, address and data are latched on the rising edge of WE# or CE#, whichever occurs first. Table 7, "Command Bus Cycles" on page 21 shows the bus cycle sequence for each of the supported device commands, while Table 6, "Command Codes and Definitions" on page 19 describes each command. See Table 26, "AC Write Specifications" on page 54 for signal-timing details.

When the device is operating in write operations, WAIT is set to a deasserted state as determined by RCR.10.

Write operations with invalid VCC and/or VPP voltages can produce spurious results and

should not be attempted.

Note:

## 5.4 Output Disable

When OE# is deasserted, device outputs DQ[15:0] are disabled and placed in a high-impedance (High-Z) state, WAIT is also placed in High-Z.

# 5.5 Standby

When CE# is deasserted the device is deselected and placed in standby, substantially reducing power consumption. In standby, the data outputs are placed in High-Z, independent of the level placed on OE#. Standby current,  $I_{CCS}$ , is the average current measured over any 5ms time interval,  $5\mu s$  after CE# is deasserted. During standby, average current is measured over the same time interval  $5\mu s$  after CE# is deasserted.

When the device is deselected (while CE# is deasserted) during a program or erase operation, it continues to consume active power until the program or erase operation is completed.

Datasheet Apr 2010 17 Order Number: 208033-02

### 5.6 Reset

As with any automated device, it is important to assert RST# when the system is reset. When the system comes out of reset, the system processor attempts to read from the flash memory if it is the system boot device. If a CPU reset occurs with no flash memory reset, improper CPU initialization may occur because the flash memory may be providing status information rather than array data. Flash memory devices from Numonyx $^{\text{TM}}$  allow proper CPU initialization following a system reset through the use of the RST# input.

After initial power-up or reset, the device defaults to asynchronous Read Array mode, and the Status Register is set to 0x80.

When RST# is driven low (RST# asserted), the flash device enters reset mode. Then all internal circuits are de-energized, and the output drivers are placed in High-Z. If RST# is asserted during a program or erase operation, the operation is terminated and the memory contents at the aborted location (for a program) or block (for an erase) are no longer valid. A device reset also clears the Status Register. See Table 18, "Power and Reset" on page 43 for RST# timing detail.

When RST# is driven high (RST# deasserted), a minimum wait is required before the flash device is able to perform normal operations. Please consider  $T_{PHQV}$  (R5) and  $T_{PHWL}$  (W1) during system design. see Table 25, "AC Read Specifications" on page 50. and Section 26, "AC Write Specifications" on page 54. After this wake-up interval passes, normal operation is ready for execution.

Datasheet Apr 2010
18 Order Number: 208033-02

# 6.0 Command Set

## 6.1 Device Command Codes

The flash Command User Interface (CUI) provides access to device read, write, and erase operations. The CUI does not occupy an addressable memory location; it is part of the internal logic which allows the flash device to be controlled. The Write State Machine provides the management for its internal erase and program algorithms.

Commands are written to the CUI to control flash device operations. Table 6, "Command Codes and Definitions" describes all valid command codes.

For operations that involve multiple command cycles, the possibility exists that the subsequent command does not get issued in the proper sequence. When this happens, the CUI sets Status Register bits SR[5,4] to indicate a command sequence error.

Table 6: Command Codes and Definitions (Sheet 1 of 2)

| Mode  | Code | Device Mode                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 0xFF | Read Array                                                   | Places the device in Read Array mode. Array data is output on DQ[15:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       | 0x70 | Read Status<br>Register                                      | Places the device in Read Status Register mode. The device enters this mode after a program or erase command is issued. SR data is output on DQ[7:0].                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Read  | 0x90 | Read Device ID<br>or Read<br>Configuration<br>Register (RCR) | Places device in Read Device Identifier mode. Subsequent reads output manufacturer/device codes, Configuration Register data, Block Lock status, or OTP Register data on DQ[15:0].                                                                                                                                                                                                                                                                                                                                                                                                             |
|       | 0x98 | Read CFI                                                     | Places the device in Read Query mode. Subsequent reads output Common Flash Interface (CFI) information on DQ[7:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|       | 0x50 | Clear Status<br>Register                                     | The WSM can only set SR error bits. The Clear Status Register command is used to clear the SR error bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       | 0x40 | Word Program<br>Setup                                        | First cycle of a 2-cycle programming command; prepares the CUI for a write operation. On the next write cycle, the address and data are latched and the WSM executes the programming algorithm at the addressed location. During program operations, the device responds only to Read Status Register and Program Suspend commands. CE# or OE# must be toggled to update the Status Register in asynchronous read. CE# or ADV# must be toggled to update the SR Data for synchronous Non-array reads. The Read Array command must be issued to read array data after programming has finished. |
| Write | 0xE8 | Buffered Program                                             | This command loads a variable number of words up to the buffer size of 256 words onto the program buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       | 0xD0 | Buffered Program<br>Confirm                                  | The confirm command is issued after the data streaming for writing into the buffer is done. This instructs the WSM to perform the Buffered Program algorithm, writing the data from the buffer to the flash memory array.                                                                                                                                                                                                                                                                                                                                                                      |
|       | 0x80 | BEFP Setup                                                   | First cycle of a 2-cycle command; initiates the BEFP mode. The CUI then waits for the BEFP Confirm command, 0xD0, that initiates the BEFP algorithm. All other commands are ignored when BEFP mode begins.                                                                                                                                                                                                                                                                                                                                                                                     |
|       | 0xD0 | BEFP Confirm                                                 | If the previous command was BEFP Setup (0x80), the CUI latches the address and data, and prepares the device for BEFP mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       | 0x20 | Block Erase Setup                                            | First cycle of a 2-cycle command; prepares the CUI for a block-erase operation. The WSM performs the erase algorithm on the block addressed by the Erase Confirm command.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Erase | 0xD0 | Block Erase Confirm                                          | If the first command was Block Erase Setup (0x20), the CUI latches the address and data, and the WSM erases the addressed block. During blockerase operations, the device responds only to Read Status Register and Erase Suspend commands. CE# or OE# must be toggled to update the Status Register in asynchronous read. CE# or ADV# must be toggled to update the SR Data for synchronous Non-array reads.                                                                                                                                                                                  |

Apr 2010
19 Order Number: 208033-02

Table 6: Command Codes and Definitions (Sheet 2 of 2)

| Mode          | Code                                                                                                                           | Device Mode                                       | Description                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Suspend       | 0xB0                                                                                                                           | Program or Erase<br>Suspend                       | This command issued to any device address initiates a suspend of the currently-executing program or block erase operation. The Status Register indicates successful suspend operation by setting either SR.2 (program suspended) or SR.6 (erase suspended), along with SR.7 (ready). The WSM remains in the suspend mode regardless of control signal states (except for RST# asserted). |  |  |
|               | 0xD0                                                                                                                           | Suspend Resume                                    | This command issued to any device address resumes the suspended program or block-erase operation.                                                                                                                                                                                                                                                                                        |  |  |
|               | 0x60                                                                                                                           | Block Lock Setup                                  | First cycle of a 2-cycle command; prepares the CUI for block lock configuration changes.                                                                                                                                                                                                                                                                                                 |  |  |
|               | 0x01                                                                                                                           | Block Lock                                        | If the previous command was Block Lock Setup (0x60), the addressed block is locked.                                                                                                                                                                                                                                                                                                      |  |  |
| Protection    | 0xD0                                                                                                                           | Block Unlock                                      | If the previous command was Block Lock Setup (0x60), the addressed block is unlocked. If the addressed block is in a lock-down state, the operation has no effect.                                                                                                                                                                                                                       |  |  |
|               | 0x2F                                                                                                                           | Block Lock-Down                                   | If the previous command was Block Lock Setup (0x60), the addressed block is locked down.                                                                                                                                                                                                                                                                                                 |  |  |
|               | 0xC0                                                                                                                           | OTP Register or<br>Lock Register<br>program setup | First cycle of a 2-cycle command; prepares the device for a OTP Register or Lock Register program operation. The second cycle latches the register address and data, and starts the programming algorithm to program data into the OTP array.                                                                                                                                            |  |  |
|               | 0x60                                                                                                                           | Read Configuration<br>Register Setup              | First cycle of a 2-cycle command; prepares the CUI for device read configuration.                                                                                                                                                                                                                                                                                                        |  |  |
| Configuration | 0x03                                                                                                                           | Read Configuration<br>Register                    | If the previous command was Read Configuration Register Setup (0x60), the CUI latches the address and writes A[16:1] to the Read Configuration Register. Following a Configure RCR command, subsequent read operations access array data.                                                                                                                                                |  |  |
| Blank Check   | 0xBC                                                                                                                           | Block Blank Check                                 | First cycle of a 2-cycle command; initiates the Blank Check operation on a array block.                                                                                                                                                                                                                                                                                                  |  |  |
| Bidlik Clieck | 0xD0                                                                                                                           | Block Blank Check<br>Confirm                      | Second cycle of blank check command sequence; it latches the block address and executes blank check on the array block.                                                                                                                                                                                                                                                                  |  |  |
| EFI           | This command is used in extended function interface. first cycle cycle command second cycle is a Sub-Op-Code, the data written |                                                   |                                                                                                                                                                                                                                                                                                                                                                                          |  |  |

# **6.2** Device Command Bus Cycles

Device operations are initiated by writing specific device commands to the CUI. See Table 7, "Command Bus Cycles" on page 21. Several commands are used to modify array data including Word Program and Block Erase commands. Writing either command to the CUI initiates a sequence of internally-timed functions that culminate in the completion of the requested task. However, the operation can be aborted by either asserting RST# or by issuing an appropriate suspend command.

Datasheet
20
Apr 2010
Order Number: 208033-02

Table 7: **Command Bus Cycles** 

| Mada          |                                                               | Bus    | F     | irst Bus Cy         | cle                 | ;     | Second Bus Cy       | cle                 |
|---------------|---------------------------------------------------------------|--------|-------|---------------------|---------------------|-------|---------------------|---------------------|
| Mode          | Command                                                       | Cycles | Oper  | Addr <sup>(1)</sup> | Data <sup>(2)</sup> | Oper  | Addr <sup>(1)</sup> | Data <sup>(2)</sup> |
|               | Read Array                                                    | 1      | Write | DnA                 | 0xFF                | -     | -                   | -                   |
|               | Read Device Identifier                                        | ≥ 2    | Write | DnA                 | 0x90                | Read  | DBA + IA            | ID                  |
| Read          | Read CFI                                                      | ≥ 2    | Write | DnA                 | 0x98                | Read  | DBA + CFI-A         | CFI-D               |
|               | Read Status Register                                          | 2      | Write | DnA                 | 0x70                | Read  | DnA                 | SRD                 |
|               | Clear Status Register                                         | 1      | Write | DnA                 | 0x50                | -     | -                   | -                   |
|               | Word Program                                                  | 2      | Write | WA                  | 0x40                | Write | WA                  | WD                  |
| _             | Buffered Program <sup>(3)</sup>                               | > 2    | Write | WA                  | 0xE8                | Write | WA                  | N - 1               |
| Program       | Buffered Enhanced<br>Factory Program<br>(BEFP) <sup>(4)</sup> | > 2    | Write | WA                  | 0x80                | Write | WA                  | 0xD0                |
| Erase         | Block Erase                                                   | 2      | Write | BA                  | 0x20                | Write | ВА                  | 0xD0                |
| Suspend       | Program/Erase<br>Suspend                                      | 1      | Write | DnA                 | 0xB0                | -     | -                   | -                   |
| Suspend       | Program/Erase<br>Resume                                       | 1      | Write | DnA                 | 0xD0                | -     | -                   | -                   |
|               | Block Lock                                                    | 2      | Write | BA                  | 0x60                | Write | BA                  | 0x01                |
|               | Block Unlock                                                  | 2      | Write | BA                  | 0x60                | Write | BA                  | 0xD0                |
| Protection    | Block Lock-down                                               | 2      | Write | BA                  | 0x60                | Write | BA                  | 0x2F                |
|               | Program OTP Register                                          | 2      | Write | OTP-RA              | 0xC0                | Write | OTP-RA              | OTP-D               |
|               | Program Lock Register                                         | 2      | Write | LRA                 | 0xC0                | Write | LRA                 | LRD                 |
| Configuration | Configure Read<br>Configuration Register                      | 2      | Write | RCD                 | 0x60                | Write | RCD                 | 0x03                |
| Blank Check   | Block Blank Check                                             | 2      | Write | BA                  | 0xBC                | Write | ВА                  | D0                  |
| EFI           | Extended Function<br>Interface <sup>(5)</sup>                 | >2     | Write | WA                  | 0xEB                | Write | WA                  | Sub-Op<br>code      |

### Notes:

First command cycle address should be the same as the operation's target address.

DBA = Device Base Address.

DnA = Address within the device.

IA = Identification code address offset.

CFI-A = Read CFI address offset.

WA = Word address of memory location to be written.

BA = Address within the block.

OTP-RA = OTP Register address. LRA = Lock Register address.

RCD = Read Configuration Register data on A[16:1] for TSOP and BGA package; on A[15:0] for QUAD+ package.

ID = Identifier data. 2.

CFI-D = CFI data on DQ[15:0]. SRD = Status Register data.

WD = Word data.

N = Word count of data to be loaded into the write buffer.

OTP-D = OTP Register data.

- LRD = Lock Register data.

  The second cycle of the Buffered Program Command is the word count of the data to be loaded into the write buffer. This is followed by up to 256 words of data. Then the confirm command (0xD0) is issued, triggering the array programming 3. operation.
- The confirm command (0xD0) is followed by the buffer data. 4.
- The second cycle is a Sub-Op-Code, the data written on third cycle is N-1;  $1 \le N \le 256$ . The subsequent cycles load data 5. words into the program buffer at a specified address until word count is achieved. After the data words are loaded, the final cycle is the confirm cycle 0xD0).

Apr 2010 Datasheet Order Number: 208033-02

# 7.0 Read Operation

The device can be in any of four read states: Read Array, Read Identifier, Read Status or Read Query. Upon power-up or after a reset, the device defaults to Read Array mode. To change the read state, the appropriate read command must be written to the device (see Section 6.2, "Device Command Bus Cycles" on page 20). The following sections describe read-mode operations in detail.

In order to enable synchronous burst reads, the RCR must be configured. Please see Section 11.2, "Read Configuration Register (RCR)" on page 34 for RCR detail. Please refer to Section 5.1, "Read - Asynchronous Mode" on page 16 and Section 5.2, "Read - Synchronous Mode" on page 16 for bus operation detail. See Section 25, "AC Read Specifications" on page 50 for timing specification.

## 7.1 Read Array

Following a device power-up or reset, the device is set to Read Array mode. However, to perform array reads after any other device operation (e.g. write operation), the Read Array command must be issued in order to read from the flash memory array. Please refer to Section 5.1, "Read - Asynchronous Mode" on page 16 and Section 5.2, "Read - Synchronous Mode" on page 16 for bus operation detail. See Section 25, "AC Read Specifications" on page 50 for timing specification.

### 7.2 Read Device Identifier

The Read Device Identifier command instructs the device to output manufacturer code, device identifier code, block-lock status, OTP Register data, or Read Configuration Register data (see Section 6.2, "Device Command Bus Cycles" on page 20 for details on issuing the Read Device Identifier command). Table 8, "Device Identifier Information" on page 22 and Table 9, "Device ID codes" on page 23 show the address offsets and data values for this device.

Table 8: Device Identifier Information (Sheet 1 of 2)

| Item                                    | Address <sup>(1,2)</sup> | Data(x16)                         |
|-----------------------------------------|--------------------------|-----------------------------------|
| Manufacturer Code                       | 0x00                     | 0x89h                             |
| Device ID Code                          | 0x01                     | ID (See Table 9)                  |
| Block Lock Configuration:               |                          | Lock Bit:                         |
| Block Is Unlocked                       |                          | DQ0 = 0b0                         |
| Block Is Locked                         | $BBA^{(1)} + 0x02$       | DQ0 = 0b1                         |
| Block Is not Locked-Down                |                          | DQ1 = 0b0                         |
| Block Is Locked-Down                    |                          | DQ1 = 0b1                         |
| Read Configuration Register             | 0x05                     | RCR Contents                      |
| General Purpose Register <sup>(3)</sup> | $DBA^{(2)} + 0x07$       | GPR data                          |
| Lock Register 0                         | 0x80                     | PR-LK0                            |
| 64-bit Factory-Programmed OTP Register  | 0x81-0x84                | Numonyx Factory OTP Register data |
| 64-bit User-Programmable OTP Register   | 0x85-0x88                | User OTP Register data            |

Datasheet
Apr 2010
22
Order Number: 208033-02

Table 8: Device Identifier Information (Sheet 2 of 2)

| Item                                    | Address <sup>(1,2)</sup> | Data(x16)                     |
|-----------------------------------------|--------------------------|-------------------------------|
| Lock Register 1                         | 0x89                     | PR-LK1 OTP Register lock data |
| 128-bit User-Programmable OTP Registers | 0x8A-0x109               | User OTP Register data        |

#### Notes:

- BBA = Block Base Address.
- 2. DBA = Device base Address, Numonyx reserves other configuration address locations.
- The GPR is used as read out register for Extended Function interface command.

Table 9: Device ID codes

| ID Code Type | Device Density | Device Identifier Codes |
|--------------|----------------|-------------------------|
| Top Boot     | 64-Mbit        | 8817                    |
|              | 128-Mbit       | 8818                    |
| Bottom Boot  | 64-Mbit        | 881A                    |
|              | 128-Mbit       | 881B                    |

### 7.3 Read CFI

The Read CFI command instructs the device to output Common Flash Interface data when read. See Figure 6.1, "Device Command Codes" on page 19. Section A.1, "Common Flash Interface" on page 61 shows CFI information and address offsets within the CFI database.

# 7.4 Read Status Register

To read the Status Register, issue the Read Status Register command at any address. Status Register information is available to which the Read Status Register, Word Program, or Block Erase command was issued. SRD is automatically made available following a Word Program, Block Erase, or Block Lock command sequence. Reads from the device after any of these command sequences outputs the device's status until another valid command is written (e.g. the Read Array command).

The Status Register is read using single asynchronous-mode or synchronous burst mode reads. SRD is output on DQ[7:0], while 0x00 is output on DQ[15:8]. In asynchronous mode the falling edge of OE#, or CE# (whichever occurs first) updates and latches the Status Register contents. However, when reading the Status Register in synchronous burst mode, CE# or ADV# must be toggled to update SRD.

The Device Ready Status bit (SR.7) provides overall status of the device. SR[6:1] present status and error information about the program, erase, suspend, VPP, and block-locked operations.

See Table 12, "Status Register Description" on page 34 for the description of the Status Register.

# **7.5** Clear Status Register

The Clear Status Register command clears the Status Register. It functions independent of VPP. The WSM sets and clears SR.7, but it sets bits SR[5:3,1] without clearing them. The Status Register should be cleared before starting a command sequence to avoid any ambiguity. A device reset also clears the Status Register.

Datasheet
Apr 2010
23
Order Number: 208033-02

#### 8.0 **Program Operation**

The device supports three programming methods: Word Programming (40h/10h), Buffered Programming (E8h, D0h), and Buffered Enhanced Factory Programming (80h, D0h). The following sections describe device programming in detail.

Successful programming requires the addressed block to be unlocked. If the block is locked down, WP# must be deasserted and the block must be unlocked before attempting to program the block. Attempting to program a locked block causes a program error (SR[4,1] set) and termination of the operation. See Section 10.0, "Security" on page 31 for details on locking and unlocking blocks.

#### 8.1 **Word Programming**

Word programming operations are initiated by writing the Word Program Setup command to the device. This is followed by a second write to the device with the address and data to be programmed. The device outputs Status Register data when read. See Figure 32, "Word Program Flowchart" on page 73. VPP must be above VppI K, and within the specified  $V_{PPI}$  min/max values.

During programming, the WSM executes a sequence of internally-timed events that program the desired data bits at the addressed location, and verifies that the bits are sufficiently programmed. Programming the flash memory array changes "ones" to "zeros". Memory array bits that are zeros can be changed to ones only by erasing the block.

The Status Register can be examined for programming progress and errors by reading at any address. The device remains in the Read Status Register state until another command is written to the device.

Status Register bit SR.7 indicates the programming status while the sequence executes. Commands that can be issued to the device during programming are Read Status Register, Read Device Identifier, Read CFI, and Read Array (this returns unknown data).

When programming has finished, Status Register bit SR.4 (when set) indicates a programming failure. If SR.3 is set, the WSM could not perform the word programming operation because VPP was outside of its acceptable limits. If SR.1 is set, the word programming operation attempted to program a locked block, causing the operation to abort.

Before issuing a new command, the Status Register contents should be examined and then cleared using the Clear Status Register command. Any valid command can follow, when word programming has completed.

#### 8.2 **Buffered Programming**

The device features a 256-word buffer to enable optimum programming performance. For Buffered Programming, data is first written to an on-chip write buffer. Then the buffer data is programmed into the flash memory array in buffer-size increments. This can improve system programming performance significantly over non-buffered programming. (see Figure 35, "Buffer Program Flowchart" on page 76).

When the Buffered Programming Setup command is issued, Status Register information is updated and reflects the availability of the buffer. SR.7 indicates buffer availability: if set, the buffer is available; if cleared, the buffer is not available.

Note: The device defaults to output SR data after the Buffered Programming Setup Command (E8h) is issued. CE# or OE# must be toggled to update Status Register. Don't issue the

Apr 2010 Datasheet Order Number: 208033-02 Read SR command (70h), which would be interpreted by the internal state machines as Buffer Word Count.

On the next write, a word count is written to the device at the buffer address. This tells the device how many data words will be written to the buffer, up to the maximum size of the buffer.

On the next write, a device start address is given along with the first data to be written to the flash memory array. Subsequent writes provide additional device addresses and data. All data addresses must lie within the start address plus the word count. Optimum programming performance and lower power usage are obtained by aligning the starting address at the beginning of a 256-word boundary (A[8:1] = 0x00).

Note:

If a misaligned address range is issued during buffered programming, the program region must also be within an 256-word aligned boundary.

After the last data is written to the buffer, the Buffered Programming Confirm command must be issued to the original block address. The WSM begins to program buffer contents to the flash memory array. If an error occurs while writing to the array, the device stops programming, and SR[7,4] are set, indicating a programming failure.

When Buffered Programming has completed, additional buffer writes can be initiated by issuing another Buffered Programming Setup command and repeating the buffered program sequence. Buffered programming may be performed with VPP =  $V_{PPL}$  or  $V_{PPH}$  (see Section 13.2, "Operating Conditions" on page 45 for limitations when operating the device with VPP =  $V_{PPH}$ ).

If an attempt is made to program past an erase-block boundary using the Buffered Program command, the device aborts the operation. This generates a command sequence error, and SR[5,4] are set.

If Buffered programming is attempted while VPP is at or below V<sub>PPLK</sub>, SR[4,3] are set. If any errors are detected that have set Status Register bits, the Status Register should be cleared using the Clear Status Register command.

#### 8.3 **Buffered Enhanced Factory Programming**

Buffered Enhanced Factory Programing (BEFP) speeds up the flash programming perforamnce. The enhanced programming algorithm used in BEFP eliminates traditional programming elements that drive up overhead in device programmer systems.

BEFP consists of three phases: Setup, Program/Verify, and Exit (see Figure 37, "BEFP Flowchart" on page 78). It uses a write buffer to spread up the program performance across 256 data words. Verification occurs in the same phase as programming to accurately program the flash memory cell to the correct bit state.

A single two-cycle command sequence programs the entire block of data. This enhancement eliminates three write cycles per buffer: two commands and the word count for each set of 256 data words. Host programmer bus cycles fill the device's write buffer followed by a status check. SR.0 indicates when data from the buffer has been programmed into sequential flash memory array locations.

Following the buffer-to-flash array programming sequence, the Write State Machine (WSM) increments internal addressing to automatically select the next 256-word array boundary. This aspect of BEFP saves host programming equipment the address-bus setup overhead.

With adequate continuity testing, programming equipment can rely on the WSM's internal verification to ensure that the device has programmed properly. This eliminates the external post-program verification and its associated overhead.