Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### KS8695X # Integrated Multi-Port High-Performance Gateway Solution Rev. 1.03 ### **General Description** The CENTAUR KS8695X, Multi-Port Gateway-on-a-Chip, delivers a new level of networking integration and performance for accelerating broadband gateway development. Key components integrated in the KS8695X include: - Integrated Layer 2 managed switch with five Fast Ethernet transceivers and patented mixed-signal lowpower technology, five media access control (MAC) units, a high-speed non-blocking switch fabric, a dedicated address look-up engine, an on-chip frame buffer memory, and LED controls. One port is partitioned for WAN interface with the other four ports for LAN access. - A 166MHz ARM™ (ARM992T) processor with memory management unit (MMU) and 8KB I-cache and 8KB Dcache. - XceleRouter<sup>™</sup> technology for the WAN and LAN interfaces. - Shared programmable 8/16/32-bit data bus and 22-bit address bus with up to 64MB total memory space for SDRAM, ROM, Flash, SRAM, and all peripheral devices. - Other peripheral support logic including GPIO, a watchdog timer, an interrupt controller, and a JTAG debugging interface. Complete hardware and software reference designs are available. The KS8695X represents a new level of total solution optimized for broadband gateway system development and renders speedy routing performance and connectivity interfaces for value-added networking expansions. # **Functional Diagram** XceleRouter is a trademark of Micrel, Inc. AMD is a registered trademark of Advanced Micro Devices, Inc. ARM is a trademark of Advanced RISC Machines Ltd. Intel is a registered trademark of Intel Corporation. WinCE is a registered trademark of Microsoft Corporation. Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com June 2006 M9999-060106 #### **Features** - The CENTAUR KS8695X featuring XceleRouter technology is a single-chip multi-port gateway-on-a-chip with all the key components integrated for a high-performance and low-cost broadband gateway. - ARM922T High-Performance CPU Core - ARM922T core at 166MHz - 8KB I-cache and 8KB D-cache - Memory management unit (MMU) for Linux and WinCE<sup>®</sup> - 32-bit ARM and 16-bit thumb instruction sets for smaller memory footprints - XceleRouter Technology - TCP/UDP/IP packet header checksum generation to offload CPU tasks - IPv4 packet filtering on checksum errors - Automatic error packet discard - Integrated Ethernet Transceivers and Switch Engine - Five 10/100 transceivers and five MACs (1P for WAN interface, 4P for LAN switching) - 10BASE-T, 100BASE-TX, and 100BASE-FX modes (FX on the WAN port) - On-chip SRAM as frame buffer memory - Wire-speed switching - VLAN ID and 802.1p tag/untag options - Extensive MIB counter management support - IGMP snooping for multicast packet filtering - Port-based VLAN - QoS/CoS packet prioritization support: per port, 802.1p and DiffSery-based - 802.1D Spanning Tree Protocol support - Dedicated 1K entry look-up engine - Automatic MDI/MDI-X crossover on all ports - Port mirroring/monitoring/sniffing - Broadcast storm protection with % control - Full- and half-duplex flow control - Memory and External I/O Interfaces - 8/16/32-bit wide shared data path for SDRAM, ROM/SRAM/Flash and external I/O - Total memory space up to 64MB - Intel<sup>®</sup>/AMD<sup>®</sup>-type Flash support - WAN and LAN DMA Engines and FIFO - DMA engine with burst mode support for efficient WAN and LAN data transfers - FIFOs for back-to-back packet transfers - Peripheral Support - 8/16/32-bit external I/O interface supporting PCMCIA or generic CPU/DSP host I/F - Eight general-purpose input/output (GPIO) - Two 32-bit timer counters (one watchdog) - Interrupt controller - ARM922T JTAG debug interface - Power Management - Reduced CPU and system clock speeds - System Design - Up to 166MHz CPU and 125MHz bus speed - Reference HW/SW Evaluation Kit - Hardware evaluation board (passes class B EMI) - Board support package including firmware source codes, linux kernel, and software stacks - Documentation for design and programming - Commercial Temperature Range: 0°C to +70°C - Available in 208-Pin PQFP # **Applications** - Multi-port broadband gateway - · Multi-port firewall and VPN appliances - · Combination wireless and wireline gateway - Multi-port VoIP gateway - Fiber-to-the-home managed CPE # **Ordering Information** | Par | t Number | Temperature Package | | | | |----------|----------------|---------------------|--------------|--|--| | Standard | Pb (lead)-Free | Range | Package | | | | KS8695X | KSZ8695X | 0° to +70°C | 208-Pin PQFP | | | # **Revision History** | Revision | Date | Summary of Changes | |----------|----------|---------------------------------------------------------------------------------------------------------| | 1.00 | 05/24/04 | Created. | | 1.01 | 06/17/04 | Updated System Clock. | | 1.02 | 10/26/04 | Updated Timing Diagrams: SRAM Read and Write, SDRAM Read and Write, and External I/O Read/Write Cycles. | | 1.03 | 06/01/06 | Added pb-free option. | # **Contents** | System Level Applications | | |---------------------------------------|----| | Pin Description | | | Pin Configuration | 13 | | Functional Description | 14 | | Introduction | | | CPU Features | | | Advanced Memory Controller Features | | | Direct Memory Access (DMA) Engines | | | XceleRouter Technology | 15 | | Switch Engine | | | Network Interface | | | Peripherals | 15 | | Other Features | | | Signal Description | | | System Level Hardware Interfaces | | | Configuration Pins | | | Reset | | | System Clock | | | Signal Descriptions by Group | | | Address Map and Register Description | | | Memory Map | | | Memory Map Example | | | Register Description | | | System Registers | | | Memory Controller Interface Registers | | | WAN DMA Registers | | | LAN DMA Registers | | | UART Registers | | | Interrupt Controller Registers | 29 | | Timer Registers | | | General Purpose I/O Registers | | | Switch Engine Configuration Registers | | | Miscellaneous Registers | | | Absolute Maximum Ratings | | | Operating Ratings | | | Electrical Characteristics | | | LDO Options | | | Timing Diagrams | | | Package Information | 39 | # **System Level Applications** Figure 1. KS8695X Applications # **Pin Description** | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | |------------|----------|---------------------|-----------------------------------------------------------|--| | 1 | VDD-IO | Р | 3.3V Digital I/O Circuitry V <sub>DD</sub> . | | | 2 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | | | 3 | ADDR10 | 0 | Address Bit. | | | 4 | ADDR9 | 0 | Address Bit. | | | 5 | ADDR8 | 0 | Address Bit. | | | 6 | ADDR7 | 0 | Address Bit. | | | 7 | ADDR6 | 0 | Address Bit. | | | 8 | ADDR5 | 0 | Address Bit. | | | 9 | ADDR4 | 0 | Address Bit. | | | 10 | ADDR3 | 0 | Address Bit. | | | 11 | VDD-IO | Р | 3.3V Digital I/O Circuitry V <sub>DD</sub> . | | | 12 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | | | 13 | ADDR2 | 0 | Address Bit. | | | 14 | ADDR1 | 0 | Address Bit. | | | 15 | ADDR0 | 0 | Address Bit. | | | 16 | SDCSN1 | 0 | SDRAM Chip Select. Active Low Chip Select Pins for SDRAM. | | | 17 | SDCSN0 | 0 | SDRAM Chip Select. Active Low Chip Select Pins for SDRAM. | | | 18 | SDRASN | 0 | SDRAM Row Address Strobe. Active Low. | | | 19 | SDCASN | 0 | SDRAM Column Address Strobe. Active Low. | | | 20 | SDWEN | 0 | SDRAM Write Enable. Active Low. | | | 21 | VDD-IO | Р | 3.3V Digital I/O Circuitry V <sub>DD</sub> . | | | 22 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | | | 23 | SDOCLK | 0 | System/SDRAM Clock Out. | | | 24 | SDICLK | I | SDRAM Clock In. | | | 25 | VDD-CORE | Р | 1.8V Digital Core V <sub>DD</sub> . | | | 26 | VSS-CORE | Gnd | Digital Core V <sub>SS</sub> . | | | 27 | SDQM3 | 0 | SDRAM Data Input/Output Mask. | | | 28 | SDQM2 | 0 | SDRAM Data Input/Output Mask. | | | 29 | SDQM1 | 0 | SDRAM Data Input/Output Mask. | | | 30 | SDQM0 | 0 | SDRAM Data Input/Output Mask. | | | 31 | DATA31 | I/O | External Data Bit. | | | 32 | DATA30 | I/O | External Data Bit. | | #### Note: P = Power supply. I = Input. O = Output. I/O = Bidirectional. <sup>1.</sup> Gnd = Ground. | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | |-------------|---------------|---------------------|----------------------------------------------| | 33 | DATA29 | I/O | External Data Bit. | | 34 VDD-IO P | | Р | 3.3V Digital I/O Circuitry V <sub>DD</sub> . | | 35 | 35 VSS-IO Gnd | | Digital I/O V <sub>SS</sub> . | | 36 | DATA28 | I/O | External Data Bit. | | 37 | DATA27 | I/O | External Data Bit. | | 38 | DATA26 | I/O | External Data Bit. | | 39 | DATA25 | I/O | External Data Bit. | | 40 | DATA24 | I/O | External Data Bit. | | 41 | DATA23 | I/O | External Data Bit. | | 42 | DATA22 | I/O | External Data Bit. | | 43 | VDD-CORE | Р | 1.8V Digital Core V <sub>DD</sub> . | | 44 | VSS-CORE | Gnd | Digital Core V <sub>SS</sub> . | | 45 | DATA21 | I/O | External Data Bit. | | 46 | DATA20 | I/O | External Data Bit. | | 47 | VDD-IO | Р | 3.3V Digital I/O Circuitry V <sub>DD</sub> . | | 48 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | | 49 | DATA19 | I/O | External Data Bit. | | 50 | DATA18 | I/O | External Data Bit. | | 51 | DATA17 | I/O | External Data Bit. | | 52 | DATA16 | I/O | External Data Bit. | | 53 | VDD-IO | Р | 3.3V Digital I/O Circuitry V <sub>DD</sub> . | | 54 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | | 55 | DATA15 | I/O | External Data Bit. | | 56 | DATA14 | I/O | External Data Bit. | | 57 | DATA13 | I/O | External Data Bit. | | 58 | DATA12 | I/O | External Data Bit. | | 59 | DATA11 | I/O | External Data Bit. | | 60 | DATA10 | I/O | External Data Bit. | | 61 | DATA9 | I/O | External Data Bit. | | 62 | DATA8 | I/O | External Data Bit. | | 63 | VDD-IO | Р | 3.3V Digital I/O Circuitry V <sub>DD</sub> . | | 64 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | | 65 | DATA7 | I/O | External Data Bit. | #### Note: 1. Gnd = Ground. P = Power supply. I/O = Bidirectional. | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | |---------------------------------------------------|-----------------------|-------------------------------------|------------------------------------------------------------------------------------| | 66 | DATA6 | I/O | External Data Bit. | | 67 DATA5 I/O | | I/O | External Data Bit. | | 68 | 68 DATA4 I/O | | External Data Bit. | | 69 | DATA3 | I/O | External Data Bit. | | 70 | DATA2 | I/O | External Data Bit. | | 71 | DATA1 | I/O | External Data Bit. | | 72 | DATA0 | I/O | External Data Bit. | | 73 | VDD-IO | Р | 3.3V Digital I/O Circuitry V <sub>DD</sub> . | | 74 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | | 75 | ECSN2 | 0 | External I/O Device Chip Select. Active Low. | | 76 | ECSN1 | 0 | External I/O Device Chip Select. Active Low. | | 77 | ECSN0 | 0 | External I/O Device Chip Select. Active Low. | | 78 | EWAITN | I | External Wait. Active Low. | | 79 | VDD-IO | Р | 3.3V Digital I/O Circuitry V <sub>DD</sub> . | | 80 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | | 81 | RCSN1 | 0 | ROM/SRAM/FLASH Chip Select. Active Low. | | 82 | 82 RCSN0 O | | ROM/SRAM/FLASH Chip Select. Active Low. | | 83 | WRSTO | 0 | Watchdog Timer Reset Output. | | 84 | TEST3 | NC | This pin must be left as no connect. | | 85 | EROEN/<br>WRSTPLS | O/I | ROM/SRAM/FLASH and External I/O Output Enable. Active Low. /WRSTO Polarity Select. | | 86 | ERWEN3/<br>TICTESTENN | 0 | External I/O and ROM/SRAM/FLASH Write Byte Enable. Active Low. | | 87 | ERWEN2/<br>TESTREQA | 0 | External I/O and ROM/SRAM/FLASH Write Byte Enable. Active Low. | | 88 | ERWEN1/<br>TESTREQB | 0 | External I/O and ROM/SRAM/FLASH Write Byte Enable. Active Low. | | | | 0 | External I/O and ROM/SRAM/FLASH Write Byte Enable. Active Low. | | 90 VDD-CORE P 1.8V Digital Core V <sub>DD</sub> . | | 1.8V Digital Core V <sub>DD</sub> . | | | 91 VSS-CORE Gnd Digit | | Gnd | Digital Core V <sub>SS</sub> . | | 92 URXD I UART Receive Data. | | UART Receive Data. | | | 93 | UDTRN/<br>DBGENN | 0 | UART Data Terminal Ready. Active Low. /Debug Enable (factory test signal). | | 94 | UTXD | 0 | UART Transmit Data. | #### Note: 1. Gnd = Ground. P = Power supply. I = Input. O = Output. I/O = Bidirectional. O/I = Output in normal mode; input pin during reset. NC = No connect. | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | |------------|---------------------|---------------------|----------------------------------------------------------------------| | 95 | UDSRN | I | UART Data Set Ready. Active Low. | | 96 | URTSN/<br>CPUCLKSEL | O/I | UART Request to Send/CPU Clock Select. | | 97 | UCTSN/<br>BISTEN | I | UART Data Set Ready. Active Low. /BIST Enable (factory test signal). | | 98 | UDCDN/<br>SCANEN | I | UART Data Carrier Detect. /Scan Enable (factory test signal). | | 99 | URIN/<br>TSTRST | I | UART Ring Indicator/Chip Test Reset (factory test signal). | | 100 | GPIO7 | I/O | General Purpose I/O Pin. | | 101 | GPIO6 | I/O | General Purpose I/O Pin. | | 102 | GPIO5/<br>TOUT1 | I/O | General Purpose I/O Pin/Timer 1 Output Pin. | | 103 | VDD-IO | Р | 3.3V Digital I/O Circuitry V <sub>DD</sub> . | | 104 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | | 105 | GPIO4/<br>TOUT0 | I/O | General Purpose I/O Pin/Timer 0 Output Pin. | | 106 | GPIO3/<br>EINT3 | I/O | General Purpose I/O Pin/External Interrupt Request Pin. | | 107 | GPIO2/<br>EINT2 | I/O | General Purpose I/O Pin/External Interrupt Request Pin. | | 108 | GPIO1/<br>EINT1 | I/O | General Purpose I/O Pin/External Interrupt Request Pin. | | 109 | GPIO0/<br>EINT0 | I/O | General Purpose I/O Pin/External Interrupt Request Pin. | | 110 | TCK | I | JTAG Test Clock. | | 111 | TMS | I | JTAG Test Mode Select. | | 112 | TDI | I | JTAG Test Data In. | | 113 | TDO | 0 | JTAG Test Data Out. | | 114 | TRSTN | I | JTAG Test Reset. Active Low. | | 115 | VDD-CORE | Р | 1.8V Digital Core V <sub>DD</sub> . | | 116 | VSS-CORE | Gnd | Digital Core V <sub>SS</sub> . | | 117 | TESTEN | I | Chip Test Enable (factory test signal). | | 118 | WLED1/<br>B0SIZE1 | O/I | WAN LED Programmable Indicator 1/Bank 0 Size Bit 1. | | 119 | WLED0/<br>B0SIZE0 | O/I | WAN LED Programmable Indicator 0/Bank 0 Size Bit 0. | #### Note: 1. Gnd = Ground. P = Power supply. I = Input. O = Output. I/O = Bidirectional. | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | |----------------------------------------------------|-------------------|------------------------------------------------|----------------------------------------------|--| | 120 | L4LED1/<br>DBGAD7 | 0 | LAN Port 4 LED Programmable Indicator 1. | | | 121 | L4LED0/<br>DBGAD6 | 0 | LAN Port 4 LED Programmable Indicator 0. | | | 122 | L3LED1/<br>DBGAD5 | 0 | LAN Port 3 LED Programmable Indicator 1. | | | 123 | L3LED0/<br>DBGAD4 | 0 | LAN Port 3 LED Programmable Indicator 0. | | | 124 | L2LED1/<br>DBGAD3 | 0 | LAN Port 2 LED Programmable Indicator 0. | | | 125 | L2LED0/<br>DBGAD2 | 0 | LAN Port 2 LED Programmable Indicator 0. | | | 126 | L1LED1/<br>DBGAD1 | 0 | LAN Port 1 LED Programmable Indicator 1. | | | 127 | L1LED0/<br>DBGAD0 | 0 | LAN Port 1 LED Programmable Indicator 0. | | | 128 | VDD-CORE | Р | 1.8V Digital Core V <sub>DD</sub> . | | | 129 | VSS-CORE | Gnd | Digital Core V <sub>SS</sub> . | | | 130 | TEST4 | NC | This pin must be left as no connect. | | | 131 | TEST5 | NC | This pin must be left as no connect. | | | 132 | TEST6 | NC | This pin must be left as no connect. | | | 133 | TEST7 | NC | This pin must be left as no connect. | | | 134 | TEST8 | NC | This pin must be left as no connect. | | | 135 | TEST9 | NC | This pin must be left as no connect. | | | 136 | TEST10 | NC | This pin must be left as no connect. | | | 137 | VDD-IO | Р | 3.3V digital I/O Circuitry V <sub>DD</sub> . | | | 138 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | | | 139 | TEST11 | NC | This pin must be left as no connect. | | | 140 | TEST12 | NC | This pin must be left as no connect. | | | 141 | TEST13 | NC | This pin must be left as no connect. | | | 142 | TEST14 | NC | This pin must be left as no connect. | | | 143 | TEST15 | NC | This pin must be left as no connect. | | | 144 | TEST16 | TEST16 NC This pin must be left as no connect. | | | | 145 | TEST17 | 7 NC This pin must be left as no connect. | | | | 146 TEST18 NC This pin must be left as no connect. | | This pin must be left as no connect. | | | ### Note: 1. Gnd = Ground. P = Power supply. O = Output. NC = No connect. | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | |------------|------------------|---------------------|-------------------------------------------------------------------------------------|--| | 147 | TEST19 | NC | This pin must be left as no connect. | | | 148 | RESETN | I | KS8695X Chip Reset. Active Low. | | | 149 | TEST2 | I | PHY Test Pin (factory test signal). | | | 150 | XCLK1 | I | External Clock In. | | | 151 | XCLK2 | I | External Clock In (negative polarity). | | | 152 | VDDA-PLL | Р | 1.8V Analog V <sub>DD</sub> for PLL. | | | 153 | GNDA | Gnd | Analog Ground. | | | 154 | VDDAR | Р | 1.8V Analog V <sub>DD.</sub> | | | 155 | GNDA | Gnd | Analog Ground. | | | 156 | GNDA | Gnd | Analog Ground. | | | 157 | VDDAR | Р | 1.8V Analog V <sub>DD.</sub> | | | 158 | WANFXSD/<br>DOUT | I/O | WAN Fiber Signal Detect/DOUT:Factory Analog Test Mode. | | | 159 | WANRXP | I | WAN PHY Receive Signal + (differential). | | | 160 | WANRXM | I | WAN PHY Receive Signal – (differential). | | | 161 | GNDA | Gnd | Analog Ground. | | | 162 | WANTXM | 0 | WAN PHY Transmit Signal – (differential). | | | 163 | WANTXP | 0 | WAN PHY Transmit Signal + (differential). | | | 164 | GNDA | Gnd | Analog Ground. | | | 165 | LANRXP1 | I | LAN Port 1 PHY Receive Signal + (differential). | | | 166 | LANRXM1 | I | LAN Port 1 PHY Receive Signal – (differential). | | | 167 | GNDA | Gnd | Analog Ground. | | | 168 | LANTXM1 | 0 | LAN Port 1 PHY Transmit Signal – (differential). | | | 169 | LANTXP1 | 0 | LAN Port 1 PHY Transmit Signal + (differential). | | | 170 | VDDAR | Р | 1.8V Analog V <sub>DD.</sub> | | | 171 | GNDA | Gnd | Analog Ground. | | | 172 | ISET | I | Set PHY Transmit Output Current. Connect to Ground with 3.01k $\Omega$ 1% Resistor. | | | 173 | VDDAT | Р | 2.5/3.3V Analog V <sub>DD.</sub> | | | 174 | LANRXP2 | I | LAN Port 2 PHY Receive Signal + (differential). | | | 175 | LANRXM2 | I | LAN Port 2 PHY Receive Signal – (differential). | | | 176 | GNDA | Gnd | Analog Ground. | | | 177 | LANTXM2 | 0 | LAN Port 2 PHY Transmit Signal – (differential). | | | 178 | LANTXP2 | 0 | LAN Port 2 PHY Transmit Signal + (differential). | | #### Note: 1. Gnd = Ground. P = Power supply. I = Input. O = Output. I/O = Bidirectional. NC = No connect. | Pin Number | Pin Name | Type <sup>(1)</sup> | Pin Function | | |------------|------------|---------------------|-----------------------------------------------------|--| | 179 | VDDAT | Р | 2.5V/3.3V Analog V <sub>DD</sub> . | | | 180 | LANRXP3 | I | LAN Port 3 PHY Receive Signal + (differential). | | | 181 | LANRXM3 | I | LAN Port 3 PHY Receive Signal – (differential). | | | 182 | GNDA | Gnd | Analog Ground. | | | 183 | LANTXM3 | 0 | LAN Port 3 PHY Transmit Signal – (differential). | | | 184 | LANTXP3 | 0 | LAN Port 3 PHY Transmit Signal + (differential). | | | 185 | GNDA | Gnd | Analog Ground. | | | 186 | VDDAR | Р | 1.8V Analog V <sub>DD</sub> . | | | 187 | LANRXP4 | I | LAN Port 4 PHY Receive Signal + (differential). | | | 188 | LANRXM4 | I | LAN Port 4 PHY Receive Signal – (differential). | | | 189 | GNDA | Gnd | Analog Ground. | | | 190 | LANTXM4 | 0 | LAN Port 4 PHY Transmit Signal – (differential). | | | 191 | LANTXP4 | 0 | LAN Port 4 PHY Transmit Signal + (differential). | | | 192 | GNDA | Gnd | Analog Ground. | | | 193 | VDDAR | Р | 1.8V Analog V <sub>DD</sub> . | | | 194 | GNDA | Gnd | Analog Ground. | | | 195 | VDDAR | Р | 1.8V Analog V <sub>DD</sub> . | | | 196 | GNDA | Gnd | Analog Ground. | | | 197 | TEST1 | I | PHY Test Pin (factory test signal). | | | 198 | ADDR19 | 0 | Address Bit. | | | 199 | ADDR18 | 0 | Address Bit. | | | 200 | ADDR17 | 0 | Address Bit. | | | 201 | ADDR16 | 0 | Address Bit. | | | 202 | ADDR15 | 0 | Address Bit. | | | 203 | ADDR14 | 0 | Address Bit. | | | 204 | ADDR13 | 0 | Address Bit. | | | 205 | ADDR21/BA1 | 0 | Address Bit/Bank Address bit 1 for SDRAM Interface. | | | 206 | ADDR20/BA0 | 0 | Address Bit/Bank Address bit 0 for SDRAM Interface. | | | 207 | ADDR12 | 0 | Address Bit. | | | 208 | ADDR11 | 0 | Address Bit. | | #### Note: 1. Gnd = Ground. P = Power supply. I = Input. O = Output. # **Pin Configuration** ### **Functional Description** #### Introduction The CENTAUR KS8695X is a cost-effective, high-performance router-on-a-chip solution for Ethernet-based systems. It integrates a powerful processor with a 5-port switch that consists of five MAC units, five physical layer transceivers (PHYs), DMA engines, and hardware protocol engines for CPU off loading. The KS8695X is built around the 16/32-bit ARM922T RISC processor. The ARM922T is a scalable, high-performance, microprocessor developed for highly integrated system-on-a-chip applications. The KS8695X offers an 8KB I-cache and an 8KB D-cache to reduce memory access latency for high-performance applications. There are also SDRAM, SRAM, and ROM interfaces with configurable bus speeds and data width. The KS8695X provides external I/O interfaces, a UART interface, ageneral purpose I/O, a JTAG debugging port, an internal interrupt controller, and internal timers. The KS8695X contains independent DMA engines for the WAN and LAN. Each of the independent DMA engines supports burst mode as well as little-endian byte ordering for memory buffers and descriptors. Each DMA engine contains one 3KB receive FIFO and one 3KB transmit FIFO to ensure back-to-back packet reception and no under-runs on packet transmission. An integrated switch provides hardware support for some of the most desirable Layer 2 features such as port-based VLAN, QoS/CoS packet prioritization, IGMP snooping, and Spanning Tree Protocol. The switch contains a 16Kx32 SRAM on-chip memory for frame buffering. The embedded frame buffer memory is designed with a 1.4Gbps on-chip memory bus. This allows the KS8695X to perform full non-blocking frame switching and/or routing. There are five MAC units in the KS8695X: four are for LAN and one is for the WAN. Connected to the LAN and WAN MACs are five 10/100 PHYs. These PHYs use Micrel's patented low-power analog PHY technology to achieve increased performance. The PHY units also support the auto MDI/MDI-X feature. The LAN PHYs support 10BASE-T and 100BASE-TX operation as per the IEEE802.3 standard. The WAN PHY supports 10BASE-T, 100BASE-TX, and 100BASE-FX operation. The KS8695X combines proven PHY, MAC, and switch technology with protocol and DMA engines, and the powerful ARM922T processor to create a solution that saves BOM costs, board real-estate, and design time while providing outstanding performance for a variety of router applications. #### **CPU Features** - 166MHz ARM922T RISC processor core - On-chip AMBA bus 2.0 interfaces - 16-bit thumb programming to relax memory requirement - · 8KB I-cache and 8KB D-cache - Little-endian mode supported - · Configurable memory management unit - · Supports reduced CPU and system clock speed for power saving #### **Advanced Memory Controller Features** - Supports glueless connection to two banks of ROM/SRAM/FLASH memory with programmable 8/16/32 bit data bus and programmable access timing - Supports glueless connection to two SDRAM banks with programmable 8/16/32 bit data bus and programmable RAS/CAS latency - Supports three external I/O banks with programmable 8/16/32 bit data bus and programmable access timing - Programmable system clock speed for power management #### **Direct Memory Access (DMA) Engines** - Independent MAC DMA engine with programmable burst mode for WAN port - Independent MAC DMA engine with programmable burst mode for LAN ports - Supports little-endian byte ordering for memory buffers and descriptors - Contains large independent receive and transmit FIFOs (3KB receive/3KB transmit) for back-to-back packet receive, and guaranteed no under-run packet transmit - · Data alignment logic and scatter gather capability #### **XceleRouter Technology** - Supports IPv4 IP header/TCP/UDP Packet checksum generation for host CPU off loading - Supports IPv4 packet filtering based on checksum errors #### **Switch Engine** - 5-port 10/100 Integrated switch with one WAN and four LAN physical layer transceivers - 16Kx32 on-chip SRAM for frame buffering - 1.4Gbps on-chip memory bandwidth for wire-speed frame switching - 10Mbps, 100Mbps modes of operations for both full and half duplex - Supports port-based VLAN - Support DiffServ priority, IEEE 802.1p-based priority or port-based priority - Integrated address look-up engine, supports 1K absolute MAC addresses - · Automatic address learning, address aging, and address migration - · Broadcast storm protection - Full-duplex IEEE 802.3x flow control - Half-duplex back pressure flow control - · Supports IGMP snooping - · Spanning Tree Protocol support #### **Network Interface** - · Features five MAC units and five PHY units - Supports 10BASE-T and 100BASE-TX on all LAN ports and WAN port. Also supports 100BASE-FX on WAN port - · Supports automatic CRC generation and checking - · Supports automatic error packet discard - Supports IEEE 802.3 auto-negotiation algorithm of full-duplex and half-duplex operation for 10Mbps and 100Mbps - Supports full-/half-duplex operation on PHY interfaces - Fully compliant with IEEE 802.3 Ethernet standards - IEEE 802.3 full-duplex flow control and half-duplex backpressure collision flow control - Supports MDI/MDI-X auto-crossover #### **Peripherals** - Twenty-eight interrupt sources, including four external interrupt sources - · Normal or fast interrupt mode (IRQ, FIQ) supported - Prioritized interrupt handling - Eight programmable general purpose I/O. Pins individually configurable to input, output, or I/O mode for dedicated signals - Two programmable 32-bit timers with watchdog timer capability - High-speed UART interface up to 115kbps #### Other Features - Integrated PLL to generate CPU and system clocks - JTAG development interface for ICE connection - 208-pin PQFP # **Signal Description** #### **System Level Hardware Interfaces** Figure 2. System Level Interfaces At the system level the KS8695X features the following interfaces: - Clock interface for crystal or external oscillator - JTAG development interface - One WAN Ethernet physical interface - Four LAN Ethernet physical interfaces - PHY LED drivers - One high-speed UART interface - Eight GPIO pins - · Advanced memory interface - Programmable synchronous bus rate - Programmable asynchronous interface timing - Independently programmable data bus width for static and synchronous memory - Glueless connection to SDRAM - Glueless connection to flash memory or ROM - Factory test - · Power and ground #### **Configuration Pins** The following pins are sampled as input during reset. | Configuration | Pin Name | Pin # | Setting | |------------------------|-----------------|----------|--------------------------------------------------------------------------------------------| | Bank0 Flash Data Width | B0SIZE[1:0] | 118, 119 | '00'= reserved '01' = byte wide '10' = half word wide (16 bits) '11' = word wide (32 bits) | | WRSTO Polarity | EROEN/WRSTPLS | 85 | '0' = active high '1' = active low | | CPU Clock Select | URTSN/CPUCLKSEL | 96 | '0' = normal mode (PLL) '1' = bypass internal PLL | **Table 1. Configuration Pins** #### Reset The KS8695X has a single reset input that can be driven by a system reset circuit or a simple power on reset circuit. The KS8695X also features a reset output (WRSTO) that can be used to reset other devices in the system. WRSTO can be configured as either an active high reset or an active low reset through a strap-in option on pin 85 as shown in Table 1. The KS8695X also has a built in watchdog timer. Once the user programs the watchdog timer and the timer setting expires, the KS8695X will reset itself and also assert WRSTO to reset the other devices in the system. Figure 3 shows a typical system that uses the KS8695X WRSTO as the system reset. Figure 3. Example of a Reset Circuit #### **System Clock** The clock to the KS8695X can be supplied by either a 25MHz ±50ppm crystal or by an oscillator. If an oscillator is used it shall be connected to the X1 input (pin 150) on the KS8695X. If a crystal is used, it shall be connected with a circuit like the one shown below. The 25MHz input clock is used by an internal PLL to generate the programmable SDOCLK. SDOCLK is the system clock, and can be programmed from 25MHz to 125MHz using system clock and bus control register at offset 0x0004. The CPUCLKSEL strap-in option on pin 96 needs to be pulled low for normal operation. Figure 4. Typical Clock Circuit # **Signal Descriptions by Group** #### **Clock and Reset Pins** | Pin | Name | I/O Type <sup>(1)</sup> | Description | |-----|---------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 150 | XCLK1/<br>CPUCLK | _ | External Clock In. This signal is used as the source clock for the transmit clock of the internal MAC and PHY. The clock frequency should be 25MHz ±50ppm. The XCLK1 signal is also used as the reference clock signal for the internal PLL togenerate the 125MHz internal system clock. CPUCLK: factory clock test input when the internal PLL is disabled (factory test signal). | | 151 | XCLK2 | I | External Clock In. Used with XCLK1 pin when another polarity of crystal is needed. This is unused for a normal clock input. | | 96 | URTSN/<br>CPUCLKSEL | O/I | Normal Mode: UART request to send. Active low output. During reset: CPU clock select. Select CPU clock source. CPUCLKSEL=0 (normal mode), the internal PLL clock output is used as the CPU clock source. CPUCLKSEL=1 (factory test signal): the external clock to the CPUCLK pin is used as the internal CPU clock source. | | 148 | RESETN | I | KS8695X chip reset. Active low input asserted for at least 256 system clock (40ns) cycles to reset the KS8695X. When in the reset state, all the output pins are tristated and all open drain signals are floating. | | 83 | WRSTO | 0 | Watchdog timer reset output. This signal is asserted for at least 200ms if RESETN is asserted or when the internal watchdog timer expires. | | 85 | EROEN/<br>WRSTPLS | O/I | Normal Mode: ROM/SRAM/FLASH and External I/O output enable. Active low. When asserted, this signal controls the output enable port of the specified device. During reset: Watchdog timer reset polarity setting. WRSTPLS=0, Active high; WRSTPLS=1, Active low. No default. | ### **JTAG Interface Pins** | Pin | Name | I/O Type <sup>(1)</sup> | Description | |-----|-------|-------------------------|------------------------------| | 110 | TCK | I | JTAG test clock. | | 111 | TMS | I | JTAG test mode select. | | 112 | TDI | I | JTAG test data in. | | 113 | TDO | 0 | JTAG test data out. | | 114 | TRSTN | ĺ | JTAG test reset. Active low. | # **WAN Ethernet Physical Interface Pins** | Pin | Name | I/O Type <sup>(1)</sup> | Description | |-----|------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 159 | WANRXP | I | WAN PHY receive signal + (differential). | | 160 | WANRXM | I | WAN PHY receive signal – (differential). | | 162 | WANTXM | 0 | WAN PHY transmit signal – (differential). | | 163 | WANTXP | 0 | WAN PHY transmit signal + (differential). | | 158 | WANFXSD/<br>DOUT | I/O | WAN fiber signal detect. Signal detect input when the WAN port is operated in 100BASE-FX 100Mb fiber mode. DOUT:factory analog test mode. | #### Note: 1. I = Input. O = Output. I/O = Bidirectional. # **LAN Ethernet Physical Interface Pins** | Pin | Name | I/O Type <sup>(1)</sup> | Description | |--------------------------|-------------|-------------------------|----------------------------------------------------------------------------------| | 187<br>180<br>174<br>165 | LANRXP[4:1] | I | LAN Port[4:1] PHY receive signal + (differential). | | 188<br>181<br>175<br>166 | LANRXM[4:1] | I | LAN Port[4:1] PHY receive signal - (differential). | | 191<br>184<br>178<br>169 | LANTXP[4:1] | 0 | LAN Port[4:1] PHY transmit signal + (differential). | | 190<br>183<br>177<br>168 | LANTXM[4:1] | 0 | LAN Port[4:1] PHY transmit signal - (differential). | | 172 | ISET | I | Set PHY transmit output current. Connect to ground through a 3.01kΩ 1% resistor. | ### **PHY LED Drivers** | | THE LED DIVERS | | | | | | |--------------------------|-------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin | Name | I/O Type <sup>(1)</sup> | Description | | | | | 119 | WLED0/<br>B0SIZE0 | O/I | Normal Mode: WAN LED indicator 0. Programmable via WAN misc. Control register bits [2:0]. '000' = Speed; '001' = Link; '010' = Full/half duplex; '011' = Collision; '100' = TX/RX activity; '101' = Full-duplex collision; '110' = Link/Activity. During reset: Bank 0 Data Access Size. Bank 0 is used for the boot program. B0SIZE[1:0] are used to specify the size of the bank 0 data bus width as follows: '01' = one byte, '10' = half-word, '11' = one word, and '00' = reserved. | | | | | 118 | WLED1/<br>B0SIZE1 | O/I | Normal Mode: WAN LED indicator 1. Programmable via WAN Misc. Control register bits [6:4]. '000' = Speed; '001'= Link; '010' = Full/half duplex; '011' = Collision; '100' = TX/RX activity; '101' = Full-duplex collision; '110' = Link/Activity. During reset: Bank 0 data access size. Bank 0 is used for the boot program. B0SIZE[1:0] are used to specify the size of the bank 0 data bus width as follows: '01'= one byte, '10' = half-word, '11' = one word, and '00' = reserved. | | | | | 121<br>123<br>125<br>127 | L[4:1]LED0 | 0 | LAN Port[4:1] LED indicator 0. Programmable via switch control 0 register bits [27:25]. '000' = Speed; '001' = Link; '010' = Full/half duplex; '011' = Collision; '100' = TX/RX activity; '101' = Full-duplex collision; '110' = Link/Activity. | | | | | 120<br>122<br>124<br>126 | L[4:1]LED1 | 0 | LAN Port[4:1] LED indicator 1. Programmable via switch control 0 register bits [24:22]. '000' = Speed; '001' = Link; '010' = Full/half duplex; '011' = Collision; '100' = TX/RX activity; '101' = Full-duplex collision; '110' = Link/Activity. | | | | #### Note: <sup>1.</sup> I = Input. O = Output. # **UART Pins** | Pin | Name | I/O Type <sup>(1)</sup> | Description | |-----|---------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 92 | URXD | I | UART receive data. | | 94 | UTXD | 0 | UART transmit data. | | 93 | UDTRN/<br>DBGENN | 0 | UART data terminal ready. Active low. Debug enable (factory test signal). | | 95 | UDSRN | I | UART data set ready. Active low. | | 96 | URTSN/<br>CPUCLKSEL | O/I | Normal mode: UART request to send. Active low output. During reset: CPU clock select. Select CPU clock source. CPUCLKSEL=0 (normal mode), the internal PLL clock output is used as the CPU clock source. CPUCLKSEL=1 (factory test signal), the external clock to the CPUCLK pin is used as the internal CPU clock source. | | 97 | UCTSN/<br>BISTEN | I | UART clear to send. BIST enable (factory test signal). | | 98 | UDCDN/<br>SCANEN | I | UART data carrier detect. Scan enable (factory test signal). | | 99 | URIN/<br>TSTRST | I | UART ring indicator. Chip test reset (factory test signal). | # General Purpose I/O Pins | Pin | Name | I/O Type <sup>(1)</sup> | Description | |-----|-----------------|-------------------------|---------------------------------------------------------| | 109 | GPIO0/<br>EINT0 | I/O | General purpose I/O pin/external interrupt request pin. | | 108 | GPIO1/<br>EINT1 | I/O | General purpose I/O pin/external interrupt request pin. | | 107 | GPIO2/<br>EINT2 | I/O | General purpose I/O pin/external interrupt request pin. | | 106 | GPIO3/<br>EINT3 | I/O | General purpose I/O pin/external interrupt request pin. | | 105 | GPIO4/<br>TOUT0 | I/O | General purpose I/O pin/timer 0 output pin. | | 102 | GPIO5/<br>TOUT1 | I/O | General purpose I/O pin/timer 1 output pin. | | 101 | GPIO6 | I/O | General purpose I/O pin. | | 100 | GPIO7 | I/O | General purpose I/O pin. | #### Note: <sup>1.</sup> I = Input. O = Output. I/O = Bidirectional. ### **Resered Pins** | Pin | Name | I/O Type <sup>(1)</sup> | Description | |-----|--------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 84 | TEST3 | NC | The <b>Reserved Pins</b> serve as no connect in order to ensure correct operation of the device. <b>DO NOT</b> connect any signal to these pins. | | 130 | TEST4 | NC | No connect. | | 131 | TEST5 | NC | No connect. | | 132 | TEST6 | NC | No connect. | | 133 | TEST7 | NC | No connect. | | 134 | TEST8 | NC | No connect. | | 135 | TEST9 | NC | No connect. | | 136 | TEST10 | NC | No connect. | | 139 | TEST11 | NC | No connect. | | 140 | TEST12 | NC | No connect. | | 141 | TEST13 | NC | No connect. | | 142 | TEST14 | NC | No connect. | | 143 | TEST15 | NC | No connect. | | 144 | TEST16 | NC | No connect. | | 145 | TEST17 | NC | No connect. | | 146 | TEST18 | NC | No connect. | | 147 | TEST19 | NC | No connect. | # Advanced Memory Interface (SDRAM/ROM/FLASH/SRAM/EXTERNAL I/O) | Pin | Name | I/O Type <sup>(1)</sup> | Description | |------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24 | SDICLK | 1 | SDRAM Clock In: SDRAM clock input for the SDRAM memory controller interface. | | 23 | SDOCLK | 0 | System/SDRAM Clock Out: Output of the internal system clock, it is also used as the clock signal for SDRAM interface. | | 205 | ADDR21/BA1 | 0 | Address Bit 21/Bank Address Input 1: Address bit 21 for asynchronous accesses. Bank Address Input bit 1 for SDRAM accesses. | | 206 | ADDR20/BA0 | 0 | Address Bit 20/Bank Address Input 0: Address bit 20 for asynchronous accesses. Bank Address Input bit 0 for SDRAM accesses. | | 198<br>199<br>200<br>201<br>202<br>203<br>204<br>207<br>208<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | ADDR[19] ADDR[18] ADDR[17] ADDR[16] ADDR[15] ADDR[14] ADDR[13] ADDR[12] ADDR[11] ADDR[10] ADDR[9] ADDR[8] ADDR[7] ADDR[6] ADDR[6] ADDR[6] ADDR[4] ADDR[3] | 0 | Address Bus: The 22-bit address bus (including ADDR[21:20] above) covers 4M word memory space shared by ROM/SRAM/FLASH, SDRAM, and external I/O banks. During the SDRAM cycles, the internal address bus is used to generate RAS and CAS addresses for the SDRAM. The number of column address bits in the SDRAM banks can be programmed from 8 to 11 bits via the SDRAM control registers. ADDR[12:0] are the SDRAM address, and ADDR[21:20] are the SDRAM bank address. During other cycles, the ADDR[21:0] is the byte address of the data transfer. Note: The address pinout non-sequential by design. It is optimized for board level connections to SDRAM. For SDRAM and ROM/SRAM/Flash, connect ADDR[0] to A0 on the memory, ADDR[1] to A1 on the memory, and so forth. Address bit mapping for 8-bit, 16-bit, 32-bit access. For external I/O devices, the system designer must connect address lines | | 13<br>14<br>15 | ADDR[2]<br>ADDR[1]<br>ADDR[0] | | conventionally for 8-bit, 16-bit, and 32-bit access. | #### Note: 1. I = Input. O = Output. NC = No connect. # Advanced Memory Interface (SDRAM/ROM/FLASH/SRAM/EXTERNAL I/O) (continued) | DATA(31) | Pin | Name | I/O Type <sup>(1)</sup> | Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|-------------------------|------------------------------------------------------------------------------------| | 32 DATA[30] 36 DATA[28] 37 DATA[28] 38 DATA[28] 39 30 DATA[28] 30 DATA[28] 30 DATA[18] DATA[18 | 31 | DATA[31] | | External DATA Bus. 32-bit bidirectional data bus for data transfer. KS8695X also | | 33 DATA 29 36 DATA 29 37 DATA 29 38 DATA 29 39 DATA 25 40 DATA 25 40 DATA 25 41 DATA 23 42 DATA 29 45 DATA 29 46 DATA 29 46 DATA 29 47 DATA 29 48 DATA 29 49 DATA 29 49 DATA 39 50 DATA 18 51 DATA 18 55 DATA 18 55 DATA 18 56 DATA 19 57 DATA 19 58 DATA 11 57 DATA 19 58 DATA 11 59 DATA 11 59 DATA 11 50 DATA 19 62 DATA 8 65 DATA 19 65 DATA 19 66 DATA 6 67 DATA 3 70 DATA 3 70 DATA 3 70 DATA 3 70 DATA 2 71 DATA 1 72 DATA 1 72 DATA 1 73 DATA 2 74 DATA 3 75 DATA 3 76 DATA 3 76 DATA 3 77 DATA 3 78 DATA 4 78 DATA 3 79 DATA 3 70 | | | | | | DATA[28] DATA[28] DATA[28] DATA[28] DATA[28] DATA[28] DATA[28] DATA[28] DATA[28] DATA[29] | | | | | | 38 | | | | | | DATA 26 | | | | | | DATA 25 DATA 25 DATA 23 | | | | | | 40 | | | | | | 41 | | | | | | 46 | 41 | | | | | 46 | 42 | DATA[22] | | | | 46 | 45 | | | | | 49 DATA[19] 50 DATA[18] 51 DATA[17] 52 DATA[16] 55 DATA[15] 56 DATA[13] 57 DATA[13] 58 DATA[12] 59 DATA[10] 61 DATA[9] 62 DATA[8] 65 DATA[7] 66 DATA[8] 67 DATA[8] 68 DATA[7] 68 DATA[7] 69 DATA[8] 69 DATA[8] 70 DATA[8] 71 DATA[8] 72 DATA[9] 73 DATA[9] 74 DATA[9] 75 SDCSN[0] 75 SDCSN[0] 75 SDCSN[0] 75 SDCSN[1] 75 SDCSN[2] 76 ECSN[2] 76 ECSN[2] 76 ECSN[2] 76 ECSN[1] 77 SDCSN[1] 78 DATA[11 ODevice Chip Select: Active low. Three external I/O bank are provided for each and xDATA[7:0], XDATA[7:8], XDATA[2:6] and xDATA[3:4], respectively. | 46 | | | | | 50 DATA[18] 51 DATA[17] 52 DATA[16] 55 DATA[15] 56 DATA[13] 58 DATA[13] 58 DATA[12] 59 DATA[10] 61 DATA[9] 62 DATA[8] 65 DATA[7] 66 DATA[8] 65 DATA[7] 66 DATA[8] 67 DATA[8] 69 DATA[8] 69 DATA[8] 69 DATA[2] 71 DATA[9] 72 DATA[1] 72 DATA[1] 73 DATA[1] 74 DATA[1] 75 SDCSN[0] 75 SDCSN[0] 76 SDRAM OBJECT: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. SDRAM Column Address Strobe: Active low. The row address strobe pin for SDRAM. SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. SDCASN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. SDQM[1] SDQM[3] SDQM[6] SDQM[1] SDQM[2] SDQM[3] SDQM[4] SDQM[5] SDQM[5] SDQM[6] SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for rasked during a write cycle. The SDQMO[1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. T5 ECSN[2] C External I/O Device Chip Select: Active low. Three external I/O bank stores up to 16KB. | 49 | | | | | DATA[16] DATA[15] DATA[13] DATA[15] | 50 | | | | | DATA[15] DATA[14] DATA[13] DATA[13] DATA[13] DATA[11] DATA[1] | 51 | DATA[17] | | | | Second S | | DATA[16] | | | | 57 DATA[13] 58 DATA[12] 59 DATA[11] 60 DATA[10] 61 DATA[9] 62 DATA[8] 65 DATA[7] 66 DATA[8] 67 DATA[8] 68 DATA[8] 69 DATA[8] 69 DATA[8] 70 DATA[2] 71 DATA[1] 72 DATA[0] 16 SDCSN[1] 72 SDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 21 SDQM[2] 22 SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM[1] 23 SDQM[1] SDQM[1] SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/11/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 25 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | 55 | DATA[15] | | | | DATA[12] DATA[11] DATA[10] DATA[10] DATA[9] DATA[8] DATA[6] DATA[6] DATA[6] DATA[6] DATA[6] DATA[6] DATA[6] DATA[6] DATA[7] DATA[8] DATA[1] DA | 56 | | | | | 59 DATA[11] 60 DATA[10] 61 DATA[10] 62 DATA[13] 65 DATA[7] 66 DATA[5] 68 DATA[5] 68 DATA[4] 69 DATA[3] 70 DATA[2] 71 DATA[1] 72 DATA[0] 16 SDCSN[0] 17 SDCSN[0] 18 SDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] 28 SDQM[2] 29 SDQM[1] 30 SDQM[0] SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[1] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external I/O Device Chip Select: Active low. Three external I/O banks are provided for external I/O Device Chip Select: Active low. Three external I/O banks are provided for external I/O Device Chip Select: Active low. Three external I/O banks tores up to 16KB. | 57 | DATA[13] | | | | 60 DATA[10] 61 DATA[9] 62 DATA[8] 65 DATA[7] 66 DATA[6] 67 DATA[5] 68 DATA[3] 70 DATA[2] 71 DATA[1] 72 DATA[0] 16 SDCSN[1] O SDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 21 SDQM[3] O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 22 SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM(1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 25 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O banks stores up to 16KB. | | DATA[12] | | | | 61 DATA[9] 62 DATA[8] 65 DATA[7] 66 DATA[6] 67 DATA[6] 67 DATA[5] 68 DATA[4] 69 DATA[3] 70 DATA[2] 71 DATA[1] 72 DATA[0] 16 SDCSN[1] O SDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM[2] 29 SDQM[1] SDQM[1] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM[2] SDQM[1] O SDRAM Data Input/Output Mask: Data input/output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM[0]/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | | | 62 DATA[8] 65 DATA[7] 66 DATA[6] 67 DATA[6] 67 DATA[5] 68 DATA[3] 70 DATA[2] 71 DATA[1] 72 DATA[0] 16 SDCSN[1] O SDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM[12] accepted by SDQM[1] The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | | | 65 DATA[7] 66 DATA[6] 67 DATA[5] 68 DATA[4] 69 DATA[3] 70 DATA[2] 71 DATA[1] 72 DATA[0] 16 SDCSN[0] 17 SDCSN[0] SDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. 30 SDQM[0] The SDQM[0] The SDQM[0] SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM[0] The SDQM[0] The SDQM[0] SDRAM Data Input/Output Mask: Data input/output data are masked during a write cycle. The SDQM[0] The SDQM[0] The SDQM[0] SDRAM Data Input/Output Mask: Data input/output data are masked during a write cycle. The SDQM[0] The SDQM[0] The SDQM[0] SDRAM Data Input/Output Mask: Data input/output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM[0] | | | | | | 66 DATA[6] 67 DATA[5] 68 DATA[4] 69 DATA[3] 70 DATA[2] 71 DATA[1] 72 DATA[0] 16 SDCSN[1] O SDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 28 SDQM[2] SDQM[1] SDQM[1] SDQM is sampled high and is an output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[15:8], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | | | 67 DATA[5] 68 DATA[4] 69 DATA[3] 70 DATA[2] 71 DATA[0] 16 SDCSN[1] O SDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM[2] SDQM[1] SDQM[1] Output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | | | DATA[4] DATA[3] DATA[2] DATA[1] DATA[1] DATA[1] DATA[1] DATA[1] DATA[1] DATA[0] DATA | | | | | | DATA[3] DATA[2] DATA[1] DATA[0] | | | | | | TO DATA[2] T1 DATA[1] T2 DATA[0] 16 SDCSN[1] T3 SDCSN[0] 17 SDCSN[0] 18 SDRASN 19 SDCASN 19 SDCASN 10 SDRAM Column Address Strobe: Active low. The row address strobe pin for SDRAM. 20 SDWEN 20 SDWEN 20 SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] 28 SDQM[2] 29 SDQM[1] 30 SDQM[1] 30 SDQM[0] 50 SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. 51 SDQM[1] 52 SDQM[1] 53 SDQM[1] 54 SDQM[1] 55 SDQM[2] 56 ECSN[2] 57 ECSN[2] 58 SDRAM 59 SDRAM 50 SDRAM Data Input/Output Mask: Data input/output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 60 External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | | | 71 DATA[1] DATA[0] 16 SDCSN[1] O SDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | | | 72DATA[0]OSDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank.18SDRASNOSDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM.19SDCASNOSDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM.20SDWENOSDRAM Write Enable: Active low. The write enable signal for SDRAM.27SDQM[3]OSDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively.75ECSN[2]OExternal I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | | | 16 SDCSN[1] O SDRAM Chip Select: Active low chip select pins for SDRAM. The KS8695X supports up to two SDRAM banks. One SDCSN output is provided for each bank. 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM[2] SDQM[2] SDQM[3] SDQM[1] SDQM[3] SDQM[1] SDQM[3] O SDRAM Data Input/Output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | | | 17SDCSN[0]supports up to two SDRAM banks. One SDCSN output is provided for each bank.18SDRASNOSDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM.19SDCASNOSDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM.20SDWENOSDRAM Write Enable: Active low. The write enable signal for SDRAM.27SDQM[3]OSDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively.75ECSN[2]OExternal I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | | | 18 SDRASN O SDRAM Row Address Strobe: Active low. The row address strobe pin for SDRAM. 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | 0 | | | 19 SDCASN O SDRAM Column Address Strobe: Active low. The column address strobe pin for SDRAM. 20 SDWEN O SDRAM Write Enable: Active low. The write enable signal for SDRAM. 27 SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM[2] SDQM[2] SDQM[3] SDQM[1] SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | _ | | | SDRAM. SDRAM Write Enable: Active low. The write enable signal for SDRAM. SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM[2] SDQM[2] SDQM[3] O SDQM[3] SDQM[1] SDQM[1] SDQM[1] SDQM[1] SDQM[0] SDQM[0] SDQM[0] The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. SDQM[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | · | | SDQM[3] O SDRAM Data Input/Output Mask: Data input/output mask signals for SDRAM. The SDQM[2] SDQM[1] SDQM is sampled high and is an output mask signal for write accesses and an output enable signal for read accesses. Input data are masked during a write cycle. The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. To ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | 19 | SDCASN | O | | | SDQM[2] SDQM[1] SDQM[1] SDQM[0] SDQM[0 | 20 | SDWEN | 0 | SDRAM Write Enable: Active low. The write enable signal for SDRAM. | | 29 SDQM[1] output enable signal for read accesses. Input data are masked during a write cycle. 30 SDQM[0] The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | 0 | | | 30 SDQM[0] The SDQM0/1/2/3 correspond to XDATA[7:0], XDATA[15:8], XDATA[23:16] and XDATA[31:24], respectively. 75 ECSN[2] O External I/O Device Chip Select: Active low. Three external I/O banks are provided for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | | | | XDATA[31:24], respectively. 75 | | | | | | 76 ECSN[1] for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | 30 | SDQM[0] | | | | 76 ECSN[1] for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | 75 | ECSN[2] | 0 | External I/O Device Chip Select: Active low. Three external I/O banks are provided | | 77 ECSN[0] The ECSNx signals indicate which of the three I/O banks is selected. | | ECSN[1] | | for external memory mapped I/O operations. Each I/O bank stores up to 16KB. | | | 77 | ECSN[0] | | The ECSNx signals indicate which of the three I/O banks is selected. | #### Note: I/O = Bidirectional. O = Output. # Advanced Memory Interface (SDRAM/ROM/FLASH/SRAM/EXTERNAL I/O) (continued) | Pin | Name | I/O Type <sup>(1)</sup> | Description | |----------|-----------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 78 | EWAITN | I | External wait: Active low. This signal is asserted when an external I/O device or a ROM/SRAM/FLASH bank needs more access cycles than those defined in the corresponding control register. | | 81<br>82 | RCSN[1]<br>RCSN[0] | 0 | ROM/SRAM/FLASH chip select: Active low. The KS8695X can access up to two external ROM/SRAM/FLASH memory banks. The RCSN pins can be controlled to map the CPU addresses into physical memory banks. | | 85 | EROEN/<br>WRSTPLS | O/I | Normal mode: External I/O and ROM/SRAM/FLASH output enable:Active low. When asserted, this signal controls the output enable port of the specified memory device. | | | | | During reset: Watchdog timer reset polarity setting. WRSTPLS=0, Active low; WRSTPLS = 1, active high. No default. | | 89 | ERWEN0/<br>TESTACK | 0 | External I/O and ROM/SRAM/FLASH write byte enable: Active low. When asserted, the ERWENx controls the byte write enable of the memory device (except SDRAM). ARM CPU test signal (factory test signal). | | 88 | ERWEN1/<br>TESTREQB | 0 | External I/O and ROM/SRAM/FLASH write byte enable: Active low. When asserted, the ERWENx controls the byte write enable of the memory device (except SDRAM). ARM CPU test signal (factory test signal). | | 87 | ERWEN2/<br>TESTREQA | 0 | External I/O and ROM/SRAM/FLASH write byte enable: Active low. When asserted, the ERWENx controls the byte write enable of the memory device except SDRAM). ARM CPU test signal (factory test signal). | | 86 | ERWEN3/<br>TICTESTENN | 0 | External I/O and ROM/SRAM/FLASH write byte enable. Active low. When asserted, the ERWENx controls the byte write enable of the memory device (except SDRAM). ARM CPU test signal (factory test signal). | | 119 | WLED0/<br>B0SIZE0 | O/I | Normal mode: WAN LED indicator 0:Programmable via WAN misc. Control register bits [2:0]. 000 = Speed; 001 = Link; 010 = Full/half duplex; 011 = Collision; 100 = TX/RX activity; 101 = Full-duplex collision; 110 = Link/Activity. During reset: Bank 0 data access size. Bank 0 is used for the boot program. | | | | | B0SiZE[1:0] are used to specify the size of the bank 0 data bus width as follows: '01' = one byte, '10' = half-word, '11' = one word, and '00' = reserved. | | 118 | WLED1/<br>B0SIZE1 | O/I | Normal mode: WAN LED indicator 1:Programmable via WAN Misc. Control register bits [6:4]. 000 = Speed; 001 = Link; 010 = Full/half duplex; 011 = Collision; 100 = TX/RX activity; 101 = Full-duplex collision; 110 = Link/Activity. | | | | | During reset: Bank 0 data access size. Bank 0 is used for the boot program. B0SIZE[1:0] are used to specify the size of the bank 0 data bus width as follows: '01' = one byte, '10' = half-word, '11' = one word, and '00' = reserved. | # **Factory Test Pins** | Pin | Name | I/O Type <sup>(1)</sup> | Description | |-----|--------|-------------------------|-----------------------------------------------------------------| | 117 | TESTEN | I | Chip test enable: (factory test signal), pull down if not used. | | 197 | TEST1 | 1 | PHY test pin: (factory test signal). | | 149 | TEST2 | I | PHY test pin: (factory test signal). | #### Note: 1. I = Input. O = Output. # **Power and Ground Pins** | Pin | Name | I/O Type <sup>(1)</sup> | Description | |-----------------------------------------------------------------|----------|-------------------------|---------------------------------------------------------------------------------------| | 152 | VDDA-PLL | Р | 1.8V analog V <sub>DD</sub> for PLL. | | 173<br>179 | VDDAT | Р | 2.5V/3.3V analog V <sub>DD</sub> . These pins can use voltage of either 2.5V or 3.3V. | | 154<br>157<br>170<br>186<br>193<br>195 | VDDAR | Р | 1.8V analog V <sub>DD</sub> . | | 25<br>43<br>90<br>115<br>128 | VDD-CORE | Р | 1.8V digital core V <sub>DD</sub> . | | 1<br>11<br>21<br>34<br>47<br>53<br>63<br>73<br>79<br>103<br>137 | VDD-IO | Р | 3.3V digital I/O circuitry V <sub>DD</sub> . | | 26<br>44<br>91<br>116<br>129 | VSS-CORE | Gnd | Digital core V <sub>SS</sub> . | | 2<br>12<br>22<br>35<br>48<br>54<br>64<br>74<br>80<br>104<br>138 | VSS-IO | Gnd | Digital I/O V <sub>SS</sub> . | Note: 1. P = Power supply. Gnd = Ground. # **Power and Ground Pins (continued)** | Pin | Name | I/O Type <sup>(1)</sup> | Description | |-----|------|-------------------------|----------------| | 153 | GNDA | Gnd | Analog Ground. | | 155 | | | | | 156 | | | | | 161 | | | | | 164 | | | | | 167 | | | | | 171 | | | | | 176 | | | | | 182 | | | | | 185 | | | | | 189 | | | | | 192 | | | | | 194 | | | | | 196 | | | | #### Note: <sup>1.</sup> Gnd = Ground.