# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# KSZ8795CLX

# Integrated 5-Port 10/100-Managed Ethernet Switch with Gigabit GMII/RGMII and MII/ RMII Interfaces

#### **Target Applications**

- Industrial Ethernet Applications that Employ IEEE 802.3-Compliant MACs. (Ethernet/IP, Profinet, MODBUS TCP, etc.)
- VoIP Phone
- Set-Top/Game Box
- Automotive
- Industrial Control
- IPTV POF
- SOHO Residential Gateway with Full-Wire Speed of Four LAN Ports
- Broadband Gateway/Firewall/VPN
- Integrated DSL/Cable Modem
- Wireless LAN Access Point + Gateway
- Standalone 10/100 Switch
- · Networked Measurement and Control Systems

# Features

- · Management Capabilities
  - The KSZ8795CLX Includes All the Functions of a 10/100BASE-T/TX Switch System Which Combines a Switch Engine, Frame Buffer Management, Address Look-Up Table, Queue Management, MIB Counters, Media Access Controllers (MAC), and PHY Transceivers
  - Non-Blocking Store-and-Forward Switch Fabric Assures Fast Packet Delivery by Utilizing a 1024-Entries Forwarding Table
  - Port Mirroring/Monitoring/Sniffing: Ingress and/or Egress Traffic to Any Port
  - MIB Counters for Fully-Compliant Statistics Gathering (36 Counters per Port)
  - Support Hardware for Port-Based Flush and Freeze Command in MIB Counter.
  - Multiple Loopback of Remote, PHY, and MAC Modes Support for the Diagnostics
  - Rapid Spanning Tree Support (RSTP) for Topology Management and Ring/Linear Recovery
- Robust PHY Ports
  - Four Integrated IEEE 802.3/802.3u-Compliant Ethernet Transceivers Supporting 10BASE-T and 100BASE-TX

- 802.1az EEE Supported
- On-Chip Termination Resistors and Internal Biasing for Differential Pairs to Reduce Power
- HP Auto MDI/MDI-X Crossover Support Eliminates the Need to Differentiate Between Straight or Crossover Cables in Applications
- MAC and GMAC Ports
  - Four Internal Media Access Control (MAC1 to MAC4) Units and One Internal Gigabit Media Access Control (GMAC5) Unit
  - GMII, RGMII, MII or RMII Interfaces Support for the Port 5 GMAC5 with Uplink
  - 2 KByte Jumbo Packet Support
  - Tail Tagging Mode (One Byte Added Before FCS) Support on Port 5 to Inform the Processor in which the Ingress Port Receives the Packet and its Priority
  - Supports Reduced Media Independent Interface (RMII) with 50 MHz Reference Clock Output
  - Supports Media Independent Interface (MII) in Either PHY Mode or MAC Mode on Port 5
  - LinkMD<sup>®</sup> Cable Diagnostic Capabilities for Determining Cable Opens, Shorts, and Length
- · Advanced Switch Capabilities
  - Non-Blocking Store-and-Forward Switch Fabric Assures Fast Packet Delivery by Utilizing 1024 Entry Forwarding Table
  - 64 KB Frame Buffer RAM
  - IEEE 802.1q VLAN Support for up to 128 Active VLAN Groups (Full-Range 4096 of VLAN IDs)
  - IEEE 802.1p/Q Tag Insertion or Removal on a Per Port Basis (Egress)
  - VLAN ID Tag/Untag Options on Per Port Basis
  - Fully Compliant with IEEE 802.3/802.3u Standards
  - IEEE 802.3x Full-Duplex with Force-Mode Option and Half-Duplex Back-Pressure Collision Flow Control
  - IEEE 802.1w Rapid Spanning Tree Protocol Support

- IGMP v1/v2/v3 Snooping for Multicast Packet Filtering
- QoS/CoS Packets Prioritization Support: 802.1p, DiffServ-Based and Re-Mapping of 802.1p Priority Field Per Port Basis on Four Priority Levels
- IPv4/IPv6 QoS Support
- IPV6 Multicast Listener Discovery (MLD) Snooping
- Programmable Rate Limiting at the Ingress and Egress Ports on a Per Port Basis
- Jitter-Free Per Packet Based Rate Limiting Support
- Tail Tag Mode (1 byte Added before FCS) Support on Port 5 to Inform the Processor which Ingress Port Receives the Packet
- Broadcast Storm Protection with Percentage Control (Global and Per Port Basis)
- 1K Entry Forwarding Table with 64 KB Frame Buffer
- 4 Priority Queues with Dynamic Packet Mapping for IEEE 802.1P, IPV4 TOS (DIFF-SERV), IPv6 Traffic Class, etc.
- Supports WoL Using AMD's Magic Packet
- VLAN and Address Filtering
- Supports 802.1x Port-Based Security, Authentication and MAC-Based Authentication via Access Control Lists (ACL)
- Provides Port-Based and Rule-Based ACLs to Support Layer 2 MAC SA/DA Address, Layer 3 IP Address and IP Mask, Layer 4 TCP/UDP Port Number, IP Protocol, TCP Flag and Compensation for the Port Security Filtering
- Ingress and Egress Rate Limit Based on Bit per Second (bps) and Packet-Based Rate Limiting (pps)
- Configuration Registers Access
  - High-Speed SPI (4-Wire, up to 50 MHz) Interface to Access All Internal Registers
  - MII Management (MIIM, MDC/MDIO 2-Wire) Interface to Access All PHY Registers per Clause 22.2.4.5 of the IEEE 802.3 Specification
  - I/O Pin Strapping Facility to Set Certain Register Bits from I/O Pins During Reset Time
  - Control Registers Configurable On-the-Fly
- Power and Power Management
  - Full-Chip Software Power-Down (All Register Values are Not Saved and Strap-In value Will Re-Strap after it Releases the Power-Down)
  - Per-Port Software Power-Down
  - Energy Detect Power-Down (EDPD), which Disables the PHY Transceiver When Cables are Removed

- Supports IEEE P802.3az Energy Efficient Ethernet (EEE) to Reduce Power Consumption in Transceivers in LPI State Even Though Cables are Not Removed
- Dynamic Clock Tree Control to Reduce Clocking in Areas that are Not in Use
- Low Power Consumption without Extra Power Consumption on Transformers
- Voltages: Using External LDO Power Supplies
- Analog V<sub>DDAT</sub> 3.3V or 2.5V
- V<sub>DDIO</sub> Support 3.3V, 2.5V, and 1.8V
- Low 1.2V Voltage for Analog and Digital Core Power
- WoL Support with Configurable Packet Control
- Additional Features
  - Single 25 MHz +50 ppm Reference Clock Requirement
  - Comprehensive Programmable Two-LED Indicator Support for Link, Activity, Full-/Half-Duplex, and 10/100 Speed
- · Packaging and Environmental
  - Commercial Temperature Range: 0°C to +70°C
  - Industrial Temperature Range: –40°C to +85°C
  - Package Available in an 80-Pin LQFP, Lead-Free (RoHS-Compliant) Package
  - Supports Human Body Model (HBM) ESD Rating of 5 kV
  - 0.065 µm CMOS Technology for Lower Power Consumption

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

# **Table of Contents**

| 1.0 Introduction                                                         | 5   |
|--------------------------------------------------------------------------|-----|
| 2.0 Pin Description and Configuration                                    |     |
| 2.0 Pin Description and Configuration         3.0 Functional Description |     |
| 4.0 Device Registers                                                     |     |
| 5.0 Operational Characteristics                                          | 113 |
| 6.0 Electrical Characteristics                                           |     |
| 7.0 Timing Diagrams                                                      | 116 |
| 7.0 Timing Diagrams                                                      | 126 |
| 9.0 Selection of Isolation Transformer                                   | 127 |
| 10.0 Selection of Reference Crystal                                      | 127 |
| 11.0 Package Outlines                                                    | 128 |
| Appendix A: Data Sheet Revision History                                  |     |
| The Microchip Web Site                                                   | 130 |
| Customer Change Notification Service                                     |     |
| Customer Support                                                         | 130 |
| Product Identification System                                            | 131 |

# 1.0 INTRODUCTION

#### 1.1 General Description

The KSZ8795CLX is a highly integrated, Layer 2-managed, 5-port switch with numerous features designed to reduce system cost. It is intended for cost-sensitive applications requiring four 10/100 Mbps copper ports and one 10/100/ 1000 Mbps Gigabit uplink port. The KSZ8795CLX incorporates a small package outline, lowest power consumption with internal biasing, and on-chip termination. Its extensive features set includes enhanced power management, programmable rate limiting and priority ratio, tagged and port-based VLAN, port-based security and ACL rule-based packet filtering technology, quality-of-service (QoS) priority with four queues, management interfaces, enhanced MIB counters, high-performance memory bandwidth, and a shared memory-based switch fabric with non-blocking support. The KSZ8795CLX provides support for multiple CPU data interfaces to effectively address both current and emerging fast Ethernet and Gigabit Ethernet applications where the port 5 GMAC can be configured to any of GMII, RGMII, MII and RMII modes.

The KSZ8795CLX is built upon industry-leading Ethernet analog and digital technology, with features designed to offload host processing and streamline the overall design.

- · Four integrated 10/100BASE-T/TX MAC/PHYs
- · One integrated 10/100/1000BASE-T/TX GMAC with selectable GMII, RGMII, MII, and RMII interfaces
- Small 80-pin LQFP package

A robust assortment of power-management features including Energy Efficient Ethernet (EEE), PME, and Wake-on-LAN (WoL) have been designed-in to satisfy energy-efficient environments.

KSZ8795CLX supports two management interface modes of SPI and MIIM only, SPI access all registers, MIIM mode access all PHYs registers through MDC/MDIO interface.



# FIGURE 1-1: FUNCTIONAL BLOCK DIAGRAM

# 2.0 PIN DESCRIPTION AND CONFIGURATION



FIGURE 2-1: 80-LQFP PIN ASSIGNMENT (TOP VIEW)

| TABLE 2-1: SIGNALS - KSZ8795CL | LE 2-1: | SIGNALS - | KSZ8795CL |
|--------------------------------|---------|-----------|-----------|
|--------------------------------|---------|-----------|-----------|

| Pin<br>Number | Pin<br>Name | Type<br>Note 2-1 | Port                                                                                                                                                                                                                                                                  | Description                                                                                            |
|---------------|-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| 1             | VDD12A      | Р                | _                                                                                                                                                                                                                                                                     | 1.2V Core Power                                                                                        |
| 2             | VDDAT       | Р                | _                                                                                                                                                                                                                                                                     | 3.3V or 2.5V Analog Power.                                                                             |
| 3             | GNDA        | GND              |                                                                                                                                                                                                                                                                       | Analog Ground.                                                                                         |
| 4             | RXP1        | I                | 1                                                                                                                                                                                                                                                                     | Port 1 Physical Receive Signal + (Differential).                                                       |
| 5             | RXM1        | I                | 1 Port 1 Physical Receive Signal - (Differential).                                                                                                                                                                                                                    |                                                                                                        |
| 6             | TXP1        | 0                | 1                                                                                                                                                                                                                                                                     | Port 1 Physical Transmit Signal + (Differential).                                                      |
| 7             | TXM1        | 0                | 1 Port 1 Physical Transmit Signal - (Differential).                                                                                                                                                                                                                   |                                                                                                        |
| 8             | RXP2        | I                | 2 Port 2 Physical Receive Signal + (Differential).                                                                                                                                                                                                                    |                                                                                                        |
| 9             | RXM2        | I                | 2 Port 2 Physical Receive Signal - (Differential).                                                                                                                                                                                                                    |                                                                                                        |
| 10            | TXP2        | 0                | 2 Port 2 Physical Transmit Signal + (Differential).                                                                                                                                                                                                                   |                                                                                                        |
| 11            | TXM2        | 0                | 2                                                                                                                                                                                                                                                                     | Port 2 Physical Transmit Signal - (Differential).                                                      |
| 12            | VDDAT       | Р                |                                                                                                                                                                                                                                                                       | 3.3V or 2.5V Analog Power.                                                                             |
| 13            | RXP3        | I                | 3                                                                                                                                                                                                                                                                     | Port 3 Physical Receive Signal + (Differential).                                                       |
| 14            | RXM3        | I                | 3                                                                                                                                                                                                                                                                     | Port 3 Physical Receive Signal - (Differential).                                                       |
| 15            | TXP3        | 0                | 3                                                                                                                                                                                                                                                                     | Port 3 Physical Transmit Signal + (Differential).                                                      |
| 16            | TXM3        | 0                | 3                                                                                                                                                                                                                                                                     | Port 3 Physical Transmit Signal – (Differential).                                                      |
| 17            | RXP4        | I                | 4                                                                                                                                                                                                                                                                     | Port 4 Physical Receive Signal + (Differential).                                                       |
| 18            | RXM4        | I                | 4                                                                                                                                                                                                                                                                     | Port 4 Physical Receive Signal - (Differential).                                                       |
| 19            | TXP4        | 0                | 4                                                                                                                                                                                                                                                                     | Port 4 Physical Transmit Signal + (Differential).                                                      |
| 20            | TXM4        | 0                | 4                                                                                                                                                                                                                                                                     | Port 4 Physical Transmit Signal - (Differential).                                                      |
| 21            | GNDA        | GND              | _                                                                                                                                                                                                                                                                     | Analog Ground.                                                                                         |
| 22            | NC          | NC               | — No Connect.                                                                                                                                                                                                                                                         |                                                                                                        |
| 23            | INTR_N      | Ори              | Interrupt: Active-Low. This pin is open-drain output pin.     Note: An external pull-up resistor is needed or     when it is in use.                                                                                                                                  |                                                                                                        |
| 24            | LED3_1      | lpu/O            | 3 Port 3 LED Indicator 1:<br>See Global Register 11 bits [5:4] for details.<br>Strap Option: Switch Port 5 GMAC5 interface mode select<br>LED3[1:0]<br>00 = MII for SW5-MII<br>01 = RMII for SW5-RMII<br>10 = GMII for SW5-GMII<br>11 = RGMII for SW5-RGMII (Default) |                                                                                                        |
| 25            | LED3_0      | lpu/O            | 3                                                                                                                                                                                                                                                                     | Port 3 LED Indicator 0:<br>See Global Register 11 bits [5:4] for details.<br>Strap Option: See LED3_1. |

# TABLE 2-1: SIGNALS - KSZ8795CLX (CONTINUED)

| Pin<br>Number | Pin<br>Name                | Type<br>Note 2-1 | Port                                                                                                                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                                                                                                              |  |
|---------------|----------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 26            | VDD12D                     | Р                | —                                                                                                                                                                                                                                                                                                                     | 1.2V Core Power.                                                                                                                                                                                                                                                                                                                         |  |
| 27            | GNDD                       | GND              | _                                                                                                                                                                                                                                                                                                                     | Digital Ground.                                                                                                                                                                                                                                                                                                                          |  |
| 28            | LED4_1                     | lpu/O            | 4                                                                                                                                                                                                                                                                                                                     | Port 4 LED Indicator 1:<br>See Global Register 11 bits [5:4] for details.                                                                                                                                                                                                                                                                |  |
| 29            | TXEN5/<br>TXD5_CTL         | lpd              | 5 GMII/MII/RMII: Port 5 Switch transmit enable.<br>RGMII: Transmit data control.                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                          |  |
| 30            | TXD5_0                     | lpd              | 5 GMII/RGMII/MII/RMII: Port 5 switch transmit Bit[0].                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                          |  |
| 31            | LED4_0                     | lpu/O            | 4 Port 4 LED Indicator 0:<br>See Global Register 11 bits [5:4] for details.                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                          |  |
| 32            | TXD5_1                     | lpd              | 5                                                                                                                                                                                                                                                                                                                     | GMII/RGMII/MII/RMII: Port 5 switch transmit Bit[1].                                                                                                                                                                                                                                                                                      |  |
| 33            | GNDD                       | GND              | —                                                                                                                                                                                                                                                                                                                     | — Digital Ground.                                                                                                                                                                                                                                                                                                                        |  |
| 34            | VDDIO                      | Р                | —                                                                                                                                                                                                                                                                                                                     | 3.3V, 2.5V, or 1.8V digital VDD for digital I/O circuitry.                                                                                                                                                                                                                                                                               |  |
| 35            | TXD5_2                     | lpd              | 5 GMII/RGMII/MII: Port 5 switch transmit Bit[2].<br>RMII: No connection.                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                          |  |
| 36            | TXD5_3                     | lpd              | 5                                                                                                                                                                                                                                                                                                                     | GMII/RGMII/MII: Port 5 switch transmit Bit[3].<br>RMII: No connection.                                                                                                                                                                                                                                                                   |  |
| 37            | TXER5                      | lpd              | 5                                                                                                                                                                                                                                                                                                                     | GMII/MII: Port 5 switch transmit error.<br>RGMII/RMII: No connection.                                                                                                                                                                                                                                                                    |  |
| 38            | TXD5_4                     | lpd              | 5                                                                                                                                                                                                                                                                                                                     | GMII: Port 5 switch transmit Bit[4].<br>RGMII/MII/RMII: No connection.                                                                                                                                                                                                                                                                   |  |
| 39            | TXD5_5                     | lpd              | 5                                                                                                                                                                                                                                                                                                                     | GMII: Port 5 switch transmit Bit[5].<br>RGMII/MII/RMII: No connection.                                                                                                                                                                                                                                                                   |  |
| 40            | TXD5_6                     | lpd              | 5                                                                                                                                                                                                                                                                                                                     | GMII: Port 5 switch transmit Bit[6].<br>RGMII/MII/RMII: No connection.                                                                                                                                                                                                                                                                   |  |
| 41            | TXD5_7                     | lpd              | 5                                                                                                                                                                                                                                                                                                                     | GMII: Port 5 Switch transmit Bit[7].<br>RGMII/MII/RMII: No connection.                                                                                                                                                                                                                                                                   |  |
| 42            | VDD12D                     | Р                | — 1.2V Core Power.                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                          |  |
| 43            | TXC5/<br>REFCLKI/<br>GTXC5 | I/O              | <ul> <li>Port 5 Switch GMAC5 Clock Pin:<br/>MII: 2.5/25 MHz clock, PHY mode is output, MAC mode is in<br/>RMII: Input for receiving 50 MHz clock in normal mode<br/>GMII: Input 125 MHz clock for the transmit<br/>RGMII: Input 125 MHz clock with falling and rising edge to b<br/>data for the transmit.</li> </ul> |                                                                                                                                                                                                                                                                                                                                          |  |
| 44            | RXC5/<br>GRXC5             | I/O              | 5                                                                                                                                                                                                                                                                                                                     | Port 5 Switch GMAC5 Clock Pin:<br>MII: 2.5/25 MHz clock, PHY mode is output, MAC mode is input.<br>RMII: Output 50 MHz reference clock for the receiving/transmit<br>in the clock mode.<br>GMII: Output 125 MHz clock for the receiving.<br>RGMII: Output 125 MHz clock with falling and rising edge to<br>latch data for the receiving. |  |

| Pin<br>Number | Pin<br>Name                   | Type<br>Note 2-1 | Port                                                                                                                                                                                                                                                                                                                                      | Description                                                                    |
|---------------|-------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| 45            | RXD5_0                        | Ipd/O            | 5                                                                                                                                                                                                                                                                                                                                         | GMII/RGMII/MII/RMII: Port 5 Switch receive Bit[0].                             |
| 46            | RXD5_1                        | Ipd/O            | 5                                                                                                                                                                                                                                                                                                                                         | GMII/RGMII/MII/RMII: Port 5 Switch receive Bit[1].                             |
| 47            | GNDD                          | GND              | —                                                                                                                                                                                                                                                                                                                                         | Digital Ground.                                                                |
| 48            | VDDIO                         | Р                | — 3.3V, 2.5V, or 1.8V digital VDD for digital I/O circuitry.                                                                                                                                                                                                                                                                              |                                                                                |
| 49            | RXD5_2                        | lpd/O            | 5 GMII/RGMII/MII: Port 5 Switch receive Bit[2].<br>RMII: No connection                                                                                                                                                                                                                                                                    |                                                                                |
| 50            | RXD5_3                        | lpd/O            | 5 GMII/RGMII/MII: Port 5 Switch receive Bit[3].<br>RMII: No connection                                                                                                                                                                                                                                                                    |                                                                                |
| 51            | RXDV5/<br>CRSDV5/<br>RXD5_CTL | lpd/O            | 5 GMII/MII: RXDV5 is for Port 5 switch GMII/MII receive data<br>valid.<br>RMII: CRSDV5 is for Port 5 RMII carrier sense/receive data<br>valid output.<br>RGMII: RXD5_CTL is for Port 5 RGMII receive data control                                                                                                                         |                                                                                |
| 52            | RXER5                         | lpd/O            | 5                                                                                                                                                                                                                                                                                                                                         | GMII/MII: Port 5 Switch receive error.<br>RGMII/RMII: No connection.           |
| 53            | CRS5                          | Ipd/O            | 5                                                                                                                                                                                                                                                                                                                                         | GMII/MII: Port 5 Switch MII modes carrier sense.<br>RGMII/RMII: No connection. |
| 54            | COL5                          | Ipd/O            | 5                                                                                                                                                                                                                                                                                                                                         | GMII/MII: Port 5 Switch MII collision detect.<br>RGMII/RMII: No connection.    |
| 55            | REFCLKO                       | lpu/O            | 25 MHz Clock Output (Option)     Controlled by the strap pin LED2_0 and the Global Register 1     Bit[1]. Default is enabled; it is better to disable it if it's not bein     used.                                                                                                                                                       |                                                                                |
| 56            | PME_N                         | I/O              | <ul> <li>Power Management Event<br/>This output signal indicates that a WoL event has been detected<br/>as a result of a wake-up frame being detected. The KSZ8795-<br/>CLX is requesting the system to wake up from low power mode<br/>Its assertion polarity is programmable with the default polarity to<br/>be active-low.</li> </ul> |                                                                                |
| 57            | RXD5_4                        | Ipd/O            | 5                                                                                                                                                                                                                                                                                                                                         | GMII: Port 5 switch receive Bit[4].<br>RGMII/MI/RMII: No connection.           |
| 58            | RXD5_5                        | Ipd/O            | 5                                                                                                                                                                                                                                                                                                                                         | GMII: Port 5 switch receive Bit[5].<br>RGMII/MII/RMII: No connection.          |
| 59            | RXD5_6                        | lpd/O            | 5                                                                                                                                                                                                                                                                                                                                         | GMII: Port 5 switch receive Bit[6].<br>RGMII/MII/RMII: No connection.          |
| 60            | RXD5_7                        | lpd/O            | 5                                                                                                                                                                                                                                                                                                                                         | GMII: Port 5 switch receive Bit[7].<br>RGMII/MII/RMII: No connection.          |
| 61            | GNDD                          | GND              |                                                                                                                                                                                                                                                                                                                                           | Digital Ground.                                                                |

| TABLE 2-1: S | IGNALS - KSZ8795CLX | (CONTINUED) |
|--------------|---------------------|-------------|
|--------------|---------------------|-------------|

# TABLE 2-1: SIGNALS - KSZ8795CLX (CONTINUED)

| Pin<br>Number | Pin<br>Name | Type<br>Note 2-1 | Port | Description                                                                                                                                                                                                                                                                                                                                         |
|---------------|-------------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 62            | LED2_1      | Ipu/O            | 2    | Port 2 LED Indicator 1:<br>See Global Register 11 bits [5:4] for details.<br>Strap Option: Port 5 GMII/MII and RMII mode select<br>When Port 5 is GMII/MII mode:<br>PU = GMII/MII is in GMAC/MAC mode. (Default)<br>PD = GMII/MII is in GPHY/PHY mode.                                                                                              |
|               |             |                  |      | Note: When set GMAC5 GMII to GPHY mode, the CRS<br>and COL pins will change from the input to output.<br>When set MII to PHY mode, the CRS, COL, RXC<br>and TXC pins will change from the input to output.                                                                                                                                          |
|               |             |                  |      | When Port 5 is RMII mode:<br>PU = Clock mode in RMII, using 25MHz OSC clock and provide<br>50 MHz RMII clock from pin RXC5.<br>PD = Normal mode in RMII, the TXC5/REFCLKI5 pin on the<br>port 5 RMII will receive an external 50 MHz clock                                                                                                          |
|               |             |                  |      | <b>Note:</b> Port 5 also can use either an internal or external clock in RMII mode based on this strap pin or the setting of the Register 86 (0x56) bit[7].                                                                                                                                                                                         |
| 63            | LED2_0      | Ipu/O            | 2    | Port 2 LED Indicator 0:<br>See Global Register 11 bits [5:4] for details.<br>Strap Option: REFCLKO enable<br>PU = REFCLK_O (25 MHz) is enabled. (Default)<br>PD = REFCLK_O is disabled.                                                                                                                                                             |
|               |             |                  |      | Note: It is better to disable this 25 MHz clock if not provid-<br>ing an extra 25 MHz clock for the system.                                                                                                                                                                                                                                         |
| 64            | LED1_1      | Ipu/O            | 1    | Port 1 LED Indicator 1:<br>See Global Register 11 bits [5:4] for details.<br>Strap Option: PLL Clock source select<br>PU = Still use 25 MHz clock from XI/XO pin even though it is in<br>Port 5 RMII normal mode.<br>PD = Use external clock from pin TXC5 in Port 5 RMII normal<br>mode.<br>Note: If received clock in Port 5 RMII normal mode has |
|               |             |                  |      | large clock jitter, one can select the 25 MHz crystal/ oscillator as the switch's clock source.                                                                                                                                                                                                                                                     |
| 65            | LED1_0      | Ipu/O            | 1    | Port 1 LED Indicator 0:<br>See Global Register 11 bits [5:4] for details.<br>Strap Option: Speed select in GMII/RGMII<br>PU = 1Gbps in GMII/RGMII.(Default)<br>PD = 10/100Mbps in GMII/RGMII.                                                                                                                                                       |
|               | 05:0        |                  | •    | Note: Programmable through internal registers also.                                                                                                                                                                                                                                                                                                 |
| 66            | SPIQ        | lpd/O            | All  | SPI Serial Data Output in SPI Slave Mode:<br>Strap Option: Serial bus configuration.<br>PD = SPI slave mode.<br>PU = MDC/MDIO mode.                                                                                                                                                                                                                 |
|               |             |                  |      | <b>Note:</b> An external pull-up or pull-down resistor is required.                                                                                                                                                                                                                                                                                 |

| TABLE 2-1: | SIGNALS - KSZ8795CLX ( | (CONTINUED) |
|------------|------------------------|-------------|
|------------|------------------------|-------------|

| Pin<br>Number | Pin<br>Name | Type<br>Note 2-1 | Port                                                                                                                                                                                                                                                                                                 | Description                                                                                                                                        |
|---------------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 67            | SCL_MDC     | lpu              | All                                                                                                                                                                                                                                                                                                  | Clock Input for SPI or MDC/MDIO Interface:<br>Input clock up to 50 MHz in SPI slave mode.<br>Input clock up to 25 MHz in MDC/MDIO for MIIM access. |
| 68            | SDA_MDIO    | lpu/O            | All Data for SPI or MDC/MDIO Interface:<br>Serial data input in SPI slave mode.<br>MDC/MDIO interface data input/output.                                                                                                                                                                             |                                                                                                                                                    |
| 69            | SPIS_N      | lpu              | All SPI Slave Mode Chip Select (Active-Low):<br>SPI data transfer start in SPI slave mode. When SPIS_N is<br>high, the KSZ8795CLX is deselected and SPIQ is held in the<br>high impedance state. A high-to-low transition initiates the SPI<br>data transfer. This pin is active-low.                |                                                                                                                                                    |
| 70            | VDDIO       | Р                | _                                                                                                                                                                                                                                                                                                    | 3.3V, 2.5V or 1.8V digital VDD for digital I/O circuitry.                                                                                          |
| 71            | GNDD        | GND              | _                                                                                                                                                                                                                                                                                                    | Digital Ground.                                                                                                                                    |
| 72            | RST_N       | lpu              | _                                                                                                                                                                                                                                                                                                    | Reset: This active-low signal resets the hardware in the device.<br>See the timing requirements in this section.                                   |
| 73            | VDD12D      | Р                | _                                                                                                                                                                                                                                                                                                    | 1.2V Core Power.                                                                                                                                   |
| 74            | NC          | NC               | _                                                                                                                                                                                                                                                                                                    | No Connect.                                                                                                                                        |
| 75            | ATST        | NC               | _                                                                                                                                                                                                                                                                                                    | No Connect. Factory test pin.                                                                                                                      |
| 76            | VDDAT       | Р                | _                                                                                                                                                                                                                                                                                                    | 3.3V or 2.5V Analog Power.                                                                                                                         |
| 77            | ISET        |                  | <ul> <li>Transmit Output Current Set:</li> <li>This pin configures the physical transmit output current. It should be connected to GND through a 12.4 kΩ 1% resisted</li> </ul>                                                                                                                      |                                                                                                                                                    |
| 78            | GNDA        | GND              | _                                                                                                                                                                                                                                                                                                    | Analog Ground.                                                                                                                                     |
| 79            | XI          | I                | <ul> <li>Crystal Clock Input/Oscillator Input:</li> <li>When using a 25 MHz crystal, this input is connected to one e of the crystal circuit. When using a 3.3V oscillator, this is the input from the oscillator.</li> <li>The crystal or oscillator should have a tolerance of ±50 ppm.</li> </ul> |                                                                                                                                                    |
| 80            | хо          | 0                | —                                                                                                                                                                                                                                                                                                    | Crystal Clock Output:<br>When using a 25 MHz crystal, this output is connected to one<br>end of the crystal circuit.                               |

**Note 2-1** P = power supply; GND = ground; I = input; O = output

I/O = bi-directional

lpu = Input w/internal pull-up.

lpd = Input w/internal pull-down.

Ipd/O = Input w/internal pull-down during reset, output pin otherwise.

Ipu/O = Input w/internal pull-up during reset, output pin otherwise.

OTRI = Output tri-stated.

PU = Strap pin pull-up.

PD = Strap pin pull-down.

NC = No connect or tie-to-ground for this product.

The KSZ8795CLX can function as a managed switch and utilizes strap-in pins to configure the device for different modes. The strap-in pins are configured by using external pull-up/down resistors to create a high or low state on the pins which are sampled during the power-down reset or warm reset. The functions are described in following table.

| Pin Number | Pin Name  | Type<br>(Note 2-2) | Description                                                                                                                                                                                                                                 |  |
|------------|-----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 24, 25     | LED3[1,0] | lpu/O              | Switch Port 5 GMAC5 Interface Mode Select:<br>Strap Option:<br>00 = MII for SW5-MII<br>01 = RMII for SW5-RMII<br>10 = GMII for SW5-GMII<br>11 = RGMII for SW5-RGMII (Default)                                                               |  |
|            |           |                    | Port 5 GMII/MII and RMII Mode Select:<br>Strap Option:<br>When Port 5 is GMII/MII mode:<br>PU = GMII/MII is in GMAC/MAC mode. (Default)<br>PD = GMII/MII is in GPHY/PHY mode.                                                               |  |
| 62         | LED2_1    | lpu/O              | Note: When set GMAC5 GMII to GPHY mode, the CRS and COL pins will change from the input to output. When set MII to PHY mode, the CRS, COL, RXC and TXC pins will change from the input to output.                                           |  |
|            |           |                    | When Port 5 is RMII mode:<br>PU = Clock mode in RMII, using 25 MHz OSC clock and provide<br>50 MHz RMII clock from pin RXC5.<br>PD = Normal mode in RMII, the TXC5/REFCLKI5 pin on the Port 5<br>RMII will receive an external 50 MHz clock |  |
|            |           |                    | <b>Note:</b> Port 5 also can use either an internal or external clock in RMII mode based on this strap pin or the setting of the Register 86 (0x56) bit[7].                                                                                 |  |
| 63         | LED2_0    | lpu/O              | REFCLKO Enable:<br>Strap Option:<br>PU = REFCLK_O (25 MHz) is enabled. (Default)<br>PD = REFCLK_O is disabled.                                                                                                                              |  |
| 64         | LED1_1    | lpu/O              | PLL Clock Source Select:<br>Strap Option:<br>PU = Still use 25 MHz clock from XI/XO pin even though it is in Por<br>5 RMII normal mode.<br>PD = Use external clock from TXC5 pin in Port 5 RMII normal mode                                 |  |
|            |           |                    | <b>Note:</b> If received clock in Port 5 RMII normal mode with bigger clock jitter, still can select to use the 25 MHz crystal/oscillator as switch's clock source.                                                                         |  |
| 65         | LED1_0    | lpu/O              | Port 5 Gigabit Select:<br>Strap Option:<br>PU = 1 Gbps in GMII/RGMII mode (Default)<br>PD = 10/100 Mbps in GMII/RGMII mode.                                                                                                                 |  |
|            |           |                    | <b>Note:</b> Programmable through internal register also                                                                                                                                                                                    |  |

| $\mathbf{ABLE} \mathbf{Z} \cdot \mathbf{Z} \cdot$ | <b>TABLE 2-2</b> : | STRAP-IN OPTIONS - KSZ8795CLX |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------|
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------|

| Pin Number | Pin Name | Type<br>(Note 2-2) |                                                                                                    | Description                                                                                                                                                                                                                                |
|------------|----------|--------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66         | SPIQ     | lpd/O              | Serial Bus Configuration<br>Strap Option:<br>PD = SPI slave mode. (Default)<br>PU = MDC/MDIO mode. |                                                                                                                                                                                                                                            |
|            |          |                    | Note:                                                                                              | An external pull-up or pull-down resistor is requested. If<br>the uplink port is used for the RGMII interface, SPI mode<br>is recommend for setting register 86 (0x56) bits [4:3] for<br>RGMII v2.0; MDC/MDIO mode can't set this feature. |

#### TABLE 2-2: STRAP-IN OPTIONS - KSZ8795CLX (CONTINUED)

**Note 2-2** Ipd/O = Input w/internal pull-down during reset, output pin otherwise. Ipu/O = Input w/internal pull-up during reset, output pin otherwise.

# 3.0 FUNCTIONAL DESCRIPTION

The KSZ8795CLX contains four 10/100 physical layer transceivers, four media access control (MAC) units, and one Gigabit media access control (GMAC) unit with an integrated Layer 2-managed switch. The device runs in two modes. The first mode is as a four-port standalone switch and the second is as a five-port switch with fifth port that is provided through a Gigabit media independent interface that supports GMII, RGMII, MII, and RMII. This is useful for implementing an integrated broadband router.

The KSZ8795CLX has the flexibility to reside in a managed mode. In a managed mode, a host processor has complete control of the KSZ8795CLX via the SPI bus, or the MDC/MDIO interface.

On the media side, the KSZ8795CLX supports IEEE 802.3 10BASE-T, 100BASE-TX on all copper ports with Auto- MDI/ MDI-X. The KSZ8795CLX can be used as a fully-managed five-port switch or hooked up to a microprocessor via its SW-GMII/RGMII/RMII interfaces to allow for integrating into a variety of environments.

Physical signal transmission and reception are enhanced through the use of patented analog circuitry and DSP technology that makes the design more efficient and allows for reduced power consumption and smaller die size.

Major enhancements from the KSZ8995 and KS8895 to the KSZ8795CLX include more host interface options such as the GMII and RGMII interfaces, power-saving features such as IEEE 802.1az Energy Efficient Ethernet (EEE), MLD snooping, Wake-on-LAN (WoL), port-based ACL filtering for the port security, enhanced quality-of-service (QoS) priority, rapid spanning tree, IGMP snooping, port mirroring support, and flexible rate limiting.

# 3.1 Physical Layer (PHY)

#### 3.1.1 100BASE-TX TRANSMIT

The 100BASE-TX transmit function performs parallel-to-serial conversion, 4B/5B coding, scrambling, NRZ-to-NRZI conversion, and MLT3 encoding and transmission. The circuit starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125 MHz serial bit stream. The data and control stream is then converted into 4B/5B coding followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output. The output current is set by an external 1% 12.4 k $\Omega$  resistor for the 1:1 transformer ratio. It has a typical rise/fall time of 4 ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot, and timing jitter. The wave-shaped 10BASE-T output is also incorporated into the 100BASE-TX transmitter.

#### 3.1.2 100BASE-TX RECEIVE

The 100BASE-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, descrambling, 4B/5B decoding, and serial-to-parallel conversion. The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Since the amplitude loss and phase distortion is a function of the length of the cable, the equalizer has to adjust its characteristics to optimize the performance. In this design, the variable equalizer will make an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, then tunes itself for optimization. This is an ongoing process and can self-adjust against environmental changes such as temperature variations.

The equalized signal then goes through a DC restoration and data conversion block. The DC restoration circuit is used to compensate for the effect of baseline wander and improve the dynamic range. The differential data conversion circuit converts the MLT3 format back to NRZI. The slicing threshold is also adaptive.

The clock recovery circuit extracts the 125 MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. The signal is then sent through the descrambler followed by the 4B/5B decoder. Finally, the NRZ serial data is converted to the MII format and provided as the input data to the MAC.

#### 3.1.3 PLL CLOCK SYNTHESIZER

The KSZ8795CLX generates 125 MHz, 83 MHz, 41 MHz, 25 MHz, and 10 MHz clocks for system timing. Internal clocks are generated from an external 25 MHz crystal or oscillator.

#### 3.1.4 SCRAMBLER/DE-SCRAMBLER (100BASE-TX ONLY)

The purpose of the scrambler is to spread the power spectrum of the signal in order to reduce EMI and baseline wander. The data is scrambled through the use of an 11-bit wide linear feedback shift register (LFSR). This can generate a 2047bit non-repetitive sequence. The receiver will then descramble the incoming data stream with the same sequence at the transmitter.

#### 3.1.5 10BASE-T TRANSMIT

The 10BASE-T output driver is incorporated into the 100BASE-T driver to allow transmission with the same magnetics. They are internally wave-shaped and pre-emphasized into outputs with a typical 2.3V amplitude. The harmonic contents are at least 27 dB below the fundamental when driven by an all-ones Manchester-encoded signal.

#### 3.1.6 10BASE-T RECEIVE

On the receive side, input buffers and level detecting squelch circuits are employed. A differential input receiver circuit and a PLL perform the decoding function. The Manchester-encoded data stream is separated into a clock signal and NRZ data. A squelch circuit rejects signals with levels less than 400 mV or with short pulse widths in order to prevent noises at the RXP or RXM input from falsely triggering the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the KSZ8795CLX decodes a data frame. The receiver clock is maintained active during idle periods in between data reception.

#### 3.1.7 MDI/MDI-X AUTO CROSSOVER

To eliminate the need for crossover cables between similar devices, the KSZ8795CLX supports HP Auto-MDI/MDI-X and IEEE 802.3u standard MDI/MDI-X auto crossover. Note that HP Auto-MDI/MDI-X is the default.

The auto-sense function detects remote transmit and receive pairs and correctly assigns transmit and receive pairs for the KSZ8795CLX device. This feature is extremely useful when end users are unaware of cable types, and also, saves on an additional uplink configuration connection. The auto-crossover feature can be disabled through the port control registers, or MIIM PHY registers. The IEEE 802.3u standard MDI and MDI-X definitions are illustrated in Table 3-1.

| MDI        |         | MDI-X      |         |
|------------|---------|------------|---------|
| RJ-45 Pins | Signals | RJ-45 Pins | Signals |
| 1          | TD+     | 1          | RD+     |
| 2          | TD-     | 2          | RD-     |
| 3          | RD+     | 3          | TD+     |
| 6          | RD–     | 6          | TD-     |

#### TABLE 3-1: MDI/MDI-X PIN DEFINITIONS

3.1.7.1 Straight Cable

A straight cable connects an MDI device to an MDI-X device, or an MDI-X device to an MDI device. Figure 3-1 depicts a typical straight cable connection between a NIC card (MDI) and a switch, or hub (MDI-X).

#### FIGURE 3-1: TYPICAL STRAIGHT CABLE CONNECTION



#### 3.1.7.2 Crossover Cable

A crossover cable connects an MDI device to another MDI device, or an MDI-X device to another MDI-X device. The following diagram shows a typical crossover cable connection between two switches or hubs (two MDI-X devices).



### FIGURE 3-2: TYPICAL CROSSOVER CABLE CONNECTION

#### 3.1.8 AUTO-NEGOTIATION

The KSZ8795CLX conforms to the auto-negotiation protocol as described by the 802.3 committee. Auto-negotiation allows unshielded twisted pair (UTP) link partners to select the highest common mode-of-operation. Link partners advertise their capabilities to each other and then compare their own capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the two link partners is selected as the mode-of-operation. Auto-negotiation is supported for the copper ports only.

The following list shows the speed and duplex operation mode (highest to lowest):

- 100BASE-TX, full-duplex
- 100BASE-TX, half-duplex
- 10BASE-T, full-duplex
- 10BASE-T, half-duplex

If auto-negotiation is not supported or the KSZ8795CLX link partner is forced to bypass auto-negotiation, the KSZ8795-CLX sets its operating mode by observing the signal at its receiver. This is known as parallel detection, and allows the KSZ8795CLX to establish link by listening for a fixed-signal protocol in the absence of auto-negotiation advertisement protocol. The auto-negotiation link up process is shown in Figure 3-3.

#### FIGURE 3-3: AUTO-NEGOTIATION AND PARALLEL OPERATION



### 3.1.9 LINKMD<sup>®</sup> CABLE DIAGNOSTICS

The LinkMD feature utilizes time-domain reflectometry (TDR) to analyze the cabling plant for common cabling problems such as open circuits, short circuits, and impedance mismatches.

LinkMD works by sending a pulse of known amplitude and duration down the MDI and MDI-X pairs and then analyzes the shape of the reflected signal. Timing the pulse duration gives an indication of the distance to the cabling fault with maximum distance of 200m and accuracy of  $\pm 2m$ . Internal circuitry displays the TDR information in a user-readable digital format.

Note: Cable diagnostics are only valid for copper connections only.

#### 3.1.9.1 Access

LinkMD is initiated by accessing the PHY special control/status Registers 26, 42, 58, 74 and the LinkMD result Registers 27, 43, 59, and 75 for Ports 1, 2, 3, and 4 respectively; and in conjunction with the Port Control 10 Register for Ports 1, 2, 3, and 4 respectively to disable Auto-MDI/MDI-X.

Alternatively, the MIIM PHY Registers 0 and 1d can also be used for LinkMD access.

#### 3.1.9.2 Usage

The following is a sample procedure for using LinkMD with Registers {26, 27, and 29} on Port 1:

- 1. Disable auto MDI/MDI-X by writing a '1' to Register 29, Bit[2] to enable manual control over the differential pair used to transmit the LinkMD pulse.
- 2. Start cable diagnostic test by writing a '1' to Register 26, Bit[4]. This enable bit is self-clearing.
- 3. Wait (poll) for Register 26, Bit[4] to return a '0', and indicating cable diagnostic test is completed.
- 4. Read cable diagnostic test results in Register 26, bits [6:5]. The results are as follows:

- 00 = normal condition (valid test)
- 01 = open condition detected in cable (valid test)
- 10 = short condition detected in cable (valid test)
- 11 = cable diagnostic test failed (invalid test)

The '11' case, invalid test, occurs when the KSZ8795CLX is unable to shut down the link partner. In this instance, the test is not run, since it would be impossible for the KSZ8795CLX to determine if the detected signal is a reflection of the signal generated or a signal from another source.

5. Get distance to fault by concatenating Register 26, bit[0] and Register 27, bits [7:0]; and multiplying the result by a constant of 0.4. The distance to the cable fault can be determined by the following formula:

D (distance to cable fault, expressed in meters) = 0.4 x (Register 26, Bit[0], Register 27, bits [7:0])

Concatenated value of Registers 26 Bit[0] and 27 bits [7:0] should be converted to decimal before multiplying by 0.4.

The constant (0.4) may be calibrated for different cabling conditions, including cables with a velocity of propagation that varies significantly from the norm.

For Ports 2, 3, 4, and using the MIIM PHY registers, LinkMD usage is similar.

#### 3.1.9.3 A LinkMD Example

The following is a sample procedure for using LinkMD on Ports 1, 2, 3, and 4 with force MDI-X mode:

//Disable MDI/MDI-X and force to MDI-X mode

//'w' is WRITE the register. 'r' is READ register below

| w 1d 04                                                                                        |   |
|------------------------------------------------------------------------------------------------|---|
| w 2d 04                                                                                        |   |
| w 3d 04                                                                                        |   |
| w 4d 04                                                                                        |   |
| //Set Internal registers temporary by indirect registers, adjust for LinkMD                    |   |
| w 6e a0                                                                                        |   |
| w 6f 4d                                                                                        |   |
| w a0 80                                                                                        |   |
| //Enable LinkMD Testing with fault cable for Ports 1, 2, 3 and 4                               |   |
| w 1a 10                                                                                        |   |
| w 2a 10                                                                                        |   |
| w 3a 10                                                                                        |   |
| w 4a 10                                                                                        |   |
| //Wait until Port Register Control 8 Bit[4] returns a '0' (Self Clear)                         |   |
| //Diagnosis results                                                                            |   |
| r 1a                                                                                           |   |
| r 1b                                                                                           |   |
| r 2a                                                                                           |   |
| r 2b                                                                                           |   |
| r 3a                                                                                           |   |
| r 3b                                                                                           |   |
| r 4a                                                                                           |   |
| r 4b                                                                                           |   |
| //For example on Port 1, the result analysis based on the values of the register 0x1a and 0x1b | ) |
| //The register 0x1a Bits[6-5] are for the open or the short detection.                         |   |
| //The register 0x1a Bit[0] + the register 0x1b bits [7-0] = CDT_Fault_Count [8-0]              |   |
| //The distance to fault is about 0.4 x (CDT_Fault_Count [8-0])                                 |   |

#### 3.1.10 ON-CHIP TERMINATION AND INTERNAL BIASING

The KSZ8795CLX reduces the board cost and simplifies the board layout by using on-chip termination resistors for all ports and RX/TX differential pairs without the external termination resistors. The combination of the on-chip termination and the internal biasing will save more PCB spacing and power consumption, compared using external biasing and termination resistors for multiple switches, because the transformers don't consume the power anymore. The center taps of the transformer shouldn't need to be tied to the analog power.

#### 3.2 Media Access Controller (MAC) Operation

The KSZ8795CLX strictly abides by IEEE 802.3 standards to maximize compatibility.

#### 3.2.1 INTER-PACKET GAP (IPG)

If a frame is successfully transmitted, the 96-bit time IPG is measured between the two consecutive MTXEN. If the current packet is experiencing collision, the 96-bit time IPG is measured from MCRS and the next MTXEN.

#### 3.2.2 BACKOFF ALGORITHM

The KSZ8795CLX implements the IEEE Standard 802.3 binary exponential backoff algorithm, and optional "aggressive mode" backoff. After 16 collisions, the packet will be optionally dropped, depending on the chip configuration in Register 3.

#### 3.2.3 LATE COLLISION

If a transmit packet experiences collisions after 512-bit times of the transmission, the packet will be dropped.

#### 3.2.4 ILLEGAL FRAMES

The KSZ8795CLX discards frames less than 64 bytes and can be programmed to accept frames up to 1536 bytes in Register 4. For special applications, the KSZ8795CLX can also be programmed to accept frames up to 2K bytes in Register 3 Bit[6]. Since the KSZ8795CLX supports VLAN tags, the maximum sizing is adjusted when these tags are present.

#### 3.2.5 FLOW CONTROL

The KSZ8795CLX supports standard 802.3x flow control frames on both transmit and receive sides.

On the receive side, if the KSZ8795CLX receives a pause control frame, the KSZ8795CLX will not transmit the next normal frame until the timer, specified in the pause control frame, expires. If another pause frame is received before the current timer expires, the timer will be updated with the new value in the second pause frame. During this period (being flow controlled), only flow-control packets from the KSZ8795CLX will be transmitted.

On the transmit side, the KSZ8795CLX has intelligent and efficient ways to determine when to invoke flow control. The flow control is based on availability of the system resources, including available buffers, available transmit queues and available receive queues.

The KSZ8795CLX flow controls a port that has just received a packet if the destination port resource is busy. The KSZ8795CLX issues a flow control frame (XOFF), containing the maximum pause time defined in IEEE standard 802.3x. Once the resource is freed up, the KSZ8795CLX sends out the other flow control frame (XON) with zero pause time to turn off the flow control (turn on transmission to the port). A hysteresis feature is also provided to prevent overactivation and deactivation of the flow control mechanism.

The KSZ8795CLX flow controls all ports if the receive queue becomes full.

#### 3.2.6 HALF-DUPLEX BACK PRESSURE

The KSZ8795CLX also provides a half-duplex back pressure option (note that this is not in IEEE 802.3 standards). The activation and deactivation conditions are the same as the ones given for full-duplex mode. If back pressure is required, the KSZ8795CLX sends preambles to defer the other station's transmission (carrier sense deference). To avoid jabber and excessive deference as defined in IEEE 802.3 standards, after a certain period of time, the KSZ8795CLX discontinues carrier sense but raises it quickly after it drops packets to inhibit other transmissions. This short silent time (no carrier sense) is to prevent other stations from sending out packets and keeps other stations in a carrier sense-deferred state. If the port has packets to send during a back pressure situation, the carrier sense-type back pressure is interrupted and those packets are transmitted instead. If there are no more packets to send, carrier sense-type back pressure becomes active again until switch resources are free. If a collision occurs, the binary exponential backoff algorithm is

skipped and carrier sense is generated immediately, reducing the chance of further colliding and maintaining carrier sense to prevent reception of packets. To ensure no packet loss in 10BASE-T or 100BASE-TX half-duplex modes, the user must enable the following:

- Aggressive backoff (Register 3, Bit[0])
- No excessive collision drop (Register 4, Bit[3])
- Back pressure (Register 4, Bit[5])

These bits are not set as the default because this is not the IEEE standard.

#### 3.2.7 BROADCAST STORM PROTECTION

The KSZ8795CLX has an intelligent option to protect the switch system from receiving too many broadcast packets. Broadcast packets are normally forwarded to all ports except the source port and thus use too many switch resources (bandwidth and available space in transmit queues). The KSZ8795CLX has the option to include "multicast packets" for storm control. The broadcast storm rate parameters are programmed globally and can be enabled or disabled on a per port basis. The rate is based on a 50 ms (0.05s) interval for 100BT and a 500 ms (0.5s) interval for 10BT. At the beginning of each interval, the counter is cleared to zero and the rate limit mechanism starts to count the number of bytes during the interval. The rate definition is described in Registers 6 and 7. The default setting for Registers 6 and 7 is 0x4A (74 decimal). This is equal to a rate of 1%, calculated as follows:

148.80 frames/sec x 50 ms (0.05s)/interval x 1% = 74 frames/interval (approx.) = 0x4A

#### 3.3 Switch Core

#### 3.3.1 ADDRESS LOOK-UP

The internal look-up table stores MAC addresses and their associated information. It contains a 1K unicast address table plus switching information. The KSZ8795CLX is guaranteed to learn 1K addresses and distinguishes itself from a hash-based look-up table, which, depending on the operating environment and probabilities, may not guarantee the absolute number of addresses it can learn.

#### 3.3.2 LEARNING

The internal look-up engine updates its table with a new entry if the following conditions are met:

- The received packet's source address (SA) does not exist in the look-up table.
- The received packet is good; the packet has no receiving errors and is of legal length.

The look-up engine inserts the qualified SA into the table, along with the port number and time stamp. If the table is full, the last entry of the table is deleted first to make room for the new entry.

#### 3.3.3 MIGRATION

The internal look-up engine also monitors whether a station is moved. If this occurs, it updates the table accordingly. Migration happens when the following conditions are met:

- The received packet's SA is in the table but the associated source port information is different.
- The received packet is good; the packet has no receiving errors and is of legal length.

The look-up engine will update the existing record in the table with the new source port information.

#### 3.3.4 AGING

The look-up engine will update the time stamp information of a record whenever the corresponding SA appears. The time stamp is used in the aging process. If a record is not updated for a period of time, the look-up engine will remove the record from the table. The look-up engine constantly performs the aging process and will continuously remove aging records. The aging period is 300s (±75s). This feature can be enabled or disabled through Register 3 Bit[2].

#### 3.3.5 FORWARDING

The KSZ8795CLX will forward packets using an algorithm that is depicted in the following flowcharts. Figure 3-4 shows stage one of the forwarding algorithm where the search engine looks up the VLAN ID, static table, and dynamic table for the destination address, and comes up with "port to forward 1" (PTF1). PTF1 is then further modified by the spanning tree, IGMP snooping, port mirroring, and port VLAN processes and authentication to come up with "port to forward 2" (PTF2), as shown in Figure 3-4. The authentication and ACL have highest priority in the forwarding process; ACL result will overwrite the result of the forwarding process. This is where the packet will be sent.

The KSZ8795CLX will not forward the following packets:

- Error packets. These include framing errors, frame check sequence (FCS) errors, alignment errors, and illegal size packet errors.
- IEEE802.3x PAUSE frames. KSZ8795CLX intercepts these packets and performs full duplex flow control accordingly.
- "Local" packets. Based on destination address (DA) lookup, if the destination port from the lookup table matches the port from which the packet originated, the packet is defined as "local."

FIGURE 3-4: DESTINATION ADDRESS LOOKUP AND RESOLUTION FLOW CHART



#### 3.3.6 SWITCHING ENGINE

The KSZ8795CLX features a high-performance switching engine to move data to and from the MAC's packet buffers. It operates in store and forward mode, while the efficient switching mechanism reduces overall latency. The KSZ8795-CLX has a 64 kB internal frame buffer. This resource is shared between all five ports. There are a total of 512 buffers available. Each buffer is sized at 128 bytes.

#### 3.4 **Power and Power Management**

The KSZ8795CLX device requires 3.3V analog power. An external 1.2V LDO provides the necessary 1.2V to power the analog and digital logic cores. The various I/Os can be operated at 1.8V, 2.5V, and 3.3V. Table 3-2 illustrates the various voltage options and requirements of the device.

| Power Signal<br>Name | Device Pin | Requirement                                                                                                        |
|----------------------|------------|--------------------------------------------------------------------------------------------------------------------|
| VDDAT                | 2, 12, 76  | 3.3V or 2.5V input power to the analog blocks of transceiver in the device.                                        |
| VDDIO                | 34, 48, 70 | Choice of 1.8V or 2.5V or 3.3V for the I/O circuits. These input power pins power the I/O circuitry of the device. |

TABLE 3-2: KSZ8795CLX VOLTAGE OPTIONS AND REQUIREMENTS

#### TABLE 3-2: KSZ8795CLX VOLTAGE OPTIONS AND REQUIREMENTS (CONTINUED)

| Power Signal<br>Name | Device Pin         | Requirement                                                           |
|----------------------|--------------------|-----------------------------------------------------------------------|
| VDD12A               | 1                  | 1.2V core power. Filtered 1.2V input voltage. These pins feed 1.2V to |
| VDD12D               | 26, 42, 73         | power the internal analog and digital cores.                          |
| GNDA                 | 3, 21, 78          | Analog ground.                                                        |
| GNDD                 | 27, 33, 47, 61, 71 | Digital ground.                                                       |

The KSZ8795CLX supports enhanced power management in a low power state, with energy detection to ensure low power dissipation during device idle periods. There are multiple operation modes under the power management function which are controlled by the Register 14 Bits[4:3] and the Port Control 10 Register Bit[3] as:

- Register 14 Bits[4:3] = 00 Normal Operation Mode
- Register 14 Bits[4:3] = 01 Energy Detect Mode
- Register 14 Bits[4:3] = 10 Soft Power-Down Mode
- Register 14 Bits[4:3] = 11 Reserved

The Port Control 10 Register 29, 45, 61, 77 Bit[3] = 1 are for the port-based power-down mode. Table 3-3 indicates all internal function blocks' status under four different power management operation modes.

#### TABLE 3-3: INTERNAL FUNCTION BLOCK STATUS

| KSZ8795CLX Function | Power Management Operation Modes |                     |                      |  |
|---------------------|----------------------------------|---------------------|----------------------|--|
| Blocks              | Normal Mode                      | Energy Detect Mode  | Soft Power-Down Mode |  |
| Internal PLL Clock  | Enabled                          | Disabled            | Disabled             |  |
| TX/RX PHY           | Enabled                          | Energy Detect at RX | Disabled             |  |
| MAC                 | Enabled                          | Disabled            | Disabled             |  |
| Host Interface      | Enabled                          | Disabled            | Disabled             |  |

#### 3.4.1 NORMAL OPERATION MODE

This is the default setting Bits[4:3] = 00 in Register 14 after chip power-up or hardware reset. When KSZ8795CLX is in normal operation mode, all PLL clocks are running, PHY and MAC are on, and the host interface is ready for CPU read or writes.

During normal operation mode, the host CPU can set the Bits [4:3] in Register 14 to change the current normal operation mode to any one of the other three power management operation modes.

#### 3.4.2 ENERGY DETECT MODE

Energy detect mode provides a mechanism to save more power than in the normal operation mode when the KSZ8795-CLX port is not connected to an active link partner. In this mode, the device will save more power when the cables are unplugged. If the cable is not plugged in, the device can automatically enter a low power state: the energy detect mode. In this mode, the device will keep transmitting 120 ns width pulses at a rate of 1 pulse per second. Once activity resumes due to plugging a cable in or attempting by the far end to establish link, the device can automatically power up to normal power state in energy detect mode.

Energy detect mode consists of two states, normal power state and low-power state. While in low power state, the device reduces power consumption by disabling all circuitry except the energy-detect circuitry of the receiver. The energy detect mode is entered by setting bits [4:3] = 01 in Register 14. When the KSZ8795CLX is in this mode, it will monitor the cable energy. If there is no energy on the cable for a time longer than the pre-configured value at bits [7:0] Go-Sleep time in Register 15, KSZ8795CLX will go into low power state. When KSZ8795CLX is in low power state, it will keep monitoring the cable energy. Once the energy is detected from the cable, the device will enter normal power state. When the device is at normal power state, it is able to transmit or receive packet from the cable.

#### 3.4.3 SOFT POWER-DOWN MODE

The soft power-down mode is entered by setting bits [4:3] = 10 in Register 14. When KSZ8795CLX is in this mode, all PLL clocks are disabled, also all of PHYs and the MACs are off. Any dummy host access will wake-up this device from current soft power down mode to normal operation mode and internal reset will be issued to make all internal registers go to the default values.

#### 3.4.4 PORT-BASED POWER-DOWN MODE

In addition, the KSZ8795CLX features a per-port power down mode. To save power, a PHY port that is not in use can be powered down via the Port Control 10 Register Bit[3], or MIIM PHY Register 0 Bit[11].

#### 3.4.5 ENERGY EFFICIENT ETHERNET (EEE)

Along with supporting different types of power saving modes (H/W power down, S/W power down, and energy detect mode), the KSZ8795CLX extends the green function capability by supporting Energy Efficient Ethernet (EEE) features defined in IEEE P802.3az, March 2010. Both 10BASE-T and 100BASE-TX EEE functions are supported in KSZ8795-CLX. In 100BASE-TX the EEE operation is asymmetric on the same link, which means one direction could be at low-power idle (LPI) state, in the meanwhile, another direction could exist packet transfer activity. Different from other type of power saving mode, EEE is able to maintain the link while power saving is achieved. Based on EEE specification, the energy saving from EEE is done at PHY level. KSZ8795CLX reduces the power consumption not only at PHY level but also at MAC and switch level by shutting down the unused clocks as much as possible when the device is at low-power idle phase.

The KSZ8795CLX supports the 802.3az IEEE standard for both 10 Mbps and 100 Mbps interfaces. The EEE capability combines Switch, MAC, and PHY to support operation in the LPI mode. When the LPI mode is enabled, systems on both sides of the link can save power during periods of low link utilization.

EEE implementation provides a protocol to coordinate transitions to or from lower power consumption without changing the link status and without dropping or corrupting frames. The transition time into and out of the lower power consumption is kept small enough to be transparent to upper layer protocols and applications. EEE specifies means to exchange capabilities between link partners to determine whether EEE is supported and to select the best set of parameters common to both sides.

Besides supporting the 100BASE-TX PHY EEE, KSZ8795CLX also supports 10BASE-T with reduced transmit amplitude requirements for 10 Mbps mode to allow a reduction in power consumption.



#### FIGURE 3-5: IEEE TRANSMIT AND RECEIVE SIGNALING PATHS

#### 3.4.5.1 LPI Signaling

LPI signaling allows switch to indicate to the PHY, and to the link partner, that a break in the data stream is expected, and switch can use this information to enter power-saving modes that require additional time to resume normal operation. LPI signaling also informs the switch when the link partner has sent such an indication. The definition of LPI signaling uses of the MAC for simplified full duplex operation (with carrier sense deferral). This provides full duplex operation but uses the carrier sense signal to defer transmission when the PHY is in the LPI mode.

The decision on when to signal LPI (LPI request) to the link partner is made by the switch and communicated to the PHY through MAC MII interface. The switch is also informed when the link partner is signaling LPI, indication of LPI activation (LPI indication) on the MAC interface. The conditions under which switch decides to send LPI, and what actions are taken by switch when it receives LPI from the link partner, are specified in implementation section.

#### 3.4.5.2 LPI Assertion

Without LPI assertion, the normal traffic transition continues on the MII interface. As soon as an LPI request is asserted, the LPI assert function starts to transmit the "Assert LPI" encoding on the MII and stop the MAC from transmitting normal traffic. Once the LPI request is de-asserted, the LPI assert function starts to transmit the normal inter-frame encoding on the MII again. After a delay, the MAC is allowed to start transmitting again. This delay is provided to allow the link partner to prepare for normal operation. Figure 3-6 illustrates the EEE LPI between two active data idles.

#### 3.4.5.3 LPI Detection

In the absence of "Assert LPI" encoding on the receive MII, the LPI detect function maps the receive MII signals as normal conditions. At the start of LPI, indicated by the transition from normal inter-frame encoding to the "Assert LPI" encoding on the receive MII, the LPI detect function continues to indicate idle on interface, and asserts LP\_IDLE indication. At the end of LPI, indicated by the transition from the "Assert LPI" encoding to any other encoding on the receive MII, LP IDLE indication is de-asserted and the normal decoding operation resumes.

#### 3.4.5.4 PHY LPI Transmit Operation

When the PHY detects the start of "Assert LPI" encoding on the MII, the PHY signals sleep to its link partner to indicate that the local transmitter is entering LPI mode. The EEE capability requires the PHY transmitter to go quiet after sleep is signaled. LPI requests are passed from one end of the link to the other and system energy savings can be achieved even if the PHY link does not go into a low power mode.

The transmit function of the local PHY is periodically enabled in order to transmit refresh signals that are used by the link partner to update adaptive filters and timing circuits. This maintains link integrity. This quiet-refresh cycle continues until the reception of the normal inter-frame encoding on the MII. The transmit function in the PHY communicates this to the link partner by sending a wake signal for a predefined period of time. The PHY then enters the normal operating state. No data frames are lost or corrupted during the transition to or from the LPI mode.

In 100BT/full-duplex EEE operation, refresh transmission are used to maintain link and the quiet periods are used for the power saving. Approximately, every 20 ms to 22 ms a refresh of 200  $\mu$ s to 220  $\mu$ s is sent to the link partner. The refresh transmission and quiet periods are shown in Figure 3-6.





#### 3.4.5.5 PHY LPI Receive Operation

On receive, entering the LPI mode is triggered by the reception of a sleep signal from the link partner, which indicates that the link partner is about to enter the LPI mode. After sending the sleep signal, the link partner ceases transmission. When the receiver detects the sleep signal, the local PHY indicates "Assert LPI" on the MII and the local receiver can disable some functionality to reduce power consumption. The link partner periodically transmits refresh signals that are used by the local PHY. This quiet-refresh cycle continues until the link partner initiates transition back to normal mode by transmitting the wake signal for a predetermined period of time controlled by the LPI assert function. This allows the local receiver to prepare for normal operation and transition from the "Assert LPI" encoding to the normal inter-frame encoding on the MII. After a system specified recovery time, the link supports the nominal operational data rate.

#### 3.4.5.6 Negotiation with EEE Capability

The EEE capability shall be advertised during the Auto-Negotiation stage. Auto-Negotiation provides a linked device with the capability to detect the abilities supported by the device at the other end of the link, determine common abilities, and configure for joint operation. Auto-Negotiation is performed at power up or reset, on command from management, due to link failure, or due to user intervention.

During Auto-Negotiation, both link partners indicate their EEE capabilities. EEE is supported only if during Auto-Negotiation both the local device and link partner advertise the EEE capability for the resolved PHY type. If EEE is not supported, all EEE functionality is disabled and the LPI client does not assert LPI. If EEE is supported by both link partners for the negotiated PHY type, then the EEE function can be used independently in either direction.

#### 3.4.6 WAKE-ON-LAN (WOL)

Wake-on-LAN (WoL) allows a computer to be turned on or woken up by a network message. The message is usually sent by a program executed on another computer on the same local area network. Wake-up frame events are used to wake the system whenever meaningful data is presented to the system over the network. Examples of meaningful data include the reception of a Magic Packet<sup>™</sup>, a management request from a remote administrator, or simply network traffic directly targeted to the local system. The KSZ8795CLX can be programmed to notify the host of the wake-up frame detection with the assertion of the interrupt signal (INTR\_N) or assertion of the power management event signal (PME). The PME control is by PME indirect registers.

KSZ8795CLX MAC supports the detection of the following wake-up events:

- Detection of energy signal over a pre-configured value: Port PME Control Status Register Bit[0] in PME indirect registers.
- Detection of a link-up in the network link state: Port PME Control Status Register Bit[1] in the PME indirect registers.
- Receipt of a Magic Packet: Port PME Control Status Register Bit[2] in the PME indirect registers.