Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China #### Door actuator driver #### **Features** - One full bridge for 6A load ( $R_{on}=150m\Omega$ ) - Three half bridges for 1.5A load (R<sub>on</sub>=800mΩ) - One highside driver for 6A load $(R_{on}=100 \text{m}\Omega)$ - Two highside drivers for 1.5A load (R<sub>on</sub>=800mΩ) - Programmable softstart function to drive loads with higher inrush currents (i.e. current >6A, >1.5A) - Very low current consumption in stand-by mode (I<sub>S</sub> < 6µA typ; T<sub>i</sub> ≤ 85 °C) - All outputs short circuit protected - Current monitor output for highside OUT1, OUT4, OUT5 and OUT8 - All outputs over temperature protected - Open load diagnostic for all outputs - Overload diagnostic for all outputs - Separated half bridges for door lock motor - PWM control of all outputs - Charge pump output for reverse polarity protection #### **Applications** Door actuator driver with bridges for door lock, mirror axis control, mirror fold and highside driver for mirror defroster and two 10W-light bulbs. #### **Description** The L9953 and L9953XP are microcontroller driven multifunctional door actuator driver for automotive applications. Up to three DC motors and three grounded resistive loads can be driven with five half bridges and three highside drivers. The integrated standard serial peripheral interface (SPI) controls all operation modes (forward, reverse, brake and high impedance). All diagnostic informations are available via SPI. Table 1. Device summary | Pankago | Order | codes | |-------------|---------|---------------| | Package | Tube | Tape and reel | | PowerSO-36 | L9953 | L9953TR | | PowerSSO-36 | L9953XP | L9953XPTR | September 2013 Doc ID 14278 Rev 4 1/38 Contents L9953 / L9953XP # **Contents** | 1 | Bloc | k diagram and pin description | . 6 | |---|-------|---------------------------------------------------------------------------|-----| | 2 | Elect | rical specifications | . 9 | | | 2.1 | Absolute maximum ratings | . 9 | | | 2.2 | ESD protection | . 9 | | | 2.3 | Thermal data | . 9 | | | 2.4 | Electrical characteristics | 10 | | | 2.5 | SPI - electrical characteristics | 14 | | 3 | Appl | ication information | 19 | | | 3.1 | Dual power supply: VS and VCC | 19 | | | 3.2 | Standby mode | 19 | | | 3.3 | Inductive loads | 19 | | | 3.4 | Diagnostic functions | 19 | | | 3.5 | Overvoltage and under voltage detection | 20 | | | 3.6 | Charge pump | 20 | | | 3.7 | Temperature warning and thermal shutdown | 20 | | | 3.8 | Open load detection | 20 | | | 3.9 | Over load detection | 20 | | | 3.10 | Current monitor | 21 | | | 3.11 | PWM inputs | 21 | | | 3.12 | Cross-current protection | 21 | | | 3.13 | Programmable softstart function to drive loads with higher inrush current | 21 | | 4 | Func | tional description of the SPI | 23 | | | 4.1 | Serial Peripheral Interface (SPI) | 23 | | | 4.2 | Chip Select Not (CSN) | 23 | | | 4.3 | Serial Data In (DI) | 23 | | | 4.4 | Serial Data Out (DO) | 24 | | | 4.5 | Serial clock (CLK) | 24 | | | 4.6 | Input data register | 24 | | | 4.7 | Status register | 24 | | | | | | | -9953 / L9953XP | Contents | |-----------------|----------| | .9903 / L9903AP | Contents | | | 4.8 | Scan mode | |---|------|---------------------------------------------| | | 4.9 | Test mode | | | 4.10 | SPI - input data and Status registers | | 5 | Pack | ages thermal data | | 6 | Pack | age and packing information | | | 6.1 | ECOPACK <sup>®</sup> packages | | | 6.2 | PowerSO-36 <sup>™</sup> package information | | | 6.3 | PowerSSO-36™ package information | | | 6.4 | PowerSO-36 <sup>™</sup> packing information | | | 6.5 | PowerSSO-36™ packing information | | 7 | Revi | sion history | List of tables L9953 / L9953XP # List of tables | Table 1. | Device summary | . 1 | |-----------|------------------------------------------|-----| | Table 2. | Pin definitions and functions | | | Table 3. | Absolute maximum ratings | . 9 | | Table 4. | ESD protection | | | Table 5. | Operating junction temperature | . 9 | | Table 6. | Temperature warning and thermal shutdown | 10 | | Table 7. | Supply | 10 | | Table 8. | Overvoltage and under voltage detection | 11 | | Table 9. | Current monitor output | 11 | | Table 10. | Charge pump output | 11 | | Table 11. | OUT1 - OUT8 | | | Table 12. | Delay time from standby to active mode | | | Table 13. | Inputs: CSN, CLK, PWM1/2 and DI | 14 | | Table 14. | DI timing | 14 | | Table 15. | DO | 15 | | Table 16. | DO timing | 15 | | Table 17. | CSN timing | | | Table 18. | Test mode | | | Table 19. | SPI - input data and Status registers 0 | | | Table 20. | SPI - input data and status registers 1 | | | Table 21. | PowerSO-36™ mechanical data | | | Table 22. | PowerSSO-36™ mechanical data | | | Table 23. | Document revision history | 37 | L9953 / L9953XP List of figures # **List of figures** | Figure 1. | Block diagram | 6 | |------------|----------------------------------------------------------------|----| | Figure 2. | Configuration diagram (top view) | | | Figure 3. | SPI - transfer timing diagram | 16 | | Figure 4. | SPI - input timing | 16 | | Figure 5. | SPI - DO valid data delay time and valid time | 17 | | Figure 6. | SPI - DO enable and disable time | 17 | | Figure 7. | SPI - driver turn-on/off timing, minimum CSN hi time | 18 | | Figure 8. | SPI - timing of status bit 0 (fault condition) | 18 | | Figure 9. | Example of programmable softstart function for inductive loads | 22 | | Figure 10. | Packages thermal data | 30 | | Figure 11. | PowerSO-36™ package dimensions | 31 | | Figure 12. | PowerSSO-36 <sup>TM</sup> package dimensions | 33 | | Figure 13. | PowerSO-36™ tube shipment (no suffix) | 34 | | Figure 14. | PowerSO-36™ tape and reel shipment (suffix "TR") | 35 | | Figure 15. | PowerSSO-36™ tube shipment (no suffix) | 36 | | Figure 16. | PowerSSO-36 <sup>™</sup> tape and reel shipment (suffix "TR") | 36 | # 1 Block diagram and pin description Figure 1. Block diagram Table 2. Pin definitions and functions | Pin | Symbol | Function | | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1, 18, 19, 36 | GND | Ground: Reference potential Important: for the capability of driving the full current at the outputs all pins of GND must be externally connected. | | | 2, 35 | OUT8 | Highside driver output 8 The output is built by a highside switch and is intended for resistive loads, hence the internal reverse diode from GND to the output is missing. For ESD reason a diode to GND is present but the energy which can be dissipated is limited. The highside driver is a power DMOS transistor with an internal parasitic reverse diode from the output to VS (bulk-drain-diode). The output is over-current and open load protected. Important: for the capability of driving the full current at the outputs both pins of OUT8 must be externally connected. | | | 3<br>4<br>5 | OUT1 OUT2 OUT3 Half-bridge-output 1,2,3 The output is built by a highside and a lowside switch, which are internally connected. The output stage of both switches is a power DMOS transistor. Each driver has an internal parasitic reverse dio (bulk-drain-diode: highside driver from output to VS, lowside driver GND to output). This output is over-current and open load protected. | | | 6/38 Doc ID 14278 Rev 4 Table 2. Pin definitions and functions (continued) | Pin | Symbol | Function | |---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6, 7, 14, 15,<br>23, 25, 28, 32 | VS | Power supply voltage (external reverse protection required) For this input a ceramic capacitor as close as possible to GND is recommended. Important: for the capability of driving the full current at the outputs all pins of VS must be externally connected. | | 8 | DI | Serial data input The input requires CMOS logic levels and receives serial data from the microcontroller. The data is an 24bit control word and the least significant bit (LSB, bit 0) is transferred first. | | 9 | CM/PWM2 | Current monitor output/PWM2 input Depending on the selected multiplexer bits of Input Data Register this output sources an image of the instant current through the corresponding highside driver with a ratio of 1/10.000. This pin is bidirectional. The microcontroller can overdrive the current monitor signal to provide a second PWM input for the output OUT7. | | 10 | Chip select not input / test mode This input is low active and requires CMOS logic levels. The se transfer between L9953 and micro controller is enabled by pull input CSN to low level. If an input voltage of more than 7.5V is to CSN pin the L9953 will be switched into a test mode. | | | 11 | DO | Serial data output The diagnosis data is available via the SPI and this tristate-output. The output will remain in tristate, if the chip is not selected by the input CSN (CSN = high) | | 12 | VCC | Logic supply voltage For this input a ceramic capacitor as close as possible to GND is recommended. | | 13 | CLK | Serial clock input This input controls the internal shift register of the SPI and requires CMOS logic levels. | | 16,17, 20,21, OUT5 Important: for the capability of driving | | Half-bridge-output 4,5: see OUT1 (pin 3). Important: for the capability of driving the full current at the outputs both pins of OUT4 (OUT5, respectively) must be externally connected. | | 26 | СР | Charge pump output This output is provided to drive the gate of an external n-channel power MOS used for reverse polarity protection | | PWM1 input: This input signal can be used to control the dr OUT8 by an external PWM signal. | | This input signal can be used to control the drivers OUT1-OUT6 and | Table 2. Pin definitions and functions (continued) | Pin | Symbol | Function | | |-----------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31<br>33 | OUT6,<br>OUT7 | Highside driver output 6,7: Each output is built by a highside switch and is intended for resistive loads, hence the internal reverse diode from GND to the output is missing. For ESD reason a diode to GND is present but the energy which can be dissipated is limited. Each highside driver is a power DMOS transistor with an internal parasitic reverse diode from each output to VS (bulk-drain-diode). Each output is over-current and open load protected. | | | 22, 24, 29,<br>30, 34 | 1 1 NC. I Not connected nins | | | Figure 2. Configuration diagram (top view) 8/38 Doc ID 14278 Rev 4 # 2 Electrical specifications #### 2.1 Absolute maximum ratings Stressing the device above the rating listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality document Table 3. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |----------------------------------------------------------|-----------------------------------------|-------------------------------|------| | V | DC supply voltage | -0.3 to28 | V | | $V_S$ | Single pulse t <sub>max</sub> < 400ms | 40 | V | | V <sub>CC</sub> | Stabilized supply voltage, logic supply | -0.3 to 5.5 | V | | $V_{DI}$ , $V_{DO}$ , $V_{CLK}$ , $V_{CSN}$ , $V_{pwm1}$ | Digital input / output voltage | -0.3 to V <sub>CC</sub> + 0.3 | ٧ | | $V_{CM}$ | Current monitor output | -0.3 to V <sub>CC</sub> + 0.3 | V | | V <sub>CP</sub> | Charge pump output | -25 to V <sub>S</sub> + 11 | V | | I <sub>OUT1,2,3,6,7</sub> | Output current | ±5 | Α | | I <sub>OUT4,5,8</sub> | Output current | ±10 | Α | ## 2.2 ESD protection Table 4. ESD protection | Parameter | Value | Unit | |--------------------------|--------------------|------| | All pins | ± 2 <sup>(1)</sup> | kV | | Output pins: OUT1 - OUT8 | ± 8 <sup>(2)</sup> | kV | <sup>1.</sup> HBM according to MIL 883C, Method 3015.7 or EIA/JESD22-A114-A. #### 2.3 Thermal data Table 5. Operating junction temperature | Symbol | Parameter | Value | Unit | |--------|--------------------------------|------------|------| | Tj | Operating junction temperature | -40 to 150 | °C | <sup>2.</sup> HBM with all unzapped pins grounded. Table 6. Temperature warning and thermal shutdown | Symbol | Parameter | | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------|------------------------------|------|------|------|------| | T <sub>jTW ON</sub> | Temperature warning threshold junction temperature | Tj | 130 | | 150 | °C | | T <sub>jSD ON</sub> | Thermal shutdown threshold junction temperature | T <sub>j</sub><br>increasing | | | 170 | °C | | T <sub>jSD OFF</sub> | Thermal shutdown threshold junction temperature | T <sub>j</sub><br>decreasing | 150 | | | °C | | T <sub>jSD HYS</sub> | Thermal shutdown hysteresis | | | 5 | | °K | #### 2.4 Electrical characteristics $V_S$ = 8 to 16V, $V_{CC}$ = 4.5 to 5.3V, $T_i$ = -40 to 150°C, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. Table 7. Supply | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>S</sub> | Operating supply voltage range | | 7 | | 28 | V | | | V <sub>S</sub> DC supply current | V <sub>S</sub> = 16V, V <sub>CC</sub> = 5.3V<br>active mode<br>OUT1 - OUT8 floating | | 7 | 20 | mA | | I <sub>S</sub> | V <sub>S</sub> quiescent supply current | $V_S = 16V$ , $V_{CC} = 0V$<br>standby mode<br>OUT1 - OUT8 floating<br>$T_{test} = -40^{\circ}C$ , 25°C | | 4 | 12 | μΑ | | | | T <sub>test</sub> = 85°C <sup>(1)</sup> | | 6 | 25 | μΑ | | | V <sub>CC</sub> DC supply current | $V_S = 16V$ , $V_{CC} = 5.3V$<br>CSN = $V_{CC}$ , active mode | | 1 | 3 | mA | | I <sub>CC</sub> | V <sub>CC</sub> quiescent supply current | $V_S = 16V$ , $V_{CC} = 5.3V$<br>$CSN = V_{CC}$ standby mode<br>OUT1 - OUT8 floating | | 25 | 50 | μΑ | | I <sub>S</sub> + I <sub>CC</sub> | Sum quiescent supply current | $V_S = 16V$ , $V_{CC} = 5.3V$<br>$CSN = V_{CC}$<br>standby mode<br>OUT1 - OUT8 floating<br>$T_{test} = 130^{\circ}C$ | | 50 | 100 | μΑ | <sup>1.</sup> Guaranteed by design. Table 8. Overvoltage and under voltage detection | Symbol | Parameter | Test condition | Min. | Тур. | Max | Unit | |-----------------------|---------------------------|--------------------------------------------|------|------|------|------| | V <sub>SUV ON</sub> | VS UV-threshold voltage | V <sub>S</sub> increasing | 5.7 | | 7.2 | V | | V <sub>SUV OFF</sub> | VS UV-threshold voltage | V <sub>S</sub> decreasing | 5.5 | | 6.9 | V | | V <sub>SUV hyst</sub> | VS UV-hysteresis | V <sub>SUV ON</sub> - V <sub>SUV OFF</sub> | | 0.5 | | V | | V <sub>SOV OFF</sub> | VS OV-threshold voltage | V <sub>S</sub> increasing | 18 | | 24.5 | V | | V <sub>SOV ON</sub> | VS OV-threshold voltage | V <sub>S</sub> decreasing | 17.5 | | 23.5 | V | | V <sub>SOV hyst</sub> | VS OV-hysteresis | V <sub>SOV OFF</sub> - V <sub>SOV ON</sub> | | 1 | | V | | V <sub>POR OFF</sub> | Power-On-reset threshold | V <sub>CC</sub> increasing | | | 4.4 | V | | V <sub>POR ON</sub> | Power-On-reset threshold | V <sub>CC</sub> decreasing | 3.1 | | | V | | V <sub>POR hyst</sub> | Power-On-reset hysteresis | V <sub>POR OFF</sub> - V <sub>POR ON</sub> | | 0.3 | | V | Table 9. Current monitor output | Symbol | Parameter | Test condition | Min. | Тур. | Max | Unit | |---------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|--------------|------| | V <sub>CM</sub> | Functional voltage range | V <sub>CC</sub> = 5V | 0 | | 4 | V | | I <sub>CM,r</sub> | Current monitor output ratio: I <sub>CM</sub> / I <sub>OUT1,4,5,8</sub> | 0V ≤ V <sub>CM</sub> ≤ 4V, VCC=5V | | 1 10.000 | | - | | I <sub>CM acc</sub> | Current monitor accuracy | $ \begin{aligned} 0 & V \leq V_{CM} \leq 3.8V, \\ V_{CC} = 5V, & I_{Out,min} = 500 \text{mA}, \\ I_{Out \ max} = 6A \\ (FS = \text{full scale} = 600 \mu\text{A}) \end{aligned} $ | | 4% +<br>1%FS | 8% +<br>2%FS | 1 | Table 10. Charge pump output | Symbol | Parameter | Test condition | Min. | Тур. | Max | Unit | |-----------------|----------------------------|------------------------------------|--------------------|------|--------------------|------| | V <sub>CP</sub> | Charge pump output voltage | $V_S = 8V$ , $I_{CP} = -60\mu A$ | V <sub>S</sub> +6 | | V <sub>S</sub> +13 | V | | | | $V_S = 10V, I_{CP} = -80\mu A$ | V <sub>S</sub> +8 | | V <sub>S</sub> +13 | V | | | | $V_S \ge 12V, I_{CP} = -100 \mu A$ | V <sub>S</sub> +10 | | V <sub>S</sub> +13 | V | | I <sub>CP</sub> | Charge pump output current | $V_{CP} = V_S + 10V, V_S = 13.5V$ | 95 | 150 | 300 | μΑ | Table 11. OUT1 - OUT8 | Symbol | Parameter | Test condition | Min. | Тур. | Max | Unit | |-------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------|-------|------|------|------| | r <sub>ON OUT1</sub> ,<br>r <sub>ON OUT2</sub> | On-resistance to supply | $V_S = 13.5 \text{ V}, T_j = 25 \text{ °C},$<br>$I_{OUT1,2,3} = \pm 0.8 \text{A}$ | | 800 | 1100 | mΩ | | r <sub>ON OUT3</sub> | or GND | $V_S = 13.5 \text{ V}, T_j = 125 \text{ °C},$<br>$I_{OUT1,2,3} = \pm 0.8 \text{ A}$ | | 1250 | 1700 | mΩ | | r <sub>ON OUT4,</sub> | On-resistance to supply | $V_S = 13.5 \text{ V}, T_j = 25 \text{ °C},$<br>$I_{OUT4,5} = \pm 3 \text{ A}$ | | 150 | 200 | mΩ | | r <sub>ON OUT5</sub> | or GND | $V_S = 13.5 \text{ V}, T_j = 125 \text{ °C},$<br>$I_{OUT4,5} = \pm 3 \text{ A}$ | | 225 | 300 | mΩ | | r <sub>ON OUT6,</sub> | On registance to gumply | $VS = 13.5 \text{ V}, T_j = 25 \text{ °C},$<br>$I_{OUT6,7} = -0.8 \text{A}$ | | 500 | 700 | mΩ | | r <sub>ON OUT7</sub> | On-resistance to supply | $V_S = 13.5 \text{ V}, T_j = 125 \text{ °C},$<br>$I_{OUT6,7} = -0.8 \text{ A}$ | | 700 | 950 | mΩ | | ٧ | On-resistance to supply | $V_S = 13.5 \text{ V}, T_j = 25 \text{ °C},$<br>$I_{OUT8} = -3 \text{ A}$ | | 100 | 150 | mΩ | | ron outs | On resistance to supply | $V_S = 13.5 \text{ V}, T_j = 125 \text{ °C},$<br>$I_{OUT8} = -3 \text{ A}$ | | 150 | 200 | mΩ | | I <sub>OUT1</sub><br>I <sub>OUT2</sub><br>I <sub>OUT3</sub> | Output current limitation to GND | Source, V <sub>S</sub> =13.5 V | -3.0 | | -1.5 | А | | I <sub>OUT1</sub><br>I <sub>OUT2</sub><br>I <sub>OUT3</sub> | Output current limitation to supply | Sink, V <sub>S</sub> =13.5 V | 1.5 | | 3.0 | Α | | I <sub>OUT4</sub><br>I <sub>OUT5</sub> | Output current limitation to GND | Source, V <sub>S</sub> =13.5 V | -10.5 | | -6 | Α | | I <sub>OUT4</sub><br>I <sub>OUT5</sub> | Output current limitation to supply | Sink, V <sub>S</sub> =13.5 V | 6 | | 10.5 | Α | | I <sub>OUT6</sub><br>I <sub>OUT7</sub> | Output current limitation to GND | Source, V <sub>S</sub> =13.5 V | -3.0 | | -1.5 | Α | | I <sub>OUT8</sub> | Output current limitation to GND | Source, V <sub>S</sub> =13.5 V | -10.5 | | -6 | Α | | t <sub>d ON H</sub> | Output delay time,<br>highside driver on | V <sub>S</sub> =13.5 V,<br>corresponding lowside<br>driver is not active | 20 | 40 | 80 | μs | | <sup>t</sup> d OFF H | Output delay time,<br>highside driver off | V <sub>S</sub> =13.5 V | 50 | 150 | 300 | μs | | t <sub>d ON L</sub> | Output delay time,<br>lowside driver on | V <sub>S</sub> =13.5 V,<br>corresponding highside<br>driver is not active | 15 | 30 | 70 | μs | | t <sub>d OFF L</sub> | Output delay time, lowside driver off | V <sub>S</sub> =13.5 V | 60 | 100 | 200 | μs | Table 11. OUT1 - OUT8 (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max | Unit | |-----------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------|------|------|------|------| | t <sub>d HL</sub> | Cross current protection time, source to sink | tcc onls_offhs - td off H(1) | | 200 | 400 | μs | | t <sub>d LH</sub> | Cross current protection time, sink to source | tcc onhs_offls - td off L(1) | | 200 | 400 | μs | | $I_{\mathrm{QLH}}$ | Switched-off output current highside drivers of | V <sub>OUT1-8</sub> =0V, standby mode | 0 | -2 | -5 | μΑ | | | OUT1-8 | V <sub>OUT1-8</sub> =0V, active mode | -40 | -15 | 0 | μΑ | | $I_{QLL}$ | Switched-off output current lowside drivers of | $V_{OUT1-5}=V_S$ , standby mode | 0 | 80 | 120 | μΑ | | | OUT1-5 | V <sub>OUT1-5</sub> = V <sub>S</sub> , active mode | -40 | -15 | 0 | μΑ | | I <sub>OLD123</sub> | Open load detection current of OUT1, OUT2 and OUT3 | Source and sink | 15 | 40 | 60 | mA | | I <sub>OLD45</sub> | Open load detection current of OUT4 and OUT5 | Source and sink | 60 | 150 | 300 | mA | | I <sub>OLD67</sub> | Open load detection current of OUT6 and OUT7 | Source | 15 | 40 | 60 | mA | | I <sub>OLD8</sub> | Open load detection current of OUT8 | Source | 30 | 150 | 300 | mA | | t <sub>d OL</sub> | Minimum duration of open load condition to set the status bit | | 500 | | 3000 | μs | | t <sub>ISC</sub> | Minimum duration of over-current condition to switch off the driver | | 10 | | 100 | μs | | f <sub>rec0</sub> | Recovery frequency for OC recovery duty cycle bit=0 | | 2 | | 8 | kHz | | f <sub>rec1</sub> | Recovery frequency for OC recovery duty cycle bit=1 | | 3 | | 16 | kHz | | dV <sub>OUT123</sub> /dt<br>dV <sub>OUT67</sub> /dt | Slew rate of OUT <sub>123</sub> and OUT <sub>67</sub> | $V_S = 13.5 \text{ V}$ $R_{load} = 16.8 \Omega$ | 0.08 | 0.2 | 0.4 | V/µs | | dV <sub>OUT45</sub> /dt | Slew rate of OUT <sub>4</sub> and OUT <sub>5</sub> | $V_S = 13.5 \text{ V}$ $R_{load} = 4.5 \Omega$ | 0.08 | 0.2 | 0.4 | V/µs | | dV <sub>OUT8</sub> /dt | Slew rate of OUT <sub>8</sub> | $V_S = 13.5 \text{ V}$ $R_{load} = 4.5 \Omega$ | 0.08 | 0.2 | 0.4 | V/µs | <sup>1.</sup> $t_{CC\ ON}$ is the switch on delay time $t_{d\ ON}$ if complement in half bridge has to switch Off. #### 2.5 SPI - electrical characteristics ( $V_S$ = 8 to 16V, $V_{CC}$ = 4.5 to 5.3V, $T_j$ = - 40 to 150°C, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin). Table 12. Delay time from standby to active mode | S | ymbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---|------------------|------------|------------------------------------------------------------------------------|------|------|------|------| | | t <sub>set</sub> | Delay time | Switching from standby to active mode. Time until output drivers are enabled | | 160 | 300 | μs | Table 13. Inputs: CSN, CLK, PWM1/2 and DI | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------------------------------|-------------------------------------------------------|------------------------------|------|------|------|------| | $V_{inL}$ | Input low level | $V_{CC} = 5V$ | 1.5 | 2.0 | | V | | V <sub>inH</sub> | Input high level | $V_{CC} = 5V$ | | 3.0 | 3.5 | V | | V <sub>inHyst</sub> | Input hysteresis | $V_{CC} = 5V$ | 0.5 | | | V | | I <sub>CSN in</sub> | Pull up current at input CSN | $V_{CSN} = 3.5V V_{CC} = 5V$ | -40 | -20 | -5 | μΑ | | I <sub>CLK in</sub> | Pull down current at input CLK | V <sub>CLK</sub> = 1.5V | 10 | 25 | 50 | μΑ | | I <sub>DI in</sub> | Pull down current at input DI | V <sub>DI</sub> = 1.5V | 10 | 25 | 50 | μΑ | | I <sub>PWM1 in</sub> | Pull down current at input PWM1 | V <sub>PWM</sub> = 1.5V | 10 | 25 | 50 | μΑ | | C <sub>in</sub> <sup>(1)</sup> | Input capacitance at input<br>CSN, CLK, DI and PWM1/2 | 0 V < V <sub>CC</sub> < 5.3V | | 10 | 15 | pF | <sup>1.</sup> Value of input capacity is not measured in production test. Parameter guaranteed by design. Table 14. DI timing<sup>(1)</sup> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------------|----------------------------------------------------|----------------------|------|------|------|------| | t <sub>CLK</sub> | Clock period | V <sub>CC</sub> = 5V | 1000 | | | ns | | t <sub>CLKH</sub> | Clock high time | V <sub>CC</sub> = 5V | 400 | | | ns | | t <sub>CLKL</sub> | Clock low time | V <sub>CC</sub> = 5V | 400 | | | ns | | t <sub>set CSN</sub> | CSN setup time, CSN low before rising edge of CLK | V <sub>CC</sub> = 5V | 400 | | | ns | | t <sub>set CLK</sub> | CLK setup time, CLK high before rising edge of CSN | V <sub>CC</sub> = 5V | 400 | | | ns | | t <sub>set DI</sub> | DI setup time | V <sub>CC</sub> = 5V | 200 | | | ns | | t <sub>hold time</sub> | DI hold time | V <sub>CC</sub> = 5V | 200 | | | ns | | t <sub>r in</sub> | Rise time of input signal DI, CLK, CSN | V <sub>CC</sub> = 5V | | | 100 | ns | | t <sub>f in</sub> | Fall time of input signal DI, CLK, CSN | V <sub>CC</sub> = 5V | | | 100 | ns | <sup>1.</sup> DI timing parameters tested in production by a passed / failed test: Tj= -40°C / +25°C: SPI communication @ 2MHz. Tj= +125°C SPI communication @ 1.25 MHz. Table 15. DO | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|----------------------------|-----------------------------------------------|----------------------|----------------------|------|------| | $V_{DOL}$ | Output low level | $VCC = 5 \text{ V}, I_D = -2\text{mA}$ | | 0.2 | 0.4 | V | | V <sub>DOH</sub> | Output high level | VCC = 5 V, I <sub>D</sub> = 2 mA | V <sub>CC</sub> -0.4 | V <sub>CC</sub> -0.2 | | ٧ | | I <sub>DOLK</sub> | Tristate leakage current | $V_{CSN} = V_{CC},$<br>$0V < V_{DO} < V_{CC}$ | -10 | | 10 | μΑ | | C <sub>DO</sub> (1) | Tristate input capacitance | $V_{CSN} = V_{CC},$ $0V < V_{CC} < 5.3V$ | | 10 | 15 | pF | <sup>1.</sup> Value of input capacity is not measured in production test. Parameter guaranteed by design. Table 16. DO timing | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------------|---------------------------------------------|-----------------------------------------------------------------------------|------|------|------|------| | t <sub>r DO</sub> | DO rise time | $C_L = 100 \text{ pF}, I_{load} = -1 \text{ mA}$ | | 80 | 140 | ns | | t <sub>f DO</sub> | DO fall time | $C_L = 100 \text{ pF}, I_{load} = 1 \text{mA}$ | | 50 | 100 | ns | | t <sub>en DO tri</sub> L | DO enable time from tristate to low level | $C_L = 100 \text{ pF}, I_{load} = 1 \text{mA}$<br>pull-up load to $V_{CC}$ | | 100 | 250 | ns | | t <sub>dis DO L tri</sub> | DO disable time from low level to tristate | $C_L = 100 \text{ pF}, I_{load} = 4 \text{ mA}$<br>pull-up load to $V_{CC}$ | | 380 | 450 | ns | | t <sub>en DO tri H</sub> | DO enable time from tristate to high level | C <sub>L</sub> =100 pF, I <sub>load</sub> = -1mA<br>pull-down load to GND | | 100 | 250 | ns | | t <sub>dis DO H tri</sub> | DO disable time from high level to tristate | C <sub>L</sub> = 100 pF, I <sub>load</sub> = -4mA<br>pull-down load to GND | | 380 | 450 | ns | | t <sub>d DO</sub> | DO delay time | $V_{DO} < 0.3 V_{CC}, V_{DO} > 0.7 V_{CC},$<br>$C_L = 100 pF$ | | 50 | 250 | ns | Table 17. CSN timing | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------------|------------------------------------------|-------------------------------------------|------|------|------|------| | t <sub>CSN_HI,stb</sub> | CSN HI time, switching from standby mode | Transfer of SPI-command to Input Register | 20 | | | μs | | t <sub>CSN_HI,min</sub> | CSN HI time, active mode | Transfer of SPI-command to input register | 4 | | | μs | Figure 3. SPI - transfer timing diagram Figure 4. SPI - input timing 16/38 Doc ID 14278 Rev 4 $\mathsf{t}_{\mathsf{f}\,\mathsf{in}}$ $t_{rin}$ 0.8 VCC CLK 0.5 VCC 0.2 VCC t<sub>r DO</sub> DO 0.8 VCC (low to high) 0.2 VCC t<sub>d DO</sub> $t_{fDO}$ 0.8 VCC DO (high to low) 0.2 VCC Figure 5. SPI - DO valid data delay time and valid time Figure 7. SPI - driver turn-on/off timing, minimum CSN hi time ## 3 Application information #### 3.1 Dual power supply: $V_S$ and $V_{CC}$ The power supply voltage $V_S$ supplies the half bridges and the highside drivers. An internal charge-pump is used to drive the highside switches. The logic supply voltage $V_{CC}$ (stabilized 5 V) is used for the logic part and the SPI of the device. Due to the independent logic supply voltage the control and status information will not be lost, if there are temporary spikes or glitches on the power supply voltage. In case of power-on ( $V_{CC}$ increases from under voltage to $V_{POR\ OFF}=4.2\ V$ ) the circuit is initialized by an internally generated power-on-reset (POR). If the voltage $V_{CC}$ decreases under the minimum threshold ( $V_{POR\ ON}=3.4\ V$ ), the outputs are switched to tristate (high impedance) and the status registers are cleared. #### 3.2 Standby mode The standby mode of the L9953 is activated by clearing the bit 23 of the Input Data Register 0. All latched data will be cleared and the inputs and outputs are switched to high impedance. In the standby mode the current at $V_S$ ( $V_{CC}$ ) is less than 6 $\mu$ A (50 $\mu$ A) for CSN = high (DO in tristate). By switching the $V_{CC}$ voltage a very low quiescent current can be achieved. If bit 23 is set, the device will be switched to active mode. #### 3.3 Inductive loads Each half bridge is built by an internally connected highside and a lowside power DMOS transistor. Due to the built-in reverse diodes of the output transistors, inductive loads can be driven at the outputs OUT1 to OUT5 without external free-wheeling diodes. The highside drivers OUT6 to OUT8 are intended to drive resistive loads. Hence only a limited energy (E<1mJ) can be dissipated by the internal ESD-diodes in freewheeling condition. For inductive loads (L>100 $\mu$ H) an external free-wheeling diode connected to GND and the corresponding output is needed. ## 3.4 Diagnostic functions All diagnostic functions (over/open load, power supply over-/under voltage, temperature warning and thermal shutdown) are internally filtered and the condition has to be valid for at least 32 µs (open load: 1ms, respectively) before the corresponding status bit in the status registers will be set. The filters are used to improve the noise immunity of the device. Open load and temperature warning function are intended for information purpose and will not change the state of the output drivers. On contrary, the overload condition will disable the corresponding driver (over-current) and over temperature will switch off all drivers (thermal shutdown). Without setting the over-current recovery bits in the Input Data register, the microcontroller has to clear the over-current status bits to reactivate the corresponding drivers. #### 3.5 Overvoltage and under voltage detection If the power supply voltage $V_S$ rises above the overvoltage threshold $V_{SOV\ OFF}$ (typical 21 V), the outputs OUT1 to OUT8 are switched to high impedance state to protect the load. When the voltage $V_S$ drops below the under voltage threshold $V_{SUV\ OFF}$ (UV-switch-OFF voltage), the output stages are switched to the high impedance to avoid the operation of the power devices without sufficient gate driving voltage (increased power dissipation). If the supply voltage $V_S$ recovers to normal operating voltage the outputs stages return to the programmed state (input register 0: bit 20=0). If the under voltage/overvoltage recovery disable bit is set, the automatic turn-on of the drivers is deactivated. The microcontroller needs to clear the status bits to reactivate the drivers. It is recommended to set bit 20 to avoid a possible high current oscillation in case of a shorted output to GND and low battery voltage. #### 3.6 Charge pump The charge pump runs under all conditions in normal mode. In standby the charge pump is disabled. #### 3.7 Temperature warning and thermal shutdown If junction temperature rises above $T_{j\,TW}$ a temperature warning flag is set and is detectable via the SPI. If junction temperature increases above the second threshold $T_{j\,SD}$ , the thermal shutdown bit will be set and power DMOS transistors of all output stages are switched off to protect the device. Temperature warning flag and thermal shutdown bit are latched and must be cleared by the microcontroller. The related bit is only cleared if the temperature decreases below the trigger temperature. If the thermal shutdown bit has been cleared the output stages are reactivated. ## 3.8 Open load detection The open load detection monitors the load current in each activated output stage. If the load current is below the open load detection threshold for at least 1 ms ( $t_{dOL}$ ) the corresponding open load bit is set in the status register. Due to mechanical/electrical inertia of typical loads a short activation of the outputs (e.g. 3ms) can be used to test the open load status without changing the mechanical/electrical state of the loads. #### 3.9 Over load detection In case of an over-current condition a flag is set in the status register in the same way as open load detection. If the over-current signal is valid for at least $t_{\rm ISC}=32~\mu s$ , the over-current flag is set and the corresponding driver is switched off to reduce the power dissipation and to protect the integrated circuit. If the over-current recovery bit of the output is zero the microcontroller has to clear the status bits to reactivate the corresponding driver. #### 3.10 Current monitor The current monitor output sources a current image at the current monitor output which has a fixed ratio (1/10000) of the instantaneous current of the selected highside driver. The bits 18 and 19 of the Input Data Register 0 control which of the outputs OUT1, OUT4, OUT5, and OUT8 will be multiplexed to the current monitor output. The current monitor output allows a more precise analysis of the actual state of the load rather than the detection of an open- or overload condition. For example this can be used to detect the motor state (starting, free-running, stalled). Moreover, it is possible to regulate the power of the defroster more precise by measuring the load current. The current monitor output is bidirectional (c.f. PWM inputs). #### 3.11 PWM inputs Each driver has a corresponding PWM enable bit which can be programmed by the SPI interface. If the PWM enable bit in Input Data Register 1 is set, the output is controlled by the logically AND-combination of the PWM signal and the output control bit in Input Data Register 0. The outputs OUT1-OUT6 and OUT8 are controlled by the PWM1 input and the output OUT7 is controlled by the bidirectional input CM/PMW2. For example, the two PWM inputs can be used to dim two lamps independently by external PWM signals. ## 3.12 Cross-current protection The six half-bridges of the device are cross-current protected by an internal delay time. If one driver (LS or HS) is turned-off the activation of the other driver of the same half bridge will be automatically delayed by the cross-current protection time. After the cross-current protection time is expired the slew-rate limited switch-off phase of the driver will be changed to a fast turn-off phase and the opposite driver is turned-on with slew-rate limitation. Due to this behavior it is always guaranteed that the previously activated driver is totally turned-off before the opposite driver will start to conduct. # 3.13 Programmable softstart function to drive loads with higher inrush current Loads with start-up currents higher than the over-current limits (e.g. inrush current of lamps, start current of motors and cold resistance of heaters) can be driven by using the programmable softstart function (i.e. overcurrent recovery mode). Each driver has a corresponding over-current recovery bit. If this bit is set, the device will automatically switch-on the outputs again after a programmable recovery time. The duty cycle in over-current condition can be programmed by the SPI interface to be about 12% or 25%. The PWM modulated current will provide sufficient average current to power up the load (e.g. heat up the bulb) until the load reaches operating condition. The PWM frequency settles at 3kHz or 6kHz. The device itself cannot distinguish between a real overload and a non linear load like a light bulb. A real overload condition can only be qualified by time. As an example the microcontroller can switch on light bulbs by setting the over-current Recovery bit for the first 50ms. After clearing the recovery bit the output will be automatically disabled if the overload condition still exits. Figure 9. Example of programmable softstart function for inductive loads ## 4 Functional description of the SPI #### 4.1 Serial Peripheral Interface (SPI) This device uses a standard SPI to communicate with a microcontroller. The SPI can be driven by a microcontroller with its SPI peripheral running in following mode: CPOL = 0 and CPHA = 0. For this mode, input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK. This device is not limited to microcontroller with a build-in SPI. Only three CMOS-compatible output pins and one input pin will be needed to communicate with the device. A fault condition can be detected by setting CSN to low. If CSN = 0, the DO-pin will reflect the status bit 0 (fault condition) of the device which is a logical-or of all bits in the status registers 0 and 1. The microcontroller can poll the status of the device without the need of a full SPI-communication cycle. Note: In contrast to the SPI-standard the least significant bit (LSB) will be transferred first (see **Figure 3**). #### 4.2 Chip Select Not (CSN) The input pin is used to select the serial interface of this device. When CSN is high, the output pin (DO) will be in high impedance state. A low signal will activate the output driver and a serial communication can be started. The state when CSN is going low until the rising edge of CSN will be called a communication frame. If the CSN-input pin is driven above 7.5V, the L9953 will go into a test mode. In the test mode the DO will go from tri-state to active mode. ## 4.3 Serial Data In (DI) The input pin is used to transfer data serial into the device. The data applied to the DI will be sampled at the rising edge of the CLK signal and shifted into an internal 24 bit shift register. At the rising edge of the CSN signal the contents of the shift register will be transferred to Data Input Register. The writing to the selected Data Input Register is only enabled if exactly 24 bits are transmitted within one communication frame (i.e. CSN low). If more or less clock pulses are counted within one frame the complete frame will be ignored. This safety function is implemented to avoid an activation of the output stages by a wrong communication frame. Note: Due to this safety functionality a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected ICs is recommended. #### 4.4 Serial Data Out (DO) The data output driver is activated by a logical low level at the CSN input and will go from high impedance to a low or high level depending on the status bit 0 (fault condition). The first rising edge of the CLK input after a high to low transition of the CSN pin will transfer the content of the selected status register into the data out shift register. Each subsequent falling edge of the CLK will shift the next bit out. #### 4.5 Serial clock (CLK) The CLK input is used to synchronize the input and output serial bit streams. The data input (DI) is sampled at the rising edge of the CLK and the data output (DO) will change with the falling edge of the CLK signal. #### 4.6 Input data register The device has two input registers. The first bit (bit 0) at the DI-input is used to select one of the two Input Registers. All bits are first shifted into an input shift register. After the rising edge of CSN the contents of the input shift register will be written to the selected Input Data Register only if a frame of exact 24 data bits are detected. Depending on bit 0 the contents of the selected status register will be transferred to DO during the current communication frame. Bit 1-17 controls the behavior of the corresponding driver. If bit 23 is zero, the device will go into the standby-mode. The bits 18 and 19 are used to control the current monitor multiplexer. Bit 22 is used to reset all status bits in both status registers. The bits in the status registers will be cleared after the current communication frame (rising edge of CSN). ## 4.7 Status register This devices uses two status registers to store and to monitor the state of the device. Bit 0 is used as a fault bit and is a logical-NOR combination of bits 1-22 in both status registers. The state of this bit can be polled by the microcontroller without the need of a full SPI-communication cycle. If one of the over-current bits is set, the corresponding driver will be disabled. If the over-current recovery bit of the output is not set the microcontroller has to clear the over-current bit to enable the driver. If the thermal shutdown bit is set, all drivers will go into a high impedance state. Again the microcontroller has to clear the bit to enable the drivers. #### 4.8 Scan mode The Scan Mode can be entered by rising the PWM1 input to a voltage higher than 9.5V. #### 4.9 Test mode The Test Mode can be entered by rising the CSN input to a voltage higher than 9.5V. In the test mode the inputs CLK, DI, PWM1/2, the internal 2MHz CLK, OL and OC can be multiplexed to output DO and Iref, Tsens1-4 and Vbgp can be multiplexed to input CM/PWM2. Furthermore the over-current thresholds are reduced by a factor of 4 to allow EWS testing at lower current. The internal logic prevents that the High-Side and Low-Side driver of the same half-bridge can be switched-on at the same time. In the test mode this combination is used to multiplex the desired signals according to following table: Table 18. Test mode | PWM | OUT2<br>PWM<br>1 EN | OUT3<br>PWM<br>1 EN | OUT4<br>PWM<br>1 EN | OUT5<br>PWM<br>1 EN | OUT6<br>PWM<br>1 EN | DO | LS3 | HS3 | LS4 | HS4 | LS5 | HS5 | Test Pad | | |---------|---------------------|---------------------|---------------------|---------------------|---------------------|---------|-------------------------|-------|-------------|-------------|-------------|--------|----------|--| | ! (both | ı HI) | ! (bot | ooth HI) ! | | h HI) | NoError | ! (both HI) | | ! (both HI) | | ! (both HI) | | 5μA Iref | | | both | Η | ! (bot | h HI) | ! (bot | h HI) | DI | botl | n HI | ! (bot | h HI) | ! (both HI) | | Tsens1 | | | ! (both | ı HI) | both | n HI | ! (bot | h HI) | CLK | ! (bot | h HI) | botl | n HI | ! (both HI) | | Tsens2 | | | both | HI | both | n HI | ! (bot | h HI) | INT_CLK | both HI both HI | | n HI | ! (both HI) | | Tsens3 | | | | ! (both | ı HI) | ! (bot | h HI) | both | n HI | PWM1 | ! (both HI) ! (both HI) | | h HI) | both HI | | Tsens4 | | | | both | H | ! (bot | h HI) | both | n HI | PWM2 | both HI ! (k | | ! (both HI) | | both HI | | х | | | ! (both | n HI) | both | n HI | both | n HI | OL | ! (both HI) | | both HI | | both HI | | х | | | both | HI | both | n HI | both | n HI | OC | both HI both HI both HI | | n HI | Vbandgap | | | | |