Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # LA-ispMACH 4000V/Z Automotive Family 3.3V/1.8V In-System Programmable SuperFAST™High Density PLDs May 2009 Data Sheet DS1017 ### **Features** ### ■ High Performance - f<sub>MAX</sub> = 168MHz maximum operating frequency - t<sub>PD</sub> = 7.5ns propagation delay - Up to four global clock pins with programmable clock polarity control - Up to 80 PTs per output #### Ease of Design - Enhanced macrocells with individual clock, reset, preset and clock enable controls - Up to four global OE controls - Individual local OE control per I/O pin - Excellent First-Time-Fit<sup>™</sup> and refit - Fast path, SpeedLocking<sup>™</sup> Path, and wide-PT path - Wide input gating (36 input logic blocks) for fast counters, state machines and address decoders ### ■ Zero Power (LA-ispMACH 4000Z) - Typical static current 10µA (4032Z) - 1.8V core low dynamic power - LA-ispMACH 4000Z operational down to 1.6V #### ■ AEC-Q100 Tested and Qualified Automotive: -40 to 125°C ambient (T<sub>△</sub>) ### ■ Easy System Integration - Superior solution for power sensitive consumer applications - Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O - Operation with 3.3V (4000V) or 1.8V (4000Z) supplies - 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI interfaces - · Hot-socketing - · Open-drain capability - · Input pull-up, pull-down or bus-keeper - · Programmable output slew rate - 3.3V PCI compatible - IEEE 1149.1 boundary scan testable - 3.3V/2.5V/1.8V In-System Programmable (ISP™) using IEEE 1532 compliant interface - I/O pins with fast setup path - Lead-free (RoHS) package ### Introduction The high performance LA-ispMACH 4000V/Z automotive family from Lattice offers a SuperFAST CPLD solution that is tested and qualified to the AEC-Q100 standard. The family is a blend of Lattice's two most popular architectures: the ispLSI® 2000 and ispMACH 4A. Retaining the best of both families, the LA-ispMACH 4000V/Z architecture focuses on significant innovations to combine the highest performance with low power in a flexible CPLD family. The LA-ispMACH 4000V/Z automotive family combines high speed and low power with the flexibility needed for ease of design. With its robust Global Routing Pool and Output Routing Pool, this family delivers excellent First-Time-Fit, timing predictability, routing, pin-out retention and density migration. Table 1. LA-ispMACH 4000V Automotive Family Selection Guide | | LA-ispMACH 4032V | LA-ispMACH 4064V | LA-ispMACH 4128V | |------------------------|------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------| | Macrocells | 32 | 64 | 128 | | I/O + Dedicated Inputs | 30+2/32+4 | 30+2/32+4/64+10 | 64+10/92+4/96+4 | | t <sub>PD</sub> (ns) | 7.5 | 7.5 | 7.5 | | t <sub>S</sub> (ns) | 4.5 | 4.5 | 4.5 | | t <sub>CO</sub> (ns) | 4.5 | 4.5 | 4.5 | | f <sub>MAX</sub> (MHz) | 168 | 168 | 168 | | Supply Voltage (V) | 3.3V | 3.3V | 3.3V | | Pins/Package | 44-pin Lead-Free TQFP<br>48-pin Lead-Free TQFP | 44-pin Lead-Free TQFP<br>48-pin Lead-Free TQFP<br>100-pin Lead-Free TQFP | 100-pin Lead-Free TQFP<br>128-pin Lead-Free TQFP<br>144-pin Lead-Free TQFP | © 2009 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | | LA-ispMACH 4032Z | LA-ispMACH 4064Z | LA-ispMACH 4128Z | |------------------------|-----------------------|-------------------------------------------------|------------------------| | Macrocells | 32 | 64 | 128 | | I/O + Dedicated Inputs | 32+4 | 32+4/64+10 | 64+10 | | t <sub>PD</sub> (ns) | 7.5 | 7.5 | 7.5 | | t <sub>S</sub> (ns) | 4.5 | 4.5 | 4.5 | | t <sub>CO</sub> (ns) | 4.5 | 4.5 | 4.5 | | f <sub>MAX</sub> (MHz) | 168 | 168 | 168 | | Supply Voltage (V) | 1.8V | 1.8V | 1.8V | | Pins/Package | 48-pin Lead-Free TQFP | 48-pin Lead-Free TQFP<br>100-pin Lead-Free TQFP | 100-pin Lead-Free TQFP | Table 2. LA-ispMACH 4000Z Automotive Family Selection Guide The LA-ispMACH 4000V/Z automotive family offers densities ranging from 32 to 128 macrocells. There are multiple density-I/O combinations in Thin Quad Flat Pack (TQFP) packages ranging from 44 to 144 pins. Tables 1 and 2 show the macrocell, package and I/O options, along with other key parameters. The LA-ispMACH 4000V/Z automotive family has enhanced system integration capabilities. It supports 3.3V (4000V and 1.8V (4000Z) supply voltages and 3.3V, 2.5V and 1.8V interface voltages. Additionally, inputs can be safely driven up to 5.5V when an I/O bank is configured for 3.3V operation, making this family 5V tolerant. The LA-ispMACH 4000V/Z also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. The LA-ispMACH 4000V/Z automotive family is in-system programmable through the IEEE Standard 1532 interface. IEEE Standard 1149.1 boundary scan testing capability also allows product testing on automated test equipment. The 1532 interface signals TCK, TMS, TDI and TDO are referenced to VCC (logic core). ### **Overview** The LA-ispMACH 4000V/Z automotive devices consist of multiple 36-input, 16-macrocell Generic Logic Blocks (GLBs) interconnected by a Global Routing Pool (GRP). Output Routing Pools (ORPs) connect the GLBs to the I/O Blocks (IOBs), which contain multiple I/O cells. This architecture is shown in Figure 1. Figure 1. Functional Block Diagram The I/Os in the LA-ispMACH 4000V/Z automotive devices are split into two banks. Each bank has a separate I/O power supply. Inputs can support a variety of standards independent of the chip or bank power supply. Outputs support the standards compatible with the power supply provided to the bank. Support for a variety of standards helps designers implement designs in mixed voltage environments. In addition, 5V tolerant inputs are specified within an I/O bank that is connected to $V_{\rm CCO}$ of 3.0V to 3.6V for LVCMOS 3.3, LVTTL and PCI interfaces. ### LA-ispMACH 4000V/Z Automotive Architecture There are a total of two GLBs in the LA-ispMACH 4032V/Z, increasing to 8 GLBs in the LA-ispMACH 4128V/Z. Each GLB has 36 inputs. All GLB inputs come from the GRP and all outputs from the GLB are brought back into the GRP to be connected to the inputs of any other GLB on the device. Even if feedback signals return to the same GLB, they still must go through the GRP. This mechanism ensures that GLBs communicate with each other with consistent and predictable delays. The outputs from the GLB are also sent to the ORP. The ORP then sends them to the associated I/O cells in the I/O block. ### Generic Logic Block The LA-ispMACH 4000V/Z Automotive GLB consists of a programmable AND array, logic allocator, 16 macrocells and a GLB clock generator. Macrocells are decoupled from the product terms through the logic allocator and the I/O pins are decoupled from macrocells through the ORP. Figure 2 illustrates the GLB. Figure 2. Generic Logic Block ### **AND Array** The programmable AND Array consists of 36 inputs and 83 output product terms. The 36 inputs from the GRP are used to form 72 lines in the AND Array (true and complement of the inputs). Each line in the array can be connected to any of the 83 output product terms via a wired-AND. Each of the 80 logic product terms feed the logic allocator with the remaining three control product terms feeding the Shared PT Clock, Shared PT Initialization and Shared PT OE. The Shared PT Clock and Shared PT Initialization signals can optionally be inverted before being fed to the macrocells. Every set of five product terms from the 80 logic product terms forms a product term cluster starting with PT0. There is one product term cluster for every macrocell in the GLB. Figure 3 is a graphical representation of the AND Array. Figure 3. AND Array ### **Enhanced Logic Allocator** Within the logic allocator, product terms are allocated to macrocells in product term clusters. Each product term cluster is associated with a macrocell. The cluster size for the LA-ispMACH 4000V/Z automotive family is 4+1 (total 5) product terms. The software automatically considers the availability and distribution of product term clusters as it fits the functions within a GLB. The logic allocator is designed to provide three speed paths: 5-PT fast bypass path, 20-PT Speed Locking path and an up to 80-PT path. The availability of these three paths lets designers trade timing variability for increased performance. The enhanced Logic Allocator of the LA-ispMACH 4000V/Z automotive family consists of the following blocks: - Product Term Allocator - Cluster Allocator - Wide Steering Logic Figure 4 shows a macrocell slice of the Logic Allocator. There are 16 such slices in the GLB. Figure 4. Macrocell Slice #### **Product Term Allocator** The product term allocator assigns product terms from a cluster to either logic or control applications as required by the design being implemented. Product terms that are used as logic are steered into a 5-input OR gate associated with the cluster. Product terms that used for control are steered either to the macrocell or I/O cell associated with the cluster. Table 3 shows the available functions for each of the five product terms in the cluster. The OR gate output connects to the associated I/O cell, providing a fast path for narrow combinatorial functions, and to the logic allocator. Table 3. Individual PT Steering | Product Term | Logic | Control | | |----------------|----------|-----------------------------------------------------------------------------|--| | PT <i>n</i> | Logic PT | Single PT for XOR/OR | | | PT <i>n</i> +1 | Logic PT | Individual Clock (PT Clock) | | | PT <i>n</i> +2 | Logic PT | Individual Initialization or Individual Clock Enable (PT Initialization/CE) | | | PT <i>n</i> +3 | Logic PT | Individual Initialization (PT Initialization) | | | PT <i>n</i> +4 | Logic PT | Individual OE (PTOE) | | #### **Cluster Allocator** The cluster allocator allows clusters to be steered to neighboring macrocells, thus allowing the creation of functions with more product terms. Table 4 shows which clusters can be steered to which macrocells. Used in this manner, the cluster allocator can be used to form functions of up to 20 product terms. Additionally, the cluster allocator accepts inputs from the wide steering logic. Using these inputs, functions up to 80 product terms can be created. Table 4. Available Clusters for Each Macrocell | Macrocell | | Available | Clusters | | |-----------|-----|-----------|----------|-----| | MO | _ | C0 | C1 | C2 | | M1 | C0 | C1 | C2 | C3 | | M2 | C1 | C2 | C3 | C4 | | M3 | C2 | C3 | C4 | C5 | | M4 | C3 | C4 | C5 | C6 | | M5 | C4 | C5 | C6 | C7 | | M6 | C5 | C6 | C7 | C8 | | M7 | C6 | C7 | C8 | C9 | | M8 | C7 | C8 | C9 | C10 | | M9 | C8 | C9 | C10 | C11 | | M10 | C9 | C10 | C11 | C12 | | M11 | C10 | C11 | C12 | C13 | | M12 | C11 | C12 | C13 | C14 | | M13 | C12 | C13 | C14 | C15 | | M14 | C13 | C14 | C15 | _ | | M15 | C14 | C15 | _ | _ | ### Wide Steering Logic The wide steering logic allows the output of the cluster allocator n to be connected to the input of the cluster allocator n+4. Thus, cluster chains can be formed with up to 80 product terms, supporting wide product term functions and allowing performance to be increased through a single GLB implementation. Table 5 shows the product term chains. Table 5. Product Term Expansion Capability | Expansion Chains | Macrocells Associated with Expansion Chain (with Wrap Around) | Max PT/Macrocell | |------------------|--------------------------------------------------------------------|------------------| | Chain-0 | $M0 \rightarrow M4 \rightarrow M8 \rightarrow M12 \rightarrow M0$ | 75 | | Chain-1 | $M1 \rightarrow M5 \rightarrow M9 \rightarrow M13 \rightarrow M1$ | 80 | | Chain-2 | $M2 \rightarrow M6 \rightarrow M10 \rightarrow M14 \rightarrow M2$ | 75 | | Chain-3 | M3 → M7 → M11 → M15 → M3 | 70 | Every time the super cluster allocator is used, there is an incremental delay of $t_{\text{EXP}}$ . When the super cluster allocator is used, all destinations other than the one being steered to, are given the value of ground (i.e., if the super cluster is steered to M (n+4), then M (n) is ground). #### Macrocell The 16 macrocells in the GLB are driven by the 16 outputs from the logic allocator. Each macrocell contains a programmable XOR gate, a programmable register/latch, along with routing for the logic and control functions. Figure 5 shows a graphical representation of the macrocell. The macrocells feed the ORP and GRP. A direct input from the I/O cell allows designers to use the macrocell to construct high-speed input registers. A programmable delay in this path allows designers to choose between the fastest possible set-up time and zero hold time. Figure 5. Macrocell ### **Enhanced Clock Multiplexer** The clock input to the flip-flop can select any of the four block clocks along with the shared PT clock, and true and complement forms of the optional individual term clock. An 8:1 multiplexer structure is used to select the clock. The eight sources for the clock multiplexer are as follows: - Block CLK0 - Block CLK1 - Block CLK2 - Block CLK3 - PT Clock - PT Clock Inverted - Shared PT Clock - Ground ### **Clock Enable Multiplexer** Each macrocell has a 4:1 clock enable multiplexer. This allows the clock enable signal to be selected from the following four sources: - PT Initialization/CE - PT Initialization/CE Inverted - Shared PT Clock - Logic High #### **Initialization Control** The LA-ispMACH 4000V/Z automotive family architecture accommodates both block-level and macrocell-level set and reset capability. There is one block-level initialization term that is distributed to all macrocell registers in a GLB. At the macrocell level, two product terms can be "stolen" from the cluster associated with a macrocell to be used for set/reset functionality. A reset/preset swapping feature in each macrocell allows for reset and preset to be exchanged, providing flexibility. Note that the reset/preset swapping selection feature affects power-up reset as well. All flip-flops power up to a known state for predictable system initialization. If a macrocell is configured to SET on a signal from the block-level initialization, then that macrocell will be SET during device power-up. If a macrocell is configured to RESET on a signal from the block-level initialization or is not configured for set/reset, then that macrocell will RESET on power-up. To guarantee initialization values, the $V_{\rm CC}$ rise must be monotonic, and the clock must be inactive until the reset delay time has elapsed. #### **GLB Clock Generator** Each LA-ispMACH 4000V/Z automotive device has up to four clock pins that are also routed to the GRP to be used as inputs. These pins drive a clock generator in each GLB, as shown in Figure 6. The clock generator provides four clock signals that can be used anywhere in the GLB. These four GLB clock signals can consist of a number of combinations of the true and complement edges of the global clock signals. Figure 6. GLB Clock Generator ### **Output Routing Pool (ORP)** The Output Routing Pool allows macrocell outputs to be connected to any of several I/O cells within an I/O block. This provides greater flexibility in determining the pinout and allows design changes to occur without affecting the pinout. The output routing pool also provides a parallel capability for routing macrocell-level OE product terms. This allows the OE product term to follow the macrocell output as it is switched between I/O cells. Additionally, the output routing pool allows the macrocell output or true and complement forms of the 5-PT bypass signal to bypass the output routing multiplexers and feed the I/O cell directly. The enhanced ORP of the LA-ispMACH 4000V/Z family consists of the following elements: - · Output Routing Multiplexers - OE Routing Multiplexers - Output Routing Pool Bypass Multiplexers Figure 7 shows the structure of the ORP from the I/O cell perspective. This is referred to as an ORP slice. Each ORP has as many ORP slices as there are I/O cells in the corresponding I/O block. Figure 7. ORP Slice ### **Output Routing Multiplexers** The details of connections between the macrocells and the I/O cells vary across devices and within a device dependent on the maximum number of I/Os available. Tables 6-10 provide the connection details. Table 6. ORP Combinations for I/O Blocks with 8 I/Os | I/O Cell | Available Macrocells | |----------|--------------------------------------| | I/O 0 | M0, M1, M2, M3, M4, M5, M6, M7 | | I/O 1 | M2, M3, M4, M5, M6, M7, M8, M9 | | I/O 2 | M4, M5, M6, M7, M8, M9, M10, M11 | | I/O 3 | M6, M7, M8, M9, M10, M11, M12, M13 | | I/O 4 | M8, M9, M10, M11, M12, M13, M14, M15 | | I/O 5 | M10, M11, M12, M13, M14, M15, M0, M1 | | I/O 6 | M12, M13, M14, M15, M0, M1, M2, M3 | | I/O 7 | M14, M15, M0, M1, M2, M3, M4, M5 | Table 7. ORP Combinations for I/O Blocks with 16 I/Os | I/O Cell | Available Macrocells | |----------|--------------------------------------| | I/O 0 | M0, M1, M2, M3, M4, M5, M6, M7 | | I/O 1 | M1, M2, M3, M4, M5, M6, M7, M8 | | I/O 2 | M2, M3, M4, M5, M6, M7, M8, M9 | | I/O 3 | M3, M4, M5, M6, M7, M8, M9, M10 | | I/O 4 | M4, M5, M6, M7, M8, M9, M10, M11 | | I/O 5 | M5, M6, M7, M8, M9, M10, M11, M12 | | I/O 6 | M6, M7, M8, M9, M10, M11, M12, M13 | | I/O 7 | M7, M8, M9, M10, M11, M12, M13, M14 | | I/O 8 | M8, M9, M10, M11, M12, M13, M14, M15 | | I/O 9 | M9, M10, M11, M12, M13, M14, M15, M0 | | I/O 10 | M10, M11, M12, M13, M14, M15, M0, M1 | | I/O 11 | M11, M12, M13, M14, M15, M0, M1, M2 | | I/O 12 | M12, M13, M14, M15, M0, M1, M2, M3 | | I/O 13 | M13, M14, M15, M0, M1, M2, M3, M4 | | I/O 14 | M14, M15, M0, M1, M2, M3, M4, M5 | | I/O 15 | M15, M0, M1, M2, M3, M4, M5, M6 | Table 8. ORP Combinations for I/O Blocks with 12 I/Os | I/O Cell | Available Macrocells | |----------|--------------------------------------| | I/O 0 | M0, M1, M2, M3, M4, M5, M6, M7 | | I/O 1 | M1, M2, M3, M4, M5, M6, M7, M8 | | I/O 2 | M2, M3, M4, M5, M6, M7, M8, M9 | | I/O 3 | M4, M5, M6, M7, M8, M9, M10, M11 | | I/O 4 | M5, M6, M7, M8, M9, M10, M11, M12 | | I/O 5 | M6, M7, M8, M9, M10, M11, M12, M13 | | I/O 6 | M8, M9, M10, M11, M12, M13, M14, M15 | | I/O 7 | M9, M10, M11, M12, M13, M14, M15, M0 | | I/O 8 | M10, M11, M12, M13, M14, M15, M0, M1 | | I/O 9 | M12, M13, M14, M15, M0, M1, M2, M3 | | I/O 10 | M13, M14, M15, M0, M1, M2, M3, M4 | | I/O 11 | M14, M15, M0, M1, M2, M3, M4, M5 | ### **ORP Bypass and Fast Output Multiplexers** The ORP bypass and fast-path output multiplexer is a 4:1 multiplexer and allows the 5-PT fast path to bypass the ORP and be connected directly to the pin with either the regular output or the inverted output. This multiplexer also allows the register output to bypass the ORP to achieve faster t<sub>CO</sub>. ### **Output Enable Routing Multiplexers** The OE Routing Pool provides the corresponding local output enable (OE) product term to the I/O cell. ### I/O Cell The I/O cell contains the following programmable elements: output buffer, input buffer, OE multiplexer and bus maintenance circuitry. Figure 8 details the I/O cell. Figure 8. I/O Cell Each output supports a variety of output standards dependent on the $V_{CCO}$ supplied to its I/O bank. Outputs can also be configured for open drain operation. Each input can be programmed to support a variety of standards, independent of the $V_{CCO}$ supplied to its I/O bank. The I/O standards supported are: - LVTTL - LVCMOS 1.8 - LVCMOS 3.3 - 3.3V PCI Compatible - LVCMOS 2.5 All of the I/Os and dedicated inputs have the capability to provide a bus-keeper latch, Pull-up Resistor or Pull-down Resistor. A fourth option is to provide none of these. The selection is done on a global basis. The default in both hardware and software is such that when the device is erased or if the user does not specify, the input structure is configured to be a Pull-up Resistor. Each LA-ispMACH 4000V/Z automotive device I/O has an individually programmable output slew rate control bit. Each output can be individually configured for fast slew or slow slew. The typical edge rate difference between fast and slow slew setting is 20%. For high-speed designs with long, unterminated traces, the slow-slew rate will introduce fewer reflections, less noise and keep ground bounce to a minimum. For designs with short traces or well terminated lines, the fast slew rate can be used to achieve the highest speed. ### **Global OE Generation** Most LA-ispMACH 4000V/Z automotive family devices have a 4-bit wide Global OE Bus, except the LA-ispMACH 4032V and LA-ispMACH4032Z devices that have a 2-bit wide Global OE Bus. This bus is derived from a 4-bit internal global OE PT bus and two dual purpose I/O or GOE pins. Each signal that drives the bus can optionally be inverted. Each GLB has a block-level OE PT that connects to all bits of the Global OE PT bus with four fuses. Hence, for a 128-macrocell device (with 16 blocks), each line of the bus is driven from 8 OE product terms. Figures 9 and 10 show a graphical representation of the global OE generation. Figure 9. Global OE Generation for All Devices Except LA-ispMACH 4032V/Z Figure 10. Global OE Generation for LA-ispMACH 4032V/Z # Zero Power/Low Power and Power Management The LA-ispMACH 4000V/Z automotive family is designed with high speed low power design techniques to offer both high speed and low power. With an advanced E² low power cell and non sense-amplifier design approach (full CMOS logic approach), the LA-ispMACH 4000V/Z automotive family offers SuperFAST pin-to-pin speeds, while simultaneously delivering low standby power without needing any "turbo bits" or other power management schemes associated with a traditional sense-amplifier approach. The zero power LA-ispMACH 4000Z is based on the 1.8V ispMACH 4000C family. With innovative circuit design changes, the LA-ispMACH 4000Z family is able to achieve the industry's "lowest static power". ### IEEE 1149.1-Compliant Boundary Scan Testability All LA-ispMACH 4000V/Z automotive devices have boundary scan cells and are compliant to the IEEE 1149.1 standard. This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic notes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test node data to be captured and shifted out for verification. In addition, these devices can be linked into a board-level serial scan path for more board-level testing. The test access port operates with an LVCMOS interface that corresponds to the power supply voltage. ## I/O Quick Configuration To facilitate the most efficient board test, the physical nature of the I/O cells must be set before running any continuity tests. As these tests are fast, by nature, the overhead and time that is required for configuration of the I/Os' physical nature should be minimal so that board test time is minimized. The LA-ispMACH 4000V/Z automotive family of devices allows this by offering the user the ability to quickly configure the physical nature of the I/O cells. This quick configuration takes milliseconds to complete, whereas it takes seconds for the entire device to be programmed. Lattice's ispVM<sup>TM</sup> System programming software can either perform the quick configuration through the PC parallel port, or can generate the ATE or test vectors necessary for a third-party test system. ## **IEEE 1532-Compliant In-System Programming** Programming devices in-system provides a number of significant benefits including: rapid prototyping, lower inventory levels, higher quality and the ability to make in-field modifications. The LA-ispMACH 4000V/Z automotive devices provide In-System Programming (ISP™) capability through the Boundary Scan Test Access Port. This capability has been implemented in a manner that ensures that the port remains complaint to the IEEE 1149.1 standard. By using IEEE 1149.1 as the communication interface through which ISP is achieved, users get the benefit of a standard, well-defined interface. All LA-ispMACH 4000V/Z automotive devices are also compliant with the IEEE 1532 standard. The LA-ispMACH 4000V/Z automotive devices can be programmed across the commercial temperature and voltage range. The PC-based Lattice software facilitates in-system programming of LA-ispMACH 4000V/Z automotive devices. The software takes the JEDEC file output produced by the design implementation software, along with information about the scan chain, and creates a set of vectors used to drive the scan chain. The software can use these vectors to drive a scan chain via the parallel port of a PC. Alternatively, the software can output files in formats understood by common automated test equipment. This equipment can then be used to program LA-ispMACH 4000V/Z automotive devices during the testing of a circuit board. # **User Electronic Signature** The User Electronic Signature (UES) allows the designer to include identification bits or serial numbers inside the device, stored in E<sup>2</sup>CMOS memory. The LA-ispMACH 4000V/Z automotive device contains 32 UES bits that can be configured by the user to store unique data such as ID codes, revision numbers or inventory control codes. ## **Security Bit** A programmable security bit is provided on the LA-ispMACH 4000V/Z automotive devices as a deterrent to unauthorized copying of the array configuration patterns. Once programmed, this bit defeats readback of the programmed pattern by a device programmer, securing proprietary designs from competitors. Programming and verification are also defeated by the security bit. The bit can only be reset by erasing the entire device. ## **Hot Socketing** The LA-ispMACH 4000V/Z automotive devices are well-suited for applications that require hot socketing capability. Hot socketing a device requires that the device, during power-up and down, can tolerate active signals on the I/Os and inputs without being damaged. Additionally, it requires that the effects of I/O pin loading be minimal on active signals. The LA-ispMACH 4000V/Z automotive devices provide this capability for input voltages in the range 0V to 3.0V. ## **Density Migration** The LA-ispMACH 4000V/Z automotive family has been designed to ensure that different density devices in the same package have the same pin-out. Furthermore, the architecture ensures a high success rate when performing design migration from lower density parts to higher density parts. In many cases, it is possible to shift a lower utilization design targeted for a high density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. ### **AEC-Q100 Tested and Qualified** The Automotive Electronics Council (AEC) consists of two committees: the Quality Systems Committee and the Component Technical Committee. These committees are composed of representatives from sustaining and other associate members. The AEC Component Technical Committee is the standardization body for establishing standards for reliable, high quality electronic components. In particular, the AEC-Q100 specification "Stress Test for Qualification for Integrated Circuits" defines qualification and re-qualification requirements for electronic components. Components meeting these specifications are suitable for use in the harsh automotive environment without additional component-level qualification testing. Lattice's LA-ispMACH 4000V/Z and LA-MachXO devices completed and passed the requirements of the AEC-Q100 specification. # Absolute Maximum Ratings<sup>1, 2, 3</sup> | | LA-ispMACH 4000V (3.3V) | LA-ispMACH 4000Z (1.8V) | |-------------------------------------------------------|-------------------------|-------------------------| | Supply Voltage (V <sub>CC</sub> ) | 0.5 to 5.5V | 0.5 to 2.5V | | Output Supply Voltage (V <sub>CCO</sub> ) | 0.5 to 4.5V | 0.5 to 4.5V | | Input or I/O Tristate Voltage Applied <sup>4, 5</sup> | 0.5 to 5.5V | 0.5 to 5.5V | | Storage Temperature | 65 to 150°C | 65 to 150°C | | Junction Temperature $(T_j)$ with Power Applied | 55 to 150°C | 55 to 150°C | - 1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. - 2. Compliance with Lattice Thermal Management document is required. - 3. All voltages referenced to GND. - 4. Undershoot of -2V and overshoot of (V<sub>IH</sub> (MAX) + 2V), up to a total pin voltage of 6.0V, is permitted for a duration of < 20ns. - 5. Maximum of 64 I/Os per device with VIN > 3.6V is allowed. ## **Recommended Operating Conditions** | Symbol | Parameter | Min. | Max. | Units | |----------------|----------------------------------------------------------|------------------|------|-------| | | LA-ispMACH 4000V Supply Voltage | 3.0 | 3.6 | V | | $V_{CC}$ | LA-ispMACH 4000Z Supply Voltage | 1.7 | 1.9 | V | | | LA-ispMACH 4000Z, Extended Functional Voltage Operations | 1.6 <sup>1</sup> | 1.9 | V | | T <sub>A</sub> | Ambient Temperature (Automotive) | -40 | 125 | С | <sup>1.</sup> Devices operating at 1.6V can expect performance degradation up to 35%. ## **Erase Reprogram Specifications** | Parameter | Min. | Max. | Units | |-----------------------|-------|------|--------| | Erase/Reprogram Cycle | 1,000 | _ | Cycles | Note: Valid over commercial temperature range. # Hot Socketing Characteristics<sup>1,2,3</sup> | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |-----------------|------------------------------|--------------------------------------------|------|------|------|-------| | I <sub>DK</sub> | Input or I/O Leakage Current | $0 \le V_{IN} \le 3.0V, Tj = 105^{\circ}C$ | _ | ±30 | ±150 | μΑ | | | input of 1/O Leakage Current | $0 \le V_{IN} \le 3.0V, Tj = 130^{\circ}C$ | _ | ±30 | ±200 | μΑ | <sup>1.</sup> Insensitive to sequence of $V_{CC}$ or $V_{CCO}$ . However, assumes monotonic rise/fall rates for $V_{CC}$ and $V_{CCO}$ , provided $(V_{IN} - V_{CCO}) \le 3.6V$ . <sup>2.</sup> $0 < V_{CC} < V_{CC}$ (MAX), $0 < V_{CCO} < V_{CCO}$ (MAX). <sup>3.</sup> $I_{DK}$ is additive to $I_{PU}$ , $I_{PD}$ or $I_{BH}$ . Device defaults to pull-up until fuse circuitry is active. # I/O Recommended Operating Conditions | | V <sub>CCO</sub> (V) <sup>1</sup> | | | | |----------------------------------|-----------------------------------|------|--|--| | Standard | Min. | Max. | | | | LVTTL | 3.0 | 3.6 | | | | LVCMOS 3.3 | 3.0 | 3.6 | | | | Extended LVCMOS 3.3 <sup>2</sup> | 2.7 | 3.6 | | | | LVCMOS 2.5 | 2.3 | 2.7 | | | | LVCMOS 1.8 | 1.65 | 1.95 | | | | PCI 3.3 | 3.0 | 3.6 | | | <sup>1.</sup> Typical values for $\ensuremath{V_{\text{CCO}}}$ are the average of the min. and max. values. ### **DC Electrical Characteristics** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |---------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------|------|-------------------------|-------| | I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 4</sup> | Input Leakage Current<br>(LA-ispMACH 4000Z) | 0 ≤ V <sub>IN</sub> < V <sub>CCO</sub> | _ | 0.5 | 1 | μΑ | | | Input High Leakage Current | $3.6V < V_{IN} \le 5.5V$ , $T_j = 105$ °C $3.0V \le V_{CCO} \le 3.6V$ | _ | _ | 20 | μΑ | | I <sub>IH</sub> <sup>1, 2</sup> | (LA-ispMACH 4000V) | $3.6V < V_{IN} \le 5.5V$ , $T_j = 130^{\circ}C$<br>$3.0V \le V_{CCO} \le 3.6V$ | _ | _ | 50 | μΑ | | | Input High Leakage Current (LA-ispMACH 4000Z) | $V_{CCO} < V_{IN} \le 5.5V$ | _ | _ | 10 | μΑ | | I | I/O Weak Pull-up Resistor Current (LA-ispMACH 4000V) | $0 \le V_{IN} \le 0.7V_{CCO}$ | -30 | _ | -200 | μΑ | | I <sub>PU</sub> | I/O Weak Pull-up Resistor Current (LA-ispMACH 4000Z) | $0 \le V_{IN} \le 0.7V_{CCO}$ | -30 | _ | -150 | μΑ | | I <sub>PD</sub> | I/O Weak Pull-down Resistor Current | $V_{IL}$ (MAX) $\leq V_{IN} \leq V_{IH}$ (MIN) | 30 | _ | 150 | μA | | I <sub>BHLS</sub> | Bus Hold Low Sustaining Current | $V_{IN} = V_{IL} (MAX)$ | 30 | _ | _ | μΑ | | I <sub>BHHS</sub> | Bus Hold High Sustaining Current | $V_{IN} = 0.7 V_{CCO}$ | -30 | _ | _ | μΑ | | I <sub>BHLO</sub> | Bus Hold Low Overdrive Current | $0V \le V_{IN} \le V_{BHT}$ | _ | _ | 150 | μΑ | | I <sub>BHHO</sub> | Bus Hold High Overdrive Current | V <sub>BHT</sub> ≤ V <sub>IN</sub> ≤ V <sub>CCO</sub> | _ | _ | -150 | μΑ | | $V_{BHT}$ | Bus Hold Trip Points | _ | V <sub>CCO</sub> * 0.35 | _ | V <sub>CCO</sub> * 0.65 | V | | C <sub>1</sub> | I/O Capacitance <sup>3</sup> | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V | _ | 8 | _ | pf | | 01 | 1/O Capacitance | $V_{CC}$ = 1.8V, $V_{IO}$ = 0 to $V_{IH}$ (MAX) | _ | O | _ | pi | | $C_2$ | Clock Capacitance <sup>3</sup> | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V | _ | 6 | _ | pf | | | Glock Capacitance | $V_{CC}$ = 1.8V, $V_{IO}$ = 0 to $V_{IH}$ (MAX) | _ | U | _ | Pi | | C <sub>3</sub> | Global Input Capacitance <sup>3</sup> | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V | _ | 6 | _ | pf | | | Global Input Capacitance | $V_{CC} = 1.8V$ , $V_{IO} = 0$ to $V_{IH}$ (MAX) | _ | U | | Рі | <sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tristated. It is not measured with the output driver active. Bus maintenance circuits are disabled. <sup>2.</sup> LA-ispMACH 4000Z only. <sup>2. 5</sup>V tolerant inputs and I/O should only be placed in banks where 3.0V $\leq$ V<sub>CCO</sub> $\leq$ 3.6V. <sup>3.</sup> $T_A = 25^{\circ}C$ , f = 1.0MHz. <sup>4.</sup> In excursions of up to 1.5μA maximum per pin above the spec limit may be observed for certain voltage conditions on no more than 10% of the device's I/O pins. # Supply Current, LA-ispMACH 4000V | Parameter | Condition | Min. | Тур. | Max. | Units | | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------|-------|--| | 1 4032V | , | | | | | | | Operating Power Supply Current | Vcc = 3.3V | _ | 11.8 | _ | mA | | | Standby Power Supply Current | Vcc = 3.3V | _ | 11.3 | _ | mA | | | 1 4064V | , | • | | | | | | Operating Power Supply Current | Vcc = 3.3V | _ | 12 | _ | mA | | | Standby Power Supply Current | Vcc = 3.3V | _ | 11.5 | _ | mA | | | LA-ispMACH 4128V | | | | | | | | Operating Power Supply Current | Vcc = 3.3V | _ | 12 | _ | mA | | | Standby Power Supply Current | Vcc = 3.3V | _ | 11.5 | _ | mA | | | | Operating Power Supply Current Standby Power Supply Current 14064V Operating Power Supply Current Standby Power Supply Current Standby Power Supply Current 14128V Operating Power Supply Current | 4032V Operating Power Supply Current Vcc = 3.3V Standby Power Supply Current Vcc = 3.3V 4064V Operating Power Supply Current Vcc = 3.3V Standby Power Supply Current Vcc = 3.3V 4128V Operating Power Supply Current Vcc = 3.3V | Additional Power Supply Current Vcc = 3.3V — | 4032V | A032V | | # Supply Current, LA-ispMACH 4000Z | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |---------------------------|----------------------------------------------|------------------------------------|----------|------|----------|-------| | LA-ispMA | CH 4032Z | | | | | | | | | Vcc = 1.8V, T <sub>A</sub> = 25°C | — | 50 | — | μA | | ICC <sup>1, 2, 3, 5</sup> | On a reating a Decrease Council of Course at | Vcc = 1.9V, T <sub>A</sub> = 70°C | _ | 58 | <b> </b> | μA | | 100 , -, -, - | Operating Power Supply Current | Vcc = 1.9V, T <sub>A</sub> = 85°C | <u> </u> | 60 | _ | μA | | | | Vcc = 1.9V, T <sub>A</sub> = 125°C | _ | 70 | _ | μA | | | | Vcc = 1.8V, T <sub>A</sub> = 25°C | _ | 10 | _ | μΑ | | 1004 5 | Ota a allow Davies and Occupant | Vcc = 1.9V, T <sub>A</sub> = 70°C | <u> </u> | 13 | 20 | μΑ | | ICC <sup>4, 5</sup> | Standby Power Supply Current | Vcc = 1.9V, T <sub>A</sub> = 85°C | _ | 15 | 25 | μΑ | | | | Vcc = 1.9V, T <sub>A</sub> = 125°C | _ | 22 | | μA | | LA-ispMA | CH 4064Z | | | | | | | | | Vcc = 1.8V, T <sub>A</sub> = 25°C | <b>—</b> | 80 | _ | μA | | ICC <sup>1, 2, 3, 5</sup> | On a seating a December Occasion to Occasion | Vcc = 1.9V, T <sub>A</sub> = 70°C | _ | 89 | _ | μΑ | | | Operating Power Supply Current | Vcc = 1.9V, T <sub>A</sub> = 85°C | <u> </u> | 92 | _ | μA | | | | Vcc = 1.9V, T <sub>A</sub> = 125°C | _ | 109 | _ | μA | | | | Vcc = 1.8V, T <sub>A</sub> = 25°C | _ | 11 | _ | μΑ | | ICC <sup>4, 5</sup> | Ota a allow Davies and Occupant | Vcc = 1.9V, T <sub>A</sub> = 70°C | <u> </u> | 15 | 25 | μA | | ICC " | Standby Power Supply Current | Vcc = 1.9V, T <sub>A</sub> = 85°C | _ | 18 | 35 | μA | | | | Vcc = 1.9V, T <sub>A</sub> = 125°C | _ | 37 | | μA | | LA-ispMA | CH 4128Z | | | | | | | | | Vcc = 1.8V, T <sub>A</sub> = 25°C | — | 168 | — | μA | | ICC <sup>1, 2, 3, 5</sup> | On a reating a Decrease Council of Course at | Vcc = 1.9V, T <sub>A</sub> = 70°C | <u> </u> | 190 | _ | μA | | 100 , -, -, - | Operating Power Supply Current | Vcc = 1.9V, T <sub>A</sub> = 85°C | <u> </u> | 195 | _ | μA | | | | Vcc = 1.9V, T <sub>A</sub> = 125°C | _ | 212 | _ | μA | | | | Vcc = 1.8V, T <sub>A</sub> = 25°C | _ | 12 | _ | μA | | ICC <sup>4, 5</sup> | Standby Power Supply Correct | Vcc = 1.9V, T <sub>A</sub> = 70°C | <u> </u> | 16 | 35 | μA | | 100 / | Standby Power Supply Current | Vcc = 1.9V, T <sub>A</sub> = 85°C | _ | 19 | 50 | μA | | | | Vcc = 1.9V, T <sub>A</sub> = 125°C | _ | 42 | _ | μA | <sup>1.</sup> $T_A = 25$ °C, frequency = 1.0 MHz. <sup>2.</sup> Device configured with 16-bit counters. <sup>3.</sup> I<sub>CC</sub> varies with specific device configuration and operating frequency. V<sub>CCO</sub> = 3.6V, V<sub>IN</sub> = 0V or V<sub>CCO</sub>, bus maintenance turned off. V<sub>IN</sub> above V<sub>CCO</sub> will add transient current above the specified standby I<sub>CC</sub>. Includes V<sub>CCO</sub> current without output loading. ### I/O DC Electrical Characteristics **Over Recommended Operating Conditions** | | | V <sub>IL</sub> | V <sub>IH</sub> | | V <sub>OL</sub> | V <sub>OH</sub> | l <sub>OL</sub> <sup>1</sup> | I <sub>OH</sub> <sup>1</sup> | |-----------------|---------|-------------------------------------|-------------------------------------|---------|----------------------|-------------------------|------------------------------|------------------------------| | Standard | Min (V) | Max (V) | Min (V) | Max (V) | Max (V) | Min (V) | (mA) | (mA) | | LVTTL | -0.3 | 0.80 | 2.0 | 5.5 | 0.40 | V <sub>CCO</sub> - 0.40 | 8.0 | -4.0 | | LVIIL | -0.5 | 0.00 | 2.0 | 5.5 | 0.20 | V <sub>CCO</sub> - 0.20 | 0.1 | -0.1 | | LVCMOS 3.3 | -0.3 | 0.80 | 2.0 | 5.5 | 0.40 | V <sub>CCO</sub> - 0.40 | 8.0 | -4.0 | | LV CIVICO 3.3 | -0.5 | 0.00 | 2.0 | 5.5 | 0.20 | V <sub>CCO</sub> - 0.20 | 0.1 | -0.1 | | LVCMOS 2.5 | -0.3 | 0.70 | 1.70 | 3.6 | 0.40 | V <sub>CCO</sub> - 0.40 | 8.0 | -4.0 | | LV CIVIOS 2.5 | -0.3 | 0.70 | 1.70 | 3.0 | 0.20 | V <sub>CCO</sub> - 0.20 | 0.1 | -0.1 | | LVCMOS 1.8 | -0.3 | 0.63 | 1.17 | 3.6 | 0.40 | V <sub>CCO</sub> - 0.45 | 2.0 | -2.0 | | (4000V) | -0.3 | 0.03 | 1.17 | 3.0 | 0.20 | V <sub>CCO</sub> - 0.20 | 0.1 | -0.1 | | LVCMOS 1.8 | -0.3 | 0.35 * V <sub>CC</sub> | 0.65 * V <sub>CC</sub> | 3.6 | 0.40 | V <sub>CCO</sub> - 0.45 | 2.0 | -2.0 | | (4000Z) | -0.3 | 0.33 V <sub>CC</sub> | 0.03 VCC | 3.0 | 0.20 | V <sub>CCO</sub> - 0.20 | 0.1 | -0.1 | | PCI 3.3 (4000V) | -0.3 | 1.08 | 1.5 | 5.5 | 0.1 V <sub>CCO</sub> | 0.9 V <sub>CCO</sub> | 1.5 | -0.5 | | PCI 3.3 (4000Z) | -0.3 | 0.3 * 3.3 * (V <sub>CC</sub> / 1.8) | 0.5 * 3.3 * (V <sub>CC</sub> / 1.8) | 5.5 | 0.1 V <sub>CCO</sub> | 0.9 V <sub>CCO</sub> | 1.5 | -0.5 | <sup>1.</sup> The average DC current drawn by I/Os between adjacent bank GND connections, or between the last GND in an I/O bank and the end of the I/O bank, as shown in the logic signals connection table, shall not exceed *n*\*8mA. Where *n* is the number of I/Os between bank GND connections or between the last GND in a bank and the end of a bank. Timing v.3.2 # LA-ispMACH 4000V/Z External Switching Characteristics | | | | LA-ispMACH 4000V<br>-75 | | LA-ispMACH 4000Z<br>-75 | | |-------------------------------|----------------------------------------------------------------------------------|------|-------------------------|------|-------------------------|-------| | Parameter | Description <sup>1, 2, 3</sup> | Min. | Max. | Min. | Max. | Units | | t <sub>PD</sub> | 5-PT bypass combinatorial propagation delay | _ | 7.5 | _ | 7.5 | ns | | t <sub>PD_MC</sub> | 20-PT combinatorial propagation delay through macrocell | _ | 8.0 | _ | 8.0 | ns | | t <sub>S</sub> | GLB register setup time before clock | 4.5 | _ | 4.5 | _ | ns | | t <sub>ST</sub> | GLB register setup time before clock with T-type register | 4.7 | _ | 4.7 | _ | ns | | t <sub>SIR</sub> | GLB register setup time before clock, input register path | 1.7 | _ | 1.4 | _ | ns | | t <sub>SIRZ</sub> | GLB register setup time before clock with zero hold | 2.7 | _ | 2.7 | _ | ns | | t <sub>H</sub> | GLB register hold time after clock | 0.0 | _ | 0.0 | _ | ns | | t <sub>HT</sub> | GLB register hold time after clock with T-type register | 0.0 | _ | 0.0 | _ | ns | | t <sub>HIR</sub> | GLB register hold time after clock, input register path | 1.0 | _ | 1.3 | _ | ns | | t <sub>HIRZ</sub> | GLB register hold time after clock, input register path with zero hold | 0.0 | _ | 0.0 | _ | ns | | t <sub>CO</sub> | GLB register clock-to-output delay | _ | 4.5 | _ | 4.5 | ns | | t <sub>R</sub> | External reset pin to output delay | _ | 9.0 | _ | 9.0 | ns | | t <sub>RW</sub> | External reset pulse duration | 4.0 | _ | 4.0 | _ | ns | | t <sub>PTOE/DIS</sub> | Input to output local product term output enable/disable | _ | 9.0 | _ | 9.0 | ns | | t <sub>GPTOE/DIS</sub> | Input to output global product term output enable/disable | _ | 10.3 | _ | 10.5 | ns | | t <sub>GOE/DIS</sub> | Global OE input to output enable/disable | _ | 7.0 | _ | 7.0 | ns | | t <sub>CW</sub> | Global clock width, high or low | 2.8 | _ | 2.8 | _ | ns | | t <sub>GW</sub> | Global gate width low (for low transparent) or high (for high transparent) | 2.8 | _ | 2.8 | _ | ns | | t <sub>WIR</sub> | Input register clock width, high or low | 2.8 | _ | 2.8 | _ | ns | | f <sub>MAX</sub> <sup>4</sup> | Clock frequency with internal feedback | _ | 168 | _ | 168 | MHz | | f <sub>MAX</sub> (Ext.) | Clock frequency with external feedback, [1/ (t <sub>S</sub> + t <sub>CO</sub> )] | _ | 111 | _ | 111 | MHz | <sup>1.</sup> Timing numbers are based on default LVCMOS 1.8 I/O buffers. Use timing adjusters provided to calculate other standards. <sup>2.</sup> Measured using standard switching circuit, assuming GRP loading of 1 and 1 output switching. <sup>3.</sup> Pulse widths and clock widths less than minimum will cause unknown behavior. <sup>4.</sup> Standard 16-bit counter using GRP feedback. ## **Timing Model** The task of determining the timing through the LA-ispMACH 4000V/Z automotive family, like any CPLD, is relatively simple. The timing model provided in Figure 11 shows the specific delay paths. Once the implementation of a given function is determined either conceptually or from the software report file, the delay path of the function can easily be determined from the timing model. The Lattice design tools report the timing delays based on the same timing model for a particular design. Note that the internal timing parameters are given for reference only, and are not tested. The external timing parameters are tested and guaranteed for every device. For more information on the timing model and usage, refer to TN1004, ispMACH 4000 Timing Model Design and Usage Guidelines. Figure 11. LA-ispMACH 4000V/Z Automotive Timing Model Note: Italicized items are optional delay adders. # **LA-ispMACH 4000V/Z Internal Timing Parameters** | | | | ACH 4000V<br>75 | | ACH 4000Z<br>75 | | |----------------------|--------------------------------------------------------------------|------|-----------------|------|-----------------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Units | | In/Out Delays | | I. | Į. | | 1 | | | t <sub>IN</sub> | Input Buffer Delay | _ | 1.50 | _ | 1.80 | ns | | t <sub>GOE</sub> | Global OE Pin Delay | _ | 6.04 | _ | 4.30 | ns | | t <sub>GCLK_IN</sub> | Global Clock Input Buffer Delay | _ | 2.28 | _ | 2.15 | ns | | t <sub>BUF</sub> | Delay through Output Buffer | _ | 1.50 | _ | 1.30 | ns | | t <sub>EN</sub> | Output Enable Time | _ | 0.96 | _ | 2.70 | ns | | t <sub>DIS</sub> | Output Disable Time | _ | 0.96 | _ | 2.70 | ns | | Routing/GLB D | Pelays | | | | | | | t <sub>ROUTE</sub> | Delay through GRP | _ | 2.26 | _ | 2.50 | ns | | t <sub>MCELL</sub> | Macrocell Delay | _ | 1.45 | _ | 1.00 | ns | | t <sub>INREG</sub> | Input Buffer to Macrocell Register Delay | _ | 0.96 | _ | 1.00 | ns | | t <sub>FBK</sub> | Internal Feedback Delay | _ | 0.00 | _ | 0.05 | ns | | t <sub>PDb</sub> | 5-PT Bypass Propagation Delay | _ | 2.24 | _ | 1.90 | ns | | t <sub>PDi</sub> | Macrocell Propagation Delay | _ | 1.24 | _ | 1.00 | ns | | Register/Latch | Delays | | | | | | | t <sub>S</sub> | D-Register Setup Time (Global Clock) | 1.57 | _ | 1.35 | _ | ns | | t <sub>S_PT</sub> | D-Register Setup Time (Product Term Clock) | 1.32 | _ | 2.45 | _ | ns | | t <sub>ST</sub> | T-Register Setup Time (Global Clock) | 1.77 | _ | 1.55 | _ | ns | | t <sub>ST_PT</sub> | T-Register Setup Time (Product Term Clock) | 1.32 | _ | 2.75 | _ | ns | | t <sub>H</sub> | D-Register Hold Time | 2.93 | _ | 3.15 | _ | ns | | t <sub>HT</sub> | T-Register Hold Time | 2.93 | _ | 3.15 | _ | ns | | t <sub>SIR</sub> | D-Input Register Setup Time (Global Clock) | 1.57 | _ | 0.75 | _ | ns | | t <sub>SIR_PT</sub> | D-Input Register Setup Time (Product Term Clock) | 1.45 | _ | 1.45 | _ | ns | | t <sub>HIR</sub> | D-Input Register Hold Time (Global Clock) | 1.18 | _ | 1.95 | _ | ns | | t <sub>HIR_PT</sub> | D-Input Register Hold Time (Product Term Clock) | 1.18 | _ | 1.18 | _ | ns | | t <sub>COi</sub> | Register Clock to Output/Feedback MUX Time | _ | 0.67 | _ | 1.05 | ns | | t <sub>CES</sub> | Clock Enable Setup Time | 2.25 | _ | 2.00 | _ | ns | | t <sub>CEH</sub> | Clock Enable Hold Time | 1.88 | _ | 0.00 | _ | ns | | t <sub>SL</sub> | Latch Setup Time (Global Clock) | 1.57 | _ | 1.65 | _ | ns | | t <sub>SL_PT</sub> | Latch Setup Time (Product Term Clock) | 1.32 | _ | 2.15 | _ | ns | | t <sub>HL</sub> | Latch Hold Time | 1.17 | _ | 1.17 | _ | ns | | t <sub>GOi</sub> | Latch Gate to Output/Feedback MUX Time | _ | 0.33 | _ | 0.33 | ns | | t <sub>PDLi</sub> | Propagation Delay through Transparent Latch to Output/Feedback MUX | _ | 0.25 | _ | 0.25 | ns | | t <sub>SRi</sub> | Asynchronous Reset or Set to Output/Feedback MUX Delay | 0.28 | _ | _ | 0.28 | ns | | t <sub>SRR</sub> | Asynchronous Reset or Set Recovery Time | 1.67 | _ | _ | 1.67 | ns | | Control Delays | | 1 | 1 | I . | 1 | | | t <sub>BCLK</sub> | GLB PT Clock Delay | _ | 1.12 | _ | 1.25 | ns | | t <sub>PTCLK</sub> | Macrocell PT Clock Delay | _ | 0.87 | _ | 1.25 | ns | # LA-ispMACH 4000V/Z Internal Timing Parameters (Cont.) ### **Over Recommended Operating Conditions** | | | LA-ispMA<br>-7 | CH 4000V<br>75 | LA-ispMA<br>-7 | CH 4000Z<br>'5 | | |--------------------|------------------------------|----------------|----------------|----------------|----------------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Units | | t <sub>BSR</sub> | GLB PT Set/Reset Delay | _ | 1.83 | _ | 1.83 | ns | | t <sub>PTSR</sub> | Macrocell PT Set/Reset Delay | _ | 3.41 | _ | 2.72 | ns | | t <sub>GPTOE</sub> | Global PT OE Delay | _ | 5.58 | _ | 3.50 | ns | | t <sub>PTOE</sub> | Macrocell PT OE Delay | _ | 4.28 | _ | 2.00 | ns | Timing v.3.2 Note: Internal Timing Parameters are not tested and are for reference only. Refer to the Timing Model in this data sheet for further details. # LA-ispMACH 4000V/Z Timing Adders<sup>1</sup> | | | | | LA-ispMACH 4000V<br>-75 | | CH 4000Z<br>75 | | |-------------------------------|-----------------------------------------------------------|--------------------------------------------|------|-------------------------|------|----------------|-------| | Adder Type | Base Parameter | Description | Min. | Max. | Min. | Max. | Units | | Optional Delay A | Adders | | | | | | | | t <sub>INDIO</sub> | t <sub>INREG</sub> | Input register delay | _ | 1.00 | _ | 1.30 | ns | | t <sub>EXP</sub> | t <sub>MCELL</sub> | Product term expander delay | _ | 0.33 | _ | 0.50 | ns | | t <sub>ORP</sub> | _ | Output routing pool delay | _ | 0.05 | _ | 0.40 | ns | | t <sub>BLA</sub> | t <sub>ROUTE</sub> | Additional block loading adder | _ | 0.05 | _ | 0.05 | ns | | t <sub>IOI</sub> Input Adjust | ers | | | | | | • | | LVTTL_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using LVTTL standard | _ | 0.60 | _ | 0.60 | ns | | LVCMOS33_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using LVCMOS 3.3 standard | _ | 0.60 | _ | 0.60 | ns | | LVCMOS25_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using LVCMOS 2.5 standard | _ | 0.60 | _ | 0.60 | ns | | LVCMOS18_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using LVCMOS 1.8 standard | _ | 0.00 | _ | 0.00 | ns | | PCI_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using PCI compatible input | _ | 0.60 | _ | 0.60 | ns | | t <sub>IOO</sub> Output Adju | isters | | | | | | | | LVTTL_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as TTL buffer | _ | 0.20 | _ | 0.20 | ns | | LVCMOS33_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as 3.3V buffer | _ | 0.20 | _ | 0.20 | ns | | LVCMOS25_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as 2.5V buffer | _ | 0.10 | _ | 0.10 | ns | | LVCMOS18_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as 1.8V buffer | _ | 0.00 | _ | 0.00 | ns | | PCI_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as PCI compatible buffer | _ | 0.20 | | 0.20 | ns | | Slow Slew | t <sub>BUF</sub> , t <sub>EN</sub> | Output configured for slow slew rate | _ | 1.00 | _ | 1.00 | ns | Note: Open drain timing is the same as corresponding LVCMOS timing. Timing v.3.2 <sup>1.</sup> Refer to TN1004, ispMACH 4000 Timing Model Design and Usage Guidelines for information regarding use of these adders. # **Boundary Scan Waveforms and Timing Specifications** | Symbol | Parameter | Min. | Max. | Units | |---------------------|----------------------------------------------------------------|------|------|-------| | t <sub>BTCP</sub> | TCK [BSCAN test] clock cycle | 40 | _ | ns | | t <sub>BTCH</sub> | TCK [BSCAN test] pulse width high | 20 | _ | ns | | t <sub>BTCL</sub> | TCK [BSCAN test] pulse width low | 20 | _ | ns | | t <sub>BTSU</sub> | TCK [BSCAN test] setup time | 8 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN test] hold time | 10 | _ | ns | | t <sub>BRF</sub> | TCK [BSCAN test] rise and fall time | 50 | _ | mV/ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | | 10 | ns | | t <sub>BTOZ</sub> | TAP controller falling edge of clock to data output disable | _ | 10 | ns | | t <sub>BTVO</sub> | TAP controller falling edge of clock to data output enable | _ | 10 | ns | | t <sub>BTCPSU</sub> | BSCAN test Capture register setup time | 8 | _ | ns | | t <sub>BTCPH</sub> | BSCAN test Capture register hold time | 10 | _ | ns | | t <sub>BTUCO</sub> | BSCAN test Update reg, falling edge of clock to valid output | - | 25 | ns | | t <sub>BTUOZ</sub> | BSCAN test Update reg, falling edge of clock to output disable | | 25 | ns | | t <sub>BTUOV</sub> | BSCAN test Update reg, falling edge of clock to output enable | | 25 | ns | # **Power Consumption** ## Power Estimation Coefficients<sup>1</sup> | Device | Α | В | |------------------|-------|-------| | LA-ispMACH 4032V | 11.3 | 0.010 | | LA-ispMACH 4064V | 11.5 | 0.010 | | LA-ispMACH 4128V | 11.5 | 0.011 | | LA-ispMACH 4032Z | 0.010 | 0.010 | | LA-ispMACH 4064Z | 0.011 | 0.010 | | LA-ispMACH 4128Z | 0.012 | 0.010 | <sup>1.</sup> For further information about the use of these coefficients, refer to TN1005, <a href="Power Estimation">Power Estimation in ispMACH 4000V/B/C/Z Devices</a>.