# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## LAN8710A/LAN8710Ai

## Small Footprint MII/RMII 10/100 Ethernet Transceiver with HP Auto-MDIX and flexPWR<sup>®</sup> Technology

## Highlights

- Single-Chip Ethernet Physical Layer Transceiver (PHY)
- Comprehensive flexPWR<sup>®</sup> Technology
  - Flexible Power Management Architecture
  - LVCMOS Variable I/O voltage range: +1.6V to +3.6V
  - Integrated 1.2V regulator with disable feature
- HP Auto-MDIX support
- Small footprint 32-pin QFN/SQFN lead-free RoHS compliant packages (5 x 5mm)

## **Target Applications**

- Set-Top Boxes
- · Networked Printers and Servers
- Test Instrumentation
- LAN on Motherboard
- Embedded Telecom Applications
- · Video Record/Playback Systems
- Cable Modems/Routers
- DSL Modems/Routers
- · Digital Video Recorders
- IP and Video Phones
- Wireless Access Points
- · Digital Televisions
- Digital Media Adapters/Servers
- · Gaming Consoles
- POE Applications (Refer to Application Note 17.18)

## **Key Benefits**

- High-Performance 10/100 Ethernet Transceiver
  - Compliant with IEEE802.3/802.3u (Fast Ethernet)
  - Compliant with ISO 802-3/IEEE 802.3 (10BASE-T)
  - Loop-back modes
  - Auto-negotiation
  - Automatic polarity detection and correction
  - Link status change wake-up detection
  - · Vendor specific register functions
  - Supports both MII and the reduced pin count RMII interfaces
- Power and I/Os
  - Various low power modes
  - Integrated power-on reset circuit
  - Two status LED outputs
  - Latch-Up Performance Exceeds 150mA per EIA/JESD 78, Class II
  - May be used with a single 3.3V supply
- · Additional Features
  - Ability to use a low cost 25Mhz crystal for reduced BOM
- Packaging
  - 32-pin QFN/SQFN (5x5 mm) Lead-Free RoHS Compliant package with MII and RMII
- Environmental
  - Extended commercial temperature range (0°C to +85°C)
  - Industrial temperature range version available (-40°C to +85°C)

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

## **Table of Contents**

| 1.0 Introduction                        | 4    |
|-----------------------------------------|------|
| 2.0 Pin Description and Configuration   | 6    |
| 3.0 Functional Description              | . 16 |
| 4.0 Register Descriptions               |      |
| 5.0 Operational Characteristics         | . 54 |
| 6.0 Package Information                 | . 68 |
| 7.0 Application Notes                   | . 73 |
| Appendix A: Data Sheet Revision History | . 75 |
| The Microchip Web Site                  |      |
| Customer Change Notification Service    | . 76 |
| Customer Support                        | . 76 |
| Product Identification System           | . 77 |

## 1.0 INTRODUCTION

## 1.1 General Terms and Conventions

The following is list of the general terms used throughout this document:

| ВҮТЕ     | 8-bits                                                                                                                                                                                                                                                                                     |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| FIFO     | First In First Out buffer; often used for elasticity buffer                                                                                                                                                                                                                                |  |  |  |
| MAC      | Media Access Controller                                                                                                                                                                                                                                                                    |  |  |  |
| МІІ      | Media Independent Interface                                                                                                                                                                                                                                                                |  |  |  |
| RMII™    | Reduced Media Independent Interface <sup>TM</sup>                                                                                                                                                                                                                                          |  |  |  |
| N/A      | Not Applicable                                                                                                                                                                                                                                                                             |  |  |  |
| x        | Indicates that a logic state is "don't care" or undefined.                                                                                                                                                                                                                                 |  |  |  |
| RESERVED | Refers to a reserved bit field or address. Unless otherwise<br>noted, reserved bits must always be zero for write opera-<br>tions. Unless otherwise noted, values are not guaranteed<br>when reading reserved bits. Unless otherwise noted, do<br>not read or write to reserved addresses. |  |  |  |
| SMI      | Serial Management Interface                                                                                                                                                                                                                                                                |  |  |  |

## 1.2 General Description

The LAN8710A/LAN8710Ai is a low-power 10BASE-T/100BASE-TX physical layer (PHY) transceiver with variable I/O voltage that is compliant with the IEEE 802.3-2005 standards.

The LAN8710A/LAN8710Ai supports communication with an Ethernet MAC via a standard MII (IEEE 802.3u)/RMII interface. It contains a full-duplex 10-BASE-T/100BASE-TX transceiver and supports 10Mbps (10BASE-T) and 100Mbps (100BASE-TX) operation. The LAN8710A/LAN8710Ai implements auto-negotiation to automatically determine the best possible speed and duplex mode of operation. HP Auto-MDIX support allows the use of direct connect or cross-over LAN cables.

The LAN8710A/LAN8710Ai supports both IEEE 802.3-2005 compliant and vendor-specific register functions. However, no register access is required for operation. The initial configuration may be selected via the configuration pins as described in Section 3.7, "Configuration Straps," on page 29. Register-selectable configuration options may be used to further define the functionality of the transceiver.

Per IEEE 802.3-2005 standards, all digital interface pins are tolerant to 3.6V. The device can be configured to operate on a single 3.3V supply utilizing an integrated 3.3V to 1.2V linear regulator. The linear regulator may be optionally disabled, allowing usage of a high efficiency external regulator for lower system power dissipation.

The LAN8710A/LAN8710Ai is available in both extended commercial and industrial temperature range versions. A typical system application is shown in Figure 1-1.

#### FIGURE 1-1: SYSTEM BLOCK DIAGRAM







## 2.0 PIN DESCRIPTION AND CONFIGURATION

#### FIGURE 2-1: 32-QFN/SQFN PIN ASSIGNMENTS (TOP VIEW)





- **Note 2-1** When a lower case "n" is used at the beginning of the signal name, it indicates that the signal is active low. For example, nRST indicates that the reset signal is active low.
- **Note 2-2** The buffer type for each signal is indicated in the BUFFER TYPE column. A description of the buffer types is provided in Section 2.2.

| Num Pins | Name                             | Symbol | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|----------------------------------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Transmit<br>Data 0               | TXD0   | VIS            | The MAC transmits data to the transceiver using this signal in all modes.                                                                                                                                                                                                                                                                                                                                              |
| 1        | Transmit<br>Data 1               | TXD1   | VIS            | The MAC transmits data to the transceiver using this signal in all modes.                                                                                                                                                                                                                                                                                                                                              |
| 1        | Transmit<br>Data 2<br>(MII Mode) | TXD2   | VIS            | <ul><li>The MAC transmits data to the transceiver using this signal in MII Mode.</li><li>Note: This signal must be grounded in RMII Mode.</li></ul>                                                                                                                                                                                                                                                                    |
| 1        | Transmit<br>Data 3<br>(MII Mode) | TXD3   | VIS            | The MAC transmits data to the transceiver using this signal in MII Mode.<br>Note: This signal must be grounded in RMII Mode.                                                                                                                                                                                                                                                                                           |
| 1        | Interrupt Out-<br>put            | nINT   | VO8            | <ul> <li>Active low interrupt output. Place an external resistor pull-up to VDDIO.</li> <li>Note: Refer to Section 3.6, "Interrupt Management," on page 27 for additional details on device interrupts.</li> <li>Note: Refer to Section 3.8.1.2, "nINTSEL and LED2 Polarity Selection," on page 33 for details on how the <u>nINTSEL</u> configuration strap is used to determine the function of this pin.</li> </ul> |
|          | Transmit<br>Error<br>(MII Mode)  | TXER   | VIS<br>(PU)    | When driven high, the 4B/5B encode process substitutes the Transmit Error code-group (/H/) for the encoded data word. This input is ignored in the 10BASE-T mode of operation.                                                                                                                                                                                                                                         |
|          | Transmit<br>Data 4<br>(MII Mode) | TXD4   | VIS<br>(PU)    | In Symbol Interface (5B Decoding) mode, this sig-<br>nal becomes the MII Transmit Data 4 line (the<br>MSB of the 5-bit symbol code-group).<br><b>Note:</b> This signal is not used in RMII Mode.                                                                                                                                                                                                                       |
| 1        | Transmit<br>Enable               | TXEN   | VIS<br>(PD)    | Indicates that valid transmission data is present<br>on TXD[3:0]. In RMII Mode, only TXD[1:0] provide<br>valid data.                                                                                                                                                                                                                                                                                                   |
| 1        | Transmit<br>Clock<br>(MII Mode)  | TXCLK  | VO8            | Used to latch data from the MAC into the trans-<br>ceiver.     MII (100BASE-TX): 25MHz     MII (10BASE-T): 2.5MHz     Note: This signal is not used in RMII Mode.                                                                                                                                                                                                                                                      |

## TABLE 2-1: MII/RMII SIGNALS (CONTINUED)

| Num Pins | Name                                                | Symbol  | Buffer<br>Type | Description                                                                                                                                                                                             |
|----------|-----------------------------------------------------|---------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Receive<br>Data 0                                   | RXD0    | VO8            | Bit 0 of the 4 (2 in RMII Mode) data bits that are sent by the transceiver on the receive path.                                                                                                         |
|          | PHY Operat-<br>ing Mode 0<br>Configuration<br>Strap | MODE0   | VIS<br>(PU)    | Combined with MODE1 and MODE2, this config-<br>uration strap sets the default PHY mode.<br>See Note 2-3 for more information on configura-<br>tion straps.<br>Note: Refer to Section 3.7.2, "MODE[2:0]: |
| 1        | Receive                                             | RXD1    | VO8            | Mode Configuration," on page 30 for<br>additional details.Bit 1 of the 4 (2 in RMII Mode) data bits that are                                                                                            |
| '        | Data 1                                              | TIXET   | 100            | sent by the transceiver on the receive path.                                                                                                                                                            |
|          | PHY Operat-<br>ing Mode 1<br>Configuration          | MODE1   | VIS<br>(PU)    | Combined with MODE0 and MODE2, this config-<br>uration strap sets the default PHY mode.                                                                                                                 |
|          | Strap                                               |         |                | See Note 2-3 for more information on configura-<br>tion straps.<br>Note: Refer to Section 3.7.2, "MODE[2:0]:<br>Mode Configuration," on page 30 for<br>additional details.                              |
| 1        | Receive<br>Data 2<br>(MII Mode)                     | RXD2    | VO8            | Bit 2 of the 4 (in MII Mode) data bits that are sent<br>by the transceiver on the receive path.<br><b>Note:</b> This signal is not used in RMII Mode.                                                   |
|          | MII/RMII<br>Mode Select<br>Configuration<br>Strap   | RMIISEL | VIS<br>(PD)    | This configuration strap selects the MII or RMII<br>mode of operation. When strapped low to VSS,<br>MII Mode is selected. When strapped high to<br>VDDIO RMII Mode is selected.                         |
|          |                                                     |         |                | See Note 2-3 for more information on configura-<br>tion straps.                                                                                                                                         |
|          |                                                     |         |                | Note: Refer to Section 3.7.3, "RMIISEL: MII/<br>RMII Mode Configuration," on page 31 for<br>additional details.                                                                                         |
| 1        | Receive<br>Data 3<br>(MII Mode)                     | RXD3    | VO8            | Bit 3 of the 4 (in MII Mode) data bits that are sent<br>by the transceiver on the receive path.<br><b>Note:</b> This signal is not used in RMII Mode.                                                   |
|          | PHY Address<br>2 Configura-<br>tion Strap           | PHYAD2  | VIS<br>(PD)    | Combined with PHYAD0 and PHYAD1, this con-<br>figuration strap sets the transceiver's SMI<br>address.                                                                                                   |
|          |                                                     |         |                | See Note 2-3 for more information on configura-<br>tion straps.                                                                                                                                         |
|          |                                                     |         |                | Note: Refer to Section 3.7.1, "PHYAD[2:0]: PHY<br>Address Configuration," on page 29 for<br>additional information.                                                                                     |

| Num Pins | Name                                       | Symbol | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                                |
|----------|--------------------------------------------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Receive Error                              | RXER   | VO8            | This signal is asserted to indicate that an error<br>was detected somewhere in the frame presently<br>being transferred from the transceiver.                                                                                                                                                              |
|          | Receive<br>Data 4<br>(MII Mode)            | RXD4   | VO8            | <ul> <li>Note: This signal is optional in RMII Mode.</li> <li>In Symbol Interface (5B Decoding) mode, this signal is the MII Receive Data 4 signal, the MSB of the received 5-bit symbol code-group.</li> <li>Note: Unless configured to the Symbol Interface mode, this pin functions as RXER.</li> </ul> |
|          | PHY Address<br>0<br>Configuration<br>Strap | PHYAD0 | VIS<br>(PD)    | Combined with PHYAD1 and PHYAD2, this con-<br>figuration strap sets the transceiver's SMI<br>address.<br>See Note 2-3 for more information on configura-<br>tion straps.<br>Note: Refer to Section 3.7.1, "PHYAD[2:0]: PHY<br>Address Configuration," on page 29 for<br>additional information.            |
| 1        | Receive<br>Clock<br>(MII Mode)             | RXCLK  | VO8            | In MII mode, this pin is the receive clock output. <ul> <li>MII (100BASE-TX): 25MHz</li> <li>MII (10BASE-T): 2.5MHz</li> </ul>                                                                                                                                                                             |
|          | PHY Address<br>1 Configura-<br>tion Strap  | PHYAD1 | VIS<br>(PD)    | Combined with PHYAD0 and PHYAD2, this con-<br>figuration strap sets the transceiver's SMI<br>address.<br>See Note 2-3 for more information on configura-<br>tion straps.<br>Note: Refer to Section 3.7.1, "PHYAD[2:0]: PHY<br>Address Configuration," on page 29 for<br>additional information.            |
| 1        | Receive Data<br>Valid                      | RXDV   | VO8            | Indicates that recovered and decoded data is available on the RXD pins.                                                                                                                                                                                                                                    |

## TABLE 2-1: MII/RMII SIGNALS (CONTINUED)

#### TABLE 2-1: MII/RMII SIGNALS (CONTINUED)

| Num Pins | Name                                                    | Symbol | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                                                                                        |
|----------|---------------------------------------------------------|--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Carrier Sense<br>/ Receive<br>Data Valid<br>(RMII Mode) | CRS_DV | VO8            | This signal is asserted to indicate the receive<br>medium is non-idle in RMII Mode. When a<br>10BASE-T packet is received, CRS_DV is<br>asserted, but RXD[1:0] is held low until the SFD<br>byte (10101011) is received.<br><b>Note:</b> Per the RMII standard, transmitted data is<br>not looped back onto the receive data<br>pins in 10BASE-T half-duplex mode. |
|          | Collision<br>Detect<br>(MII Mode)                       | COL    | VO8            | This signal is asserted to indicate detection of a collision condition in MII Mode.                                                                                                                                                                                                                                                                                |
|          | PHY Operat-<br>ing Mode 2<br>Configuration<br>Strap     | MODE2  | VIS<br>(PU)    | Combined with MODE0 and MODE1, this config-<br>uration strap sets the default PHY mode.<br>See Note 2-3 for more information on configura-<br>tion straps.<br>Note: Refer to Section 3.7.2, "MODE[2:0]:<br>Mode Configuration," on page 30 for<br>additional details.                                                                                              |
| 1        | Carrier Sense<br>(MII Mode)                             | CRS    | VO8<br>(PD)    | This signal indicates detection of a carrier in MII Mode.                                                                                                                                                                                                                                                                                                          |

**Note 2-3** Configuration strap values are latched on power-on reset and system reset. Configuration straps are identified by an underlined symbol name. Signals that function as configuration straps must be augmented with an external resistor when connected to a load. Refer to Section 3.7, "Configuration Straps," on page 29 for additional information.

| TABLE 2-2: | LED PINS |
|------------|----------|
|------------|----------|

|          |                                                                    |                | BUFFER     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|--------------------------------------------------------------------|----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NUM PINS | NAME                                                               | SYMBOL         | TYPE       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          | LED 1                                                              | LED1           | O12        | Link activity LED Indication. This pin is driven<br>active when a valid link is detected and blinks<br>when activity is detected.<br><b>Note:</b> Refer to Section 3.8.1, "LEDs," on<br>page 32 for additional LED information.                                                                                                                                                                                                                                                                                                                                                              |
| 1        | Regulator Off<br>Configuration<br>Strap                            | REGOFF         | IS<br>(PD) | <ul> <li>This configuration strap is used to disable the internal 1.2V regulator. When the regulator is disabled, external 1.2V must be supplied to VDDCR.</li> <li>When <u>REGOFF</u> is pulled high to VDD2A with an external resistor, the internal regulator is disabled.</li> <li>When <u>REGOFF</u> is floating or pulled low, the internal regulator is enabled (default).</li> <li>See Note 2-4 for more information on configuration straps.</li> <li>Note: Refer to Section 3.7.4, "REGOFF: Internal +1.2V Regulator Configuration," on page 32 for additional details.</li> </ul> |
|          | LED 2                                                              | LED2           | O12        | Link Speed LED Indication. This pin is driven<br>active when the operating speed is 100Mbps. It is<br>inactive when the operating speed is 10Mbps or<br>during line isolation.<br>Note: Refer to Section 3.8.1, "LEDs," on<br>page 32 for additional LED information.                                                                                                                                                                                                                                                                                                                        |
| 1        | nINT/TXER/<br>TXD4<br>Function<br>Select<br>Configuration<br>Strap | <u>nINTSEL</u> | IS<br>(PU) | <ul> <li>This configuration strap selects the mode of the nINT/TXER/TXD4 pin.</li> <li>When <u>nINTSEL</u> is floated or pulled to VDD2A, nINT is selected for operation on the nINT/TXER/TXD4 pin (default).</li> <li>When <u>nINTSEL</u> is pulled low to VSS, TXER/TXD4 is selected for operation on the nINT/TXER/TXD4 pin.</li> <li>See Note 2-4 for more information on configuration straps.</li> <li>Note: Refer to See Section 3.8.1.2, "nINTSEL and LED2 Polarity Selection," on page 33 for additional information.</li> </ul>                                                    |

**Note 2-4** Configuration strap values are latched on power-on reset and system reset. Configuration straps are identified by an underlined symbol name. Signals that function as configuration straps must be augmented with an external resistor when connected to a load. Refer to Section 3.7, "Configuration Straps," on page 29 for additional information.

| <b>TABLE 2-3:</b> | SERIAL MANAGEMENT INTERFACE (SMI) PINS |
|-------------------|----------------------------------------|
|-------------------|----------------------------------------|

| Num PINs | NAME                     | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                   |
|----------|--------------------------|--------|----------------|-----------------------------------------------|
| 1        | SMI Data<br>Input/Output | MDIO   | VIS/<br>VOD8   | Serial Management Interface data input/output |
| 1        | SMI Clock                | MDC    | VIS            | Serial Management Interface clock             |

#### TABLE 2-4: ETHERNET PINS

| Num PINs | NAME                                     | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                         |
|----------|------------------------------------------|--------|----------------|-------------------------------------|
| 1        | Ethernet TX/<br>RX Positive<br>Channel 1 | ТХР    | AIO            | Transmit/Receive Positive Channel 1 |
| 1        | Ethernet TX/<br>RX Negative<br>Channel 1 | TXN    | AIO            | Transmit/Receive Negative Channel 1 |
| 1        | Ethernet TX/<br>RX Positive<br>Channel 2 | RXP    | AIO            | Transmit/Receive Positive Channel 2 |
| 1        | Ethernet TX/<br>RX Negative<br>Channel 2 | RXN    | AIO            | Transmit/Receive Negative Channel 2 |

#### TABLE 2-5: MISCELLANEOUS PINS

| Num PINs | NAME                            | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                                                                                                              |  |
|----------|---------------------------------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1        | External<br>Crystal<br>Input    | XTAL1  | ICLK           | External crystal input                                                                                                                   |  |
|          | External<br>Clock Input         | CLKIN  | ICLK           | Single-ended clock oscillator input.<br><b>Note:</b> When using a single ended clock<br>oscillator, XTAL2 should be left<br>unconnected. |  |
| 1        | External<br>Crystal Out-<br>put | XTAL2  | OCLK           | External crystal output                                                                                                                  |  |
| 1        | External<br>Reset               | nRST   | VIS<br>(PU)    | System reset. This signal is active low.                                                                                                 |  |

### TABLE 2-6: ANALOG REFERENCE PINS

| Num PINs | NAME                                  | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                              |
|----------|---------------------------------------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | External 1%<br>Bias Resistor<br>Input | RBIAS  | AI             | <ul> <li>This pin requires connection of a 12.1k ohm (1%) resistor to ground.</li> <li>Refer to the LAN8710A/LAN8710Ai reference schematic for connection information.</li> <li>Note: The nominal voltage is 1.2V and the resistor will dissipate approximately 1mW of power.</li> </ul> |

### TABLE 2-7: POWER PINS

| Num PINs | NAME                                         | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                                                           |
|----------|----------------------------------------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | +1.6V to<br>+3.6V Vari-<br>able I/O<br>Power | VDDIO  | Р              | +1.6V to +3.6V variable I/O power<br>Refer to the LAN8710A/LAN8710Ai reference<br>schematic for connection information.                                                                                               |
| 1        | +1.2V Digital<br>Core Power<br>Supply        | VDDCR  | Ρ              | Supplied by the on-chip regulator unless config-<br>ured for regulator off mode via the <u>REGOFF</u> con-<br>figuration strap.<br>Refer to the LAN8710A/LAN8710Ai reference<br>schematic for connection information. |
|          |                                              |        |                | <b>Note:</b> 1 uF and 470 pF decoupling capacitors in parallel to ground should be used on this pin.                                                                                                                  |
| 1        | +3.3V Chan-<br>nel 1 Analog<br>Port Power    | VDD1A  | Р              | +3.3V Analog Port Power to Channel 1<br>Refer to the LAN8710A/LAN8710Ai reference<br>schematic for connection information.                                                                                            |
| 1        | +3.3V Chan-<br>nel 2 Analog<br>Port Power    | VDD2A  | Ρ              | +3.3V Analog Port Power to Channel 2 and the<br>internal regulator.<br>Refer to the LAN8710A/LAN8710Ai reference<br>schematic for connection information.                                                             |
| 1        | Ground                                       | VSS    | Р              | Common ground. This exposed pad must be con-<br>nected to the ground plane with a via array.                                                                                                                          |

## 2.1 Pin Assignments

#### TABLE 2-8: 32-QFN PACKAGE PIN ASSIGNMENTS

| Pin NUM | Pin Name                 | Pin NUM | Pin Name       |
|---------|--------------------------|---------|----------------|
| 1       | VDD2A                    | 17      | MDC            |
| 2       | LED2/nINTSEL             | 18      | nINT/TXER/TXD4 |
| 3       | LED1/ <u>REGOFF</u>      | 19      | nRST           |
| 4       | XTAL2                    | 20      | TXCLK          |
| 5       | XTAL1/CLKIN              | 21      | TXEN           |
| 6       | VDDCR                    | 22      | TXD0           |
| 7       | RXCLK/PHYAD1             | 23      | TXD1           |
| 8       | RXD3/ <u>PHYAD2</u>      | 24      | TXD2           |
| 9       | RXD2/ <u>RMIISEL</u>     | 25      | TXD3           |
| 10      | RXD1/MODE1               | 26      | RXDV           |
| 11      | RXD0/MODE0               | 27      | VDD1A          |
| 12      | VDDIO                    | 28      | TXN            |
| 13      | RXER/RXD4/ <u>PHYAD0</u> | 29      | ТХР            |
| 14      | CRS                      | 30      | RXN            |
| 15      | COL/CRS_DV/MODE2         | 31      | RXP            |
| 16      | MDIO                     | 32      | RBIAS          |

## 2.2 Buffer Types

#### TABLE 2-9:BUFFER TYPES

| BUFFER TYPE | DESCRIPTION                                                                                                                                                                                                                                         |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| IS          | Schmitt-triggered input                                                                                                                                                                                                                             |  |  |  |
| O12         | Output with 12mA sink and 12mA source                                                                                                                                                                                                               |  |  |  |
| VIS         | Variable voltage Schmitt-triggered input                                                                                                                                                                                                            |  |  |  |
| VO8         | Variable voltage output with 8mA sink and 8mA source                                                                                                                                                                                                |  |  |  |
| VOD8        | Variable voltage open-drain output with 8mA sink                                                                                                                                                                                                    |  |  |  |
| PU          | 50uA (typical) internal pull-up. Unless otherwise noted in the pin description, internal pull-<br>ups are always enabled.                                                                                                                           |  |  |  |
|             | <b>Note:</b> Internal pull-up resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled high, an external resistor must be added. |  |  |  |

#### TABLE 2-9: BUFFER TYPES (CONTINUED)

| DESCRIPTION                                                                                                                                                                                                                                          |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 50uA (typical) internal pull-down. Unless otherwise noted in the pin description, internal pull-<br>downs are always enabled.                                                                                                                        |  |  |  |
| <b>Note:</b> Internal pull-down resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled low, an external resistor must be added. |  |  |  |
| Analog input                                                                                                                                                                                                                                         |  |  |  |
| Analog bi-directional                                                                                                                                                                                                                                |  |  |  |
| Crystal oscillator input pin                                                                                                                                                                                                                         |  |  |  |
| Crystal oscillator output pin                                                                                                                                                                                                                        |  |  |  |
| Power pin                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                                                                                                                                                                      |  |  |  |

**Note 2-5** The digital signals are not 5V tolerant. Refer to Section 5.1, "Absolute Maximum Ratings\*," on page 54 for additional buffer information.

**Note 2-6** Sink and source capabilities are dependent on the VDDIO voltage. Refer to Section 5.1, "Absolute Maximum Ratings\*," on page 54 for additional information.

## 3.0 FUNCTIONAL DESCRIPTION

This chapter provides functional descriptions of the various device features. These features have been categorized into the following sections:

- Transceiver
- Auto-negotiation
- HP Auto-MDIX Support
- MAC Interface
- Serial Management Interface (SMI)
- Interrupt Management
- Configuration Straps
- Miscellaneous Functions
- Application Diagrams

#### 3.1 Transceiver

#### 3.1.1 100BASE-TX TRANSMIT

The 100BASE-TX transmit data path is shown in Figure 3-1. Each major block is explained in the following subsections.

#### FIGURE 3-1: 100BASE-TX TRANSMIT DATA PATH



#### 3.1.1.1 100BASE-TX Transmit Data Across the MII/RMII Interface

For MII, the MAC controller drives the transmit data onto the TXD bus and asserts TXEN to indicate valid data. The data is latched by the transceiver's MII block on the rising edge of TXCLK. The data is in the form of 4-bit wide 25MHz data.

For RMII, the MAC controller drives the transmit data onto the TXD bus and asserts TXEN to indicate valid data. The data is latched by the transceiver's RMII block on the rising edge of REF\_CLK. The data is in the form of 2-bit wide 50MHz data.

#### 3.1.1.2 4B/5B Encoding

The transmit data passes from the MII/RMII block to the 4B/5B encoder. This block encodes the data from 4-bit nibbles to 5-bit symbols (known as "code-groups") according to Table 3-1. Each 4-bit data-nibble is mapped to 16 of the 32 possible code-groups. The remaining 16 code-groups are either used for control information or are not valid.

The first 16 code-groups are referred to by the hexadecimal values of their corresponding data nibbles, 0 through F. The remaining code-groups are given letter designations with slashes on either side. For example, an IDLE code-group is / I/, a transmit error code-group is /H/, etc.

| CODE<br>GROUP | SYM | RECEIVER<br>INTERPRETATION                                                                       |      |      | TRANSMITTER<br>INTERPRETATION |              |      |
|---------------|-----|--------------------------------------------------------------------------------------------------|------|------|-------------------------------|--------------|------|
| 11110         | 0   | 0                                                                                                | 0000 | DATA | 0                             | 0000         | DATA |
| 01001         | 1   | 1                                                                                                | 0001 |      | 1                             | 0001         | _    |
| 10100         | 2   | 2                                                                                                | 0010 | _    | 2                             | 0010         | _    |
| 10101         | 3   | 3                                                                                                | 0011 | _    | 3                             | 0011         | _    |
| 01010         | 4   | 4                                                                                                | 0100 |      | 4                             | 0100         |      |
| 01011         | 5   | 5                                                                                                | 0101 | _    | 5                             | 0101         | _    |
| 01110         | 6   | 6                                                                                                | 0110 | _    | 6                             | 0110         | _    |
| 01111         | 7   | 7                                                                                                | 0111 | _    | 7                             | 0111         | _    |
| 10010         | 8   | 8                                                                                                | 1000 | _    | 8                             | 1000         | _    |
| 10011         | 9   | 9                                                                                                | 1001 | _    | 9                             | 1001         | _    |
| 10110         | А   | Α                                                                                                | 1010 | _    | Α                             | 1010         | _    |
| 10111         | В   | В                                                                                                | 1011 | _    | В                             | 1011         | _    |
| 11010         | С   | С                                                                                                | 1100 | _    | С                             | 1100         | _    |
| 11011         | D   | D                                                                                                | 1101 | _    | D                             | 1101         | _    |
| 11100         | E   | E                                                                                                | 1110 | _    | E                             | 1110         | _    |
| 11101         | F   | F                                                                                                | 1111 | _    | F                             | 1111         | _    |
| 11111         | I   | IDLE                                                                                             | IDLE |      |                               | R until TXEN |      |
| 11000         | J   | First nibble of SSD, translated to "0101" following IDLE, else RXER                              |      |      | Sent for rising TXEN          |              |      |
| 10001         | К   | Second nibble of SSD, translated to<br>"0101" following J, else RXER                             |      |      | Sent for rising               | g TXEN       |      |
| 01101         | Т   | First nibble of ESD, causes de-assertion<br>of CRS if followed by /R/, else assertion<br>of RXER |      |      | Sent for fallin               | g TXEN       |      |
| 00111         | R   | Second nibble of ESD, causes deasser-<br>tion of CRS if following /T/, else assertion<br>of RXER |      |      | Sent for fallin               | g TXEN       |      |
| 00100         | н   | Transmit Error Symbol                                                                            |      |      | Sent for rising               | g TXER       |      |
| 00110         | V   | INVALID, RXER if during RXDV                                                                     |      |      | INVALID                       |              |      |
| 11001         | V   | INVALID, RXER if during RXDV                                                                     |      |      | INVALID                       |              |      |
| 00000         | V   | INVALID, RXER if during RXDV                                                                     |      |      | INVALID                       |              |      |
| 00001         | V   | INVALID, RXER if during RXDV                                                                     |      |      | INVALID                       |              |      |

TABLE 3-1: 4B/5B CODE TABLE

| CODE<br>GROUP | SYM | RECEIVER<br>INTERPRETATION   | TRANSMITTER<br>INTERPRETATION |
|---------------|-----|------------------------------|-------------------------------|
| 00010         | V   | INVALID, RXER if during RXDV | INVALID                       |
| 00011         | V   | INVALID, RXER if during RXDV | INVALID                       |
| 00101         | V   | INVALID, RXER if during RXDV | INVALID                       |
| 01000         | V   | INVALID, RXER if during RXDV | INVALID                       |
| 01100         | V   | INVALID, RXER if during RXDV | INVALID                       |
| 10000         | V   | INVALID, RXER if during RXDV | INVALID                       |

#### 3.1.1.3 Scrambling

Repeated data patterns (especially the IDLE code-group) can have power spectral densities with large narrow-band peaks. Scrambling the data helps eliminate these peaks and spread the signal power more uniformly over the entire channel bandwidth. This uniform spectral density is required by FCC regulations to prevent excessive EMI from being radiated by the physical wiring.

The seed for the scrambler is generated from the transceiver address, PHYAD, ensuring that in multiple-transceiver applications, such as repeaters or switches, each transceiver will have its own scrambler sequence.

The scrambler also performs the Parallel In Serial Out conversion (PISO) of the data.

#### 3.1.1.4 NRZI and MLT-3 Encoding

The scrambler block passes the 5-bit wide parallel data to the NRZI converter where it becomes a serial 125MHz NRZI data stream. The NRZI is encoded to MLT-3. MLT-3 is a tri-level code where a change in the logic level represents a code bit "1" and the logic output remaining at the same level represents a code bit "0".

#### 3.1.1.5 100M Transmit Driver

The MLT3 data is then passed to the analog transmitter, which drives the differential MLT-3 signal, on outputs TXP and TXN, to the twisted pair media across a 1:1 ratio isolation transformer. The 10BASE-T and 100BASE-TX signals pass through the same transformer so that common "magnetics" can be used for both. The transmitter drives into the 100 $\Omega$  impedance of the CAT-5 cable. Cable termination and impedance matching require external components.

#### 3.1.1.6 100M Phase Lock Loop (PLL)

The 100M PLL locks onto reference clock and generates the 125MHz clock used to drive the 125 MHz logic and the 100BASE-TX transmitter.

#### 3.1.2 100BASE-TX RECEIVE

The 100BASE-TX receive data path is shown in Figure 3-2. Each major block is explained in the following subsections.

#### FIGURE 3-2: 100BASE-TX RECEIVE DATA PATH



#### 3.1.2.1 100M Receive Input

The MLT-3 from the cable is fed into the transceiver (on inputs RXP and RXN) via a 1:1 ratio transformer. The ADC samples the incoming differential signal at a rate of 125M samples per second. Using a 64-level quanitizer, it generates 6 digital bits to represent each sample. The DSP adjusts the gain of the ADC according to the observed signal levels such that the full dynamic range of the ADC can be used.

#### 3.1.2.2 Equalizer, Baseline Wander Correction and Clock and Data Recovery

The 6 bits from the ADC are fed into the DSP block. The equalizer in the DSP section compensates for phase and amplitude distortion caused by the physical channel consisting of magnetics, connectors, and CAT- 5 cable. The equalizer can restore the signal for any good-quality CAT-5 cable between 1m and 150m.

If the DC content of the signal is such that the low-frequency components fall below the low frequency pole of the isolation transformer, then the droop characteristics of the transformer will become significant and Baseline Wander (BLW) on the received signal will result. To prevent corruption of the received data, the transceiver corrects for BLW and can receive the ANSI X3.263-1995 FDDI TP-PMD defined "killer packet" with no bit errors.

The 100M PLL generates multiple phases of the 125MHz clock. A multiplexer, controlled by the timing unit of the DSP, selects the optimum phase for sampling the data. This is used as the received recovered clock. This clock is used to extract the serial data from the received signal.

#### 3.1.2.3 NRZI and MLT-3 Decoding

The DSP generates the MLT-3 recovered levels that are fed to the MLT-3 converter. The MLT-3 is then converted to an NRZI data stream.

#### 3.1.2.4 Descrambling

The descrambler performs an inverse function to the scrambler in the transmitter and also performs the Serial In Parallel Out (SIPO) conversion of the data.

During reception of IDLE (/I/) symbols. the descrambler synchronizes its descrambler key to the incoming stream. Once synchronization is achieved, the descrambler locks on this key and is able to descramble incoming data.

## LAN8710A/LAN8710AI

Special logic in the descrambler ensures synchronization with the remote transceiver by searching for IDLE symbols within a window of 4000 bytes (40us). This window ensures that a maximum packet size of 1514 bytes, allowed by the IEEE 802.3 standard, can be received with no interference. If no IDLE-symbols are detected within this time-period, receive operation is aborted and the descrambler re-starts the synchronization process.

#### 3.1.2.5 Alignment

The de-scrambled signal is then aligned into 5-bit code-groups by recognizing the /J/K/ Start-of-Stream Delimiter (SSD) pair at the start of a packet. Once the code-word alignment is determined, it is stored and utilized until the next start of frame.

#### 3.1.2.6 5B/4B Decoding

The 5-bit code-groups are translated into 4-bit data nibbles according to the 4B/5B table. The translated data is presented on the RXD[3:0] signal lines. The SSD, /J/K/, is translated to "0101 0101" as the first 2 nibbles of the MAC preamble. Reception of the SSD causes the transceiver to assert the receive data valid signal, indicating that valid data is available on the RXD bus. Successive valid code-groups are translated to data nibbles. Reception of either the End of Stream Delimiter (ESD) consisting of the /T/R/ symbols, or at least two /l/ symbols causes the transceiver to de-assert the carrier sense and receive data valid signals.

Note: These symbols are not translated into data.

#### 3.1.2.7 Receive Data Valid Signal

The Receive Data Valid signal (RXDV) indicates that recovered and decoded nibbles are being presented on the RXD[3:0] outputs synchronous to RXCLK. RXDV becomes active after the /J/K/ delimiter has been recognized and RXD is aligned to nibble boundaries. It remains active until either the /T/R/ delimiter is recognized or link test indicates failure or SIGDET becomes false.

RXDV is asserted when the first nibble of translated /J/K/ is ready for transfer over the Media Independent Interface (MII mode).

#### FIGURE 3-3: RELATIONSHIP BETWEEN RECEIVED DATA AND SPECIFIC MII SIGNALS



#### 3.1.2.8 Receiver Errors

During a frame, unexpected code-groups are considered receive errors. Expected code groups are the DATA set (0 through F), and the /T/R/ (ESD) symbol pair. When a receive error occurs, the RXER signal is asserted and arbitrary data is driven onto the RXD[3:0] lines. Should an error be detected during the time that the /J/K/ delimiter is being decoded (bad SSD error), RXER is asserted true and the value '1110' is driven onto the RXD[3:0] lines. Note that the Valid Data signal is not yet asserted when the bad SSD error occurs.

#### 3.1.2.9 100M Receive Data Across the MII/RMII Interface

In MII mode, the 4-bit data nibbles are sent to the MII block. These data nibbles are clocked to the controller at a rate of 25MHz. The controller samples the data on the rising edge of RXCLK. To ensure that the setup and hold requirements are met, the nibbles are clocked out of the transceiver on the falling edge of RXCLK. RXCLK is the 25MHz output clock for the MII bus. It is recovered from the received data to clock the RXD bus. If there is no received signal, it is derived from the system reference clock (XTAL1/CLKIN).

When tracking the received data, RXCLK has a maximum jitter of 0.8ns (provided that the jitter of the input clock, XTAL1/ CLKIN, is below 100ps).

In RMII mode, the 2-bit data nibbles are sent to the RMII block. These data nibbles are clocked to the controller at a rate of 50MHz. The controller samples the data on the rising edge of XTAL1/CLKIN (REF\_CLK). To ensure that the setup and hold requirements are met, the nibbles are clocked out of the transceiver on the falling edge of XTAL1/CLKIN (REF\_CLK).

#### 3.1.3 10BASE-T TRANSMIT

Data to be transmitted comes from the MAC layer controller. The 10BASE-T transmitter receives 4-bit nibbles from the MII at a rate of 2.5MHz and converts them to a 10Mbps serial data stream. The data stream is then Manchester-encoded and sent to the analog transmitter, which drives a signal onto the twisted pair via the external magnetics.

The 10M transmitter uses the following blocks:

- MII (digital)
- TX 10M (digital)
- 10M Transmitter (analog)
- 10M PLL (analog)

#### 3.1.3.1 10M Transmit Data Across the MII/RMII Interface

The MAC controller drives the transmit data onto the TXD bus. For MII, when the controller has driven TXEN high to indicate valid data, the data is latched by the MII block on the rising edge of TXCLK. The data is in the form of 4-bit wide 2.5MHz data. For RMII, TXD[1:0] shall transition synchronously with respect to REF\_CLK. When TXEN is asserted, TXD[1:0] are accepted for transmission by the device. TXD[1:0] shall be "00" to indicate idle when TXEN is deasserted. Values of TXD[1:0] other than "00" when TXEN is deasserted are reserved for out-of-band signaling (to be defined). Values other than "00" on TXD[1:0] while TXEN is deasserted shall be ignored by the device.TXD[1:0] shall provide valid data for each REF\_CLK period while TXEN is asserted.

In order to comply with legacy 10BASE-T MAC/Controllers, in half-duplex mode the transceiver loops back the transmitted data, on the receive path. This does not confuse the MAC/Controller since the COL signal is not asserted during this time. The transceiver also supports the SQE (Heartbeat) signal. See Section 3.8.7, "Collision Detect," on page 35, for more details.

#### 3.1.3.2 Manchester Encoding

The 4-bit wide data is sent to the 10M TX block. The nibbles are converted to a 10Mbps serial NRZI data stream. The 10M PLL locks onto the external clock or internal oscillator and produces a 20MHz clock. This is used to Manchester encode the NRZ data stream. When no data is being transmitted (TXEN is low), the 10M TX block outputs Normal Link Pulses (NLPs) to maintain communications with the remote link partner.

#### 3.1.3.3 10M Transmit Drivers

The Manchester encoded data is sent to the analog transmitter where it is shaped and filtered before being driven out as a differential signal across the TXP and TXN outputs.

#### 3.1.4 10BASE-T RECEIVE

The 10BASE-T receiver gets the Manchester- encoded analog signal from the cable via the magnetics. It recovers the receive clock from the signal and uses this clock to recover the NRZI data stream. This 10M serial data is converted to 4-bit data nibbles which are passed to the controller via MII at a rate of 2.5MHz.

This 10M receiver uses the following blocks:

- Filter and SQUELCH (analog)
- 10M PLL (analog)
- RX 10M (digital)
- MII (digital)

#### 3.1.4.1 10M Receive Input and Squelch

The Manchester signal from the cable is fed into the transceiver (on inputs RXP and RXN) via 1:1 ratio magnetics. It is first filtered to reduce any out-of-band noise. It then passes through a SQUELCH circuit. The SQUELCH is a set of amplitude and timing comparators that normally reject differential voltage levels below 300mV and detect and recognize differential voltages above 585mV.

#### 3.1.4.2 Manchester Decoding

The output of the SQUELCH goes to the 10M RX block where it is validated as Manchester encoded data. The polarity of the signal is also checked. If the polarity is reversed (local RXP is connected to RXN of the remote partner and vice versa), the condition is identified and corrected. The reversed condition is indicated by the XPOL bit of the Special Control/Status Indications Register. The 10M PLL is locked onto the received Manchester signal, from which the 20MHz cock is generated. Using this clock, the Manchester encoded data is extracted and converted to a 10MHz NRZI data stream. It is then converted from serial to 4-bit wide parallel data.

The 10M RX block also detects valid 10Base-T IDLE signals - Normal Link Pulses (NLPs) - to maintain the link.

#### 3.1.4.3 10M Receive Data Across the MII/RMII Interface

For MII, the 4-bit data nibbles are sent to the MII block. In MII mode, these data nibbles are valid on the rising edge of the 2.5 MHz RXCLK.

For RMII, the 2-bit data nibbles are sent to the RMII block. In RMII mode, these data nibbles are valid on the rising edge of the RMII REF\_CLK.

#### 3.1.4.4 Jabber Detection

Jabber is a condition in which a station transmits for a period of time longer than the maximum permissible packet length, usually due to a fault condition, which results in holding the TXEN input for a long period. Special logic is used to detect the jabber state and abort the transmission to the line within 45ms. Once TXEN is deasserted, the logic resets the jabber condition.

As shown in Section 4.2.2, "Basic Status Register," on page 45, the Jabber Detect bit indicates that a jabber condition was detected.

## 3.2 Auto-negotiation

The purpose of the auto-negotiation function is to automatically configure the transceiver to the optimum link parameters based on the capabilities of its link partner. Auto-negotiation is a mechanism for exchanging configuration information between two link-partners and automatically selecting the highest performance mode of operation supported by both sides. Auto-negotiation is fully defined in clause 28 of the IEEE 802.3 specification.

Once auto-negotiation has completed, information about the resolved link can be passed back to the controller via the Serial Management Interface (SMI). The results of the negotiation process are reflected in the Speed Indication bits of the PHY Special Control/Status Register, as well as in the Auto Negotiation Link Partner Ability Register. The auto-negotiation protocol is a purely physical layer activity and proceeds independently of the MAC controller.

The advertised capabilities of the transceiver are stored in the Auto Negotiation Advertisement Register. The default advertised by the transceiver is determined by user-defined on-chip signal options.

The following blocks are activated during an Auto-negotiation session:

- Auto-negotiation (digital)
- 100M ADC (analog)
- 100M PLL (analog)
- 100M equalizer/BLW/clock recovery (DSP)
- 10M SQUELCH (analog)
- · 10M PLL (analog)
- 10M Transmitter (analog)

When enabled, auto-negotiation is started by the occurrence of one of the following events:

- Hardware reset
- Software reset
- Power-down reset
- · Link status down
- · Setting the Restart Auto-Negotiate bit of the Basic Control Register

On detection of one of these events, the transceiver begins auto-negotiation by transmitting bursts of Fast Link Pulses (FLP), which are bursts of link pulses from the 10M transmitter. They are shaped as Normal Link Pulses and can pass uncorrupted down CAT-3 or CAT-5 cable. A Fast Link Pulse Burst consists of up to 33 pulses. The 17 odd-numbered pulses, which are always present, frame the FLP burst. The 16 even-numbered pulses, which may be present or absent, contain the data word being transmitted. Presence of a data pulse represents a "1", while absence represents a "0".

The data transmitted by an FLP burst is known as a "Link Code Word." These are defined fully in IEEE 802.3 clause 28. In summary, the transceiver advertises 802.3 compliance in its selector field (the first 5 bits of the Link Code Word). It advertises its technology ability according to the bits set in the Auto Negotiation Advertisement Register.

There are 4 possible matches of the technology abilities. In the order of priority these are:

- 100M Full Duplex (Highest Priority)
- 100M Half Duplex
- 10M Full Duplex
- 10M Half Duplex (Lowest Priority)

If the full capabilities of the transceiver are advertised (100M, Full Duplex), and if the link partner is capable of 10M and 100M, then auto-negotiation selects 100M as the highest performance mode. If the link partner is capable of half and full duplex modes, then auto-negotiation selects full duplex as the highest performance operation.

Once a capability match has been determined, the link code words are repeated with the acknowledge bit set. Any difference in the main content of the link code words at this time will cause auto-negotiation to re-start. Auto-negotiation will also re-start if not all of the required FLP bursts are received.

The capabilities advertised during auto-negotiation by the transceiver are initially determined by the logic levels latched on the MODE[2:0] configuration straps after reset completes. These configuration straps can also be used to disable auto-negotiation on power-up. Refer to Section 3.7.2, "MODE[2:0]: Mode Configuration," on page 30 for additional information.

Writing the bits 8 through 5 of the Auto Negotiation Advertisement Register allows software control of the capabilities advertised by the transceiver. Writing the Auto Negotiation Advertisement Register does not automatically re-start auto-negotiation. The Restart Auto-Negotiate bit of the Basic Control Register must be set before the new abilities will be advertised. Auto-negotiation can also be disabled via software by clearing the Auto-Negotiation Enable bit of the Basic Control Register.

**Note:** The device does not support "Next Page" capability.

#### 3.2.1 PARALLEL DETECTION

If the LAN8710A/LAN8710Ai is connected to a device lacking the ability to auto-negotiate (for example, no FLPs are detected), it is able to determine the speed of the link based on either 100M MLT-3 symbols or 10M Normal Link Pulses. In this case the link is presumed to be half duplex per the IEEE standard. This ability is known as "Parallel Detection." This feature ensures interoperability with legacy link partners. If a link is formed via parallel detection, then the Link Partner Auto-Negotiation Able bit of the Auto Negotiation Expansion Register is cleared to indicate that the Link Partner is not capable of auto-negotiation. The controller has access to this information via the management interface. If a fault occurs during parallel detection, the Parallel Detection Fault bit of Link Partner Auto-Negotiation Able is set.

Auto Negotiation Link Partner Ability Register is used to store the link partner ability information, which is coded in the received FLPs. If the link partner is not auto-negotiation capable, then the Auto Negotiation Link Partner Ability Register is updated after completion of parallel detection to reflect the speed capability of the link partner.

#### 3.2.2 RESTARTING AUTO-NEGOTIATION

Auto-negotiation can be restarted at any time by setting the Restart Auto-Negotiate bit of the Basic Control Register. Auto-negotiation will also restart if the link is broken at any time. A broken link is caused by signal loss. This may occur because of a cable break, or because of an interruption in the signal transmitted by the link partner. Auto-negotiation resumes in an attempt to determine the new link configuration.

If the management entity re-starts auto-negotiation by setting the Restart Auto-Negotiate bit of the Basic Control Register, the LAN8710A/LAN8710Ai will respond by stopping all transmission/receiving operations. Once the break\_link\_timer is completed in the Auto-negotiation state-machine (approximately 1200ms), auto-negotiation will re-start. In this case, the link partner will have also dropped the link due to lack of a received signal, so it too will resume auto-negotiation.

### 3.2.3 DISABLING AUTO-NEGOTIATION

Auto-negotiation can be disabled by setting the Auto-Negotiation Enable bit of the Basic Control Register to zero. The device will then force its speed of operation to reflect the information in the Basic Control Register (Speed Select bit and Duplex Mode bit). These bits should be ignored when auto-negotiation is enabled.

#### 3.2.4 HALF VS. FULL DUPLEX

Half duplex operation relies on the CSMA/CD (Carrier Sense Multiple Access / Collision Detect) protocol to handle network traffic and collisions. In this mode, the carrier sense signal, CRS, responds to both transmit and receive activity. If data is received while the transceiver is transmitting, a collision results.

In full duplex mode, the transceiver is able to transmit and receive data simultaneously. In this mode, CRS responds only to receive activity. The CSMA/CD protocol does not apply and collision detection is disabled.

## 3.3 HP Auto-MDIX Support

HP Auto-MDIX facilitates the use of CAT-3 (10BASE-T) or CAT-5 (100BASE-T) media UTP interconnect cable without consideration of interface wiring scheme. If a user plugs in either a direct connect LAN cable, or a cross-over patch cable, as shown in Figure 3-4, the device's Auto-MDIX transceiver is capable of configuring the TXP/TXN and RXP/RXN pins for correct transceiver operation.

The internal logic of the device detects the TX and RX pins of the connecting device. Since the RX and TX line pairs are interchangeable, special PCB design considerations are needed to accommodate the symmetrical magnetics and termination of an Auto-MDIX design.

The Auto-MDIX function can be disabled via the AMDIXCTRL bit in the Special Control/Status Indications Register.

#### FIGURE 3-4: DIRECT CABLE CONNECTION VS. CROSS-OVER CABLE CONNECTION



## 3.4 MAC Interface

The MII/RMII block is responsible for communication with the MAC controller. Special sets of hand-shake signals are used to indicate that valid received/transmitted data is present on the 4 bit receive/transmit bus.

The device must be configured in MII or RMII mode. This is done by specific pin strapping configurations. Refer to Section 3.4.2.3, "MII vs. RMII Configuration," on page 26 for information on pin strapping and how the pins are mapped differently.

#### 3.4.1 MII

The MII includes 16 interface signals:

- transmit data TXD[3:0]
- transmit strobe TXEN
- transmit clock TXCLK
- transmit error TXER/TXD4
- receive data RXD[3:0]
- receive strobe RXDV
- receive clock RXCLK
- receive error RXER/RXD4/PHYAD0
- · collision indication COL
- carrier sense CRS

In MII mode, on the transmit path, the transceiver drives the transmit clock, TXCLK, to the controller. The controller synchronizes the transmit data to the rising edge of TXCLK. The controller drives TXEN high to indicate valid transmit data. The controller drives TXER high when a transmit error is detected.

On the receive path, the transceiver drives both the receive data, RXD[3:0], and the RXCLK signal. The controller clocks in the receive data on the rising edge of RXCLK when the transceiver drives RXDV high. The transceiver drives RXER high when a receive error is detected.

#### 3.4.2 RMII

The device supports the low pin count Reduced Media Independent Interface (RMII) intended for use between Ethernet transceivers and switch ASICs. Under IEEE 802.3, an MII comprised of 16 pins for data and control is defined. In devices incorporating many MACs or transceiver interfaces such as switches, the number of pins can add significant cost as the port counts increase. RMII reduces this pin count while retaining a management interface (MDIO/MDC) that is identical to MII.

The RMII interface has the following characteristics:

- It is capable of supporting 10Mbps and 100Mbps data rates
- A single clock reference is used for both transmit and receive
- It provides independent 2-bit (di-bit) wide transmit and receive data paths
- · It uses LVCMOS signal levels, compatible with common digital CMOS ASIC processes

The RMII includes the following interface signals (1 optional):

- transmit data TXD[1:0]
- transmit strobe TXEN
- receive data RXD[1:0]
- receive error RXER (Optional)
- carrier sense CRS\_DV
- Reference Clock (RMII references usually define this signal as REF\_CLK)

#### 3.4.2.1 CRS\_DV - Carrier Sense/Receive Data Valid

The CRS\_DV is asserted by the device when the receive medium is non-idle. CRS\_DV is asserted asynchronously on detection of carrier due to the criteria relevant to the operating mode. In 10BASE-T mode when squelch is passed, or in 100BASE-X mode when 2 non-contiguous zeros in 10 bits are detected, the carrier is said to be detected.

Loss of carrier shall result in the deassertion of CRS\_DV synchronous to the cycle of REF\_CLK which presents the first di-bit of a nibble onto RXD[1:0] (for example, CRS\_DV is deasserted only on nibble boundaries). If the device has additional bits to be presented on RXD[1:0] following the initial deassertion of CRS\_DV, then the device shall assert CRS\_DV on cycles of REF\_CLK which present the second di-bit of each nibble and de-assert CRS\_DV on cycles of REF\_CLK which present the first di-bit of a nibble. The result is, starting on nibble boundaries, CRS\_DV toggles at 25 MHz in 100Mbps mode and 2.5 MHz in 10Mbps mode when CRS ends before RXDV (for example, the FIFO still has bits to transfer when the carrier event ends). Therefore, the MAC can accurately recover RXDV and CRS.

During a false carrier event, CRS\_DV shall remain asserted for the duration of carrier activity. The data on RXD[1:0] is considered valid once CRS\_DV is asserted. However, since the assertion of CRS\_DV is asynchronous relative to REF\_CLK, the data on RXD[1:0] shall be "00" until proper receive signal decoding takes place.