# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# LAN9252

# 2/3-Port EtherCAT® Slave Controller with Integrated Ethernet PHYs

### Highlights

- 2/3-port EtherCAT slave controller with 3 Fieldbus Memory Management Units (FMMUs) and 4 SyncManagers
- Interfaces to most 8/16-bit embedded controllers and 32-bit embedded controllers with an 8/16-bit bus
- · Integrated Ethernet PHYs with HP Auto-MDIX
- Wake on LAN (WoL) support
- Low power mode allows systems to enter sleep mode until addressed by the Master
- Cable diagnostic support
- 1.8V to 3.3V variable voltage I/O
- Integrated 1.2V regulator for single 3.3V operation
- · Low pin count and small body size package

## **Target Applications**

- Motor Motion Control
- Process/Factory Automation
- Communication Modules, Interface Cards
- Sensors
- Hydraulic & Pneumatic Valve Systems
- Operator Interfaces

#### **Key Benefits**

- Integrated high-performance 100Mbps Ethernet transceivers
  - Compliant with IEEE 802.3/802.3u (Fast Ethernet)
  - 100BASE-FX support via external fiber transceiver
  - Loop-back modes
  - Automatic polarity detection and correction
  - HP Auto-MDIX
- EtherCAT slave controller
  - Supports 3 FMMUs
  - Supports 4 SyncManagers
  - Distributed clock support allows synchronization with other EtherCAT devices
  - 4K bytes of DPRAM
- 8/16-Bit Host Bus Interface
  - Indexed register or multiplexed bus
  - Allows local host to enter sleep mode until addressed by EtherCAT Master
  - SPI / Quad SPI support
- Digital I/O Mode for optimized system cost
- 3rd port for flexible network configurations
- Comprehensive power management features
  - 3 power-down levels
  - Wake on link status change (energy detect)
  - Magic packet wakeup, Wake on LAN (WoL), wake on broadcast, wake on perfect DA
  - Wakeup indicator event signal
- Power and I/O
  - Integrated power-on reset circuit
  - Latch-up performance exceeds 150mA
  - per EIA/JESD78, Class II
  - JEDEC Class 3A ESD performance
  - Single 3.3V power supply
- (integrated 1.2V regulator)
- Additional Features
  - Multifunction GPIOs
- Ability to use low cost 25MHz crystal for reduced BOM
- Packaging
  - Pb-free RoHS compliant 64-pin QFN or 64-pin TQFP-EP
- Available in commercial, industrial, and extended industrial\* temp. ranges

\*Extended temp. (105°C) is supported only in the 64-QFN with an external voltage regulator (internal regulator must be disabled) and 2.5V (typ) Ethernet magnetics.

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### **Most Current Documentation**

To obtain the most up-to-date version of this documentation, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; <a href="http://www.microchip.com">http://www.microchip.com</a>
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

| 1.0 Preface                                     |     |
|-------------------------------------------------|-----|
| 2.0 General Description                         |     |
| 3.0 Pin Descriptions and Configuration          | 11  |
| 4.0 Power Connections                           |     |
| 5.0 Register Map                                |     |
| 6.0 Clocks, Resets, and Power Management        |     |
| 7.0 Configuration Straps                        |     |
| 8.0 System Interrupts                           | 53  |
| 9.0 Host Bus Interface                          |     |
| 10.0 SPI/SQI Slave                              | 102 |
| 11.0 Ethernet PHYs                              | 120 |
| 12.0 EtherCAT                                   | 196 |
| 13.0 EEPROM Interface                           |     |
| 14.0 Chip Mode Configuration                    | 296 |
| 15.0 General Purpose Timer & Free-Running Clock | 297 |
| 16.0 Miscellaneous                              |     |
| 17.0 JTAG                                       | 305 |
| 18.0 Operational Characteristics                | 307 |
| 19.0 Package Outlines                           | 322 |
| 20.0 Revision History                           | 325 |
|                                                 |     |

# 1.0 PREFACE

# 1.1 General Terms

#### TABLE 1-1: GENERAL TERMS

| Term                       | Description                                                                                                                                                                                                       |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10BASE-T                   | 10 Mbps Ethernet, IEEE 802.3 compliant                                                                                                                                                                            |
| 100BASE-TX                 | 100 Mbps Fast Ethernet, IEEE802.3u compliant                                                                                                                                                                      |
| ADC                        | Analog-to-Digital Converter                                                                                                                                                                                       |
| ALR                        | Address Logic Resolution                                                                                                                                                                                          |
| AN                         | Auto-Negotiation                                                                                                                                                                                                  |
| BLW                        | Baseline Wander                                                                                                                                                                                                   |
| BM                         | Buffer Manager - Part of the switch fabric                                                                                                                                                                        |
| BPDU                       | Bridge Protocol Data Unit - Messages which carry the Spanning Tree Protocol informa-<br>tion                                                                                                                      |
| Byte                       | 8 bits                                                                                                                                                                                                            |
| CSMA/CD                    | Carrier Sense Multiple Access/Collision Detect                                                                                                                                                                    |
| CSR                        | Control and Status Registers                                                                                                                                                                                      |
| CTR                        | Counter                                                                                                                                                                                                           |
| DA                         | Destination Address                                                                                                                                                                                               |
| DWORD                      | 32 bits                                                                                                                                                                                                           |
| EPC                        | EEPROM Controller                                                                                                                                                                                                 |
| FCS                        | Frame Check Sequence - The extra checksum characters added to the end of an Ethernet frame, used for error detection and correction.                                                                              |
| FIFO                       | First In First Out buffer                                                                                                                                                                                         |
| FSM                        | Finite State Machine                                                                                                                                                                                              |
| GPIO                       | General Purpose I/O                                                                                                                                                                                               |
| Host                       | External system (Includes processor, application software, etc.)                                                                                                                                                  |
| IGMP                       | Internet Group Management Protocol                                                                                                                                                                                |
| Inbound                    | Refers to data input to the device from the host                                                                                                                                                                  |
| Level-Triggered Sticky Bit | This type of status bit is set whenever the condition that it represents is asserted. The bit remains set until the condition is no longer true and the status bit is cleared by writing a zero.                  |
| lsb                        | Least Significant Bit                                                                                                                                                                                             |
| LSB                        | Least Significant Byte                                                                                                                                                                                            |
| LVDS                       | Low Voltage Differential Signaling                                                                                                                                                                                |
| MDI                        | Medium Dependent Interface                                                                                                                                                                                        |
| MDIX                       | Media Independent Interface with Crossover                                                                                                                                                                        |
| MII                        | Media Independent Interface                                                                                                                                                                                       |
| МІІМ                       | Media Independent Interface Management                                                                                                                                                                            |
| MIL                        | MAC Interface Layer                                                                                                                                                                                               |
| MLD                        | Multicast Listening Discovery                                                                                                                                                                                     |
| MLT-3                      | Multi-Level Transmission Encoding (3-Levels). A tri-level encoding method where a change in the logic level represents a code bit "1" and the logic output remaining at the same level represents a code bit "0". |
| msb                        | Most Significant Bit                                                                                                                                                                                              |
| MSB                        | Most Significant Byte                                                                                                                                                                                             |

-

| Term     | Description                                                                                                                                                                                                                                                                             |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NRZI     | Non Return to Zero Inverted. This encoding method inverts the signal for a "1" and leaves the signal unchanged for a "0"                                                                                                                                                                |
| N/A      | Not Applicable                                                                                                                                                                                                                                                                          |
| NC       | No Connect                                                                                                                                                                                                                                                                              |
| OUI      | Organizationally Unique Identifier                                                                                                                                                                                                                                                      |
| Outbound | Refers to data output from the device to the host                                                                                                                                                                                                                                       |
| PISO     | Parallel In Serial Out                                                                                                                                                                                                                                                                  |
| PLL      | Phase Locked Loop                                                                                                                                                                                                                                                                       |
| PTP      | Precision Time Protocol                                                                                                                                                                                                                                                                 |
| RESERVED | Refers to a reserved bit field or address. Unless otherwise noted, reserved bits must<br>always be zero for write operations. Unless otherwise noted, values are not guaran-<br>teed when reading reserved bits. Unless otherwise noted, do not read or write to<br>reserved addresses. |
| RTC      | Real-Time Clock                                                                                                                                                                                                                                                                         |
| SA       | Source Address                                                                                                                                                                                                                                                                          |
| SFD      | Start of Frame Delimiter - The 8-bit value indicating the end of the preamble of an Ethernet frame.                                                                                                                                                                                     |
| SIPO     | Serial In Parallel Out                                                                                                                                                                                                                                                                  |
| SMI      | Serial Management Interface                                                                                                                                                                                                                                                             |
| SQE      | Signal Quality Error (also known as "heartbeat")                                                                                                                                                                                                                                        |
| SSD      | Start of Stream Delimiter                                                                                                                                                                                                                                                               |
| UDP      | User Datagram Protocol - A connectionless protocol run on top of IP networks                                                                                                                                                                                                            |
| UUID     | Universally Unique IDentifier                                                                                                                                                                                                                                                           |
| WORD     | 16 bits                                                                                                                                                                                                                                                                                 |

TABLE 1-1: GENERAL TERMS (CONTINUED)

# 1.2 Buffer Types

# TABLE 1-2: BUFFER TYPES

| Buffer Type | Description                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IS          | Schmitt-triggered input                                                                                                                                                                                                                                                                                                                                                                         |
| VIS         | Variable voltage Schmitt-triggered input                                                                                                                                                                                                                                                                                                                                                        |
| VO8         | Variable voltage output with 8 mA sink and 8 mA source                                                                                                                                                                                                                                                                                                                                          |
| VOD8        | Variable voltage open-drain output with 8 mA sink                                                                                                                                                                                                                                                                                                                                               |
| VO12        | Variable voltage output with 12 mA sink and 12 mA source                                                                                                                                                                                                                                                                                                                                        |
| VOD12       | Variable voltage open-drain output with 12 mA sink                                                                                                                                                                                                                                                                                                                                              |
| VOS12       | Variable voltage open-source output with 12 mA source                                                                                                                                                                                                                                                                                                                                           |
| VO16        | Variable voltage output with 16 mA sink and 16 mA source                                                                                                                                                                                                                                                                                                                                        |
| PU          | $50 \ \mu A$ (typical) internal pull-up. Unless otherwise noted in the pin description, internal pull-<br>ups are always enabled.<br>Internal pull-up resistors prevent unconnected inputs from floating. Do not rely on internal<br>resistors to drive signals external to the device. When connected to a load that must be<br>pulled high, an external resistor must be added.               |
| PD          | <ul> <li>50 μA (typical) internal pull-down. Unless otherwise noted in the pin description, internal pull-downs are always enabled.</li> <li>Internal pull-down resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled low, an external resistor must be added.</li> </ul> |
| AI          | Analog input                                                                                                                                                                                                                                                                                                                                                                                    |
| AIO         | Analog bidirectional                                                                                                                                                                                                                                                                                                                                                                            |
| ICLK        | Crystal oscillator input pin                                                                                                                                                                                                                                                                                                                                                                    |
| OCLK        | Crystal oscillator output pin                                                                                                                                                                                                                                                                                                                                                                   |
| ILVPECL     | Low voltage PECL input pin                                                                                                                                                                                                                                                                                                                                                                      |
| OLVPECL     | Low voltage PECL output pin                                                                                                                                                                                                                                                                                                                                                                     |
| Р           | Power pin                                                                                                                                                                                                                                                                                                                                                                                       |

# 1.3 Register Nomenclature

| Register Bit Type Notation | Register Bit Description                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R                          | Read: A register or bit with this attribute can be read.                                                                                                                                                                                                                                                                                                                                    |
| W                          | Read: A register or bit with this attribute can be written.                                                                                                                                                                                                                                                                                                                                 |
| RO                         | Read only: Read only. Writes have no effect.                                                                                                                                                                                                                                                                                                                                                |
| WO                         | Write only: If a register or bit is write-only, reads will return unspecified data.                                                                                                                                                                                                                                                                                                         |
| WC                         | Write One to Clear: Writing a one clears the value. Writing a zero has no effect                                                                                                                                                                                                                                                                                                            |
| WAC                        | Write Anything to Clear: Writing anything clears the value.                                                                                                                                                                                                                                                                                                                                 |
| RC                         | Read to Clear: Contents is cleared after the read. Writes have no effect.                                                                                                                                                                                                                                                                                                                   |
| LL                         | Latch Low: Clear on read of register.                                                                                                                                                                                                                                                                                                                                                       |
| LH                         | Latch High: Clear on read of register.                                                                                                                                                                                                                                                                                                                                                      |
| SC                         | <b>Self-Clearing:</b> Contents are self-cleared after the being set. Writes of zero have no effect. Contents can be read.                                                                                                                                                                                                                                                                   |
| SS                         | <b>Self-Setting:</b> Contents are self-setting after being cleared. Writes of one have no effect. Contents can be read.                                                                                                                                                                                                                                                                     |
| RO/LH                      | <b>Read Only, Latch High:</b> Bits with this attribute will stay high until the bit is read. After it is read, the bit will either remain high if the high condition remains, or will go low if the high condition has been removed. If the bit has not been read, the bit will remain high regardless of a change to the high condition. This mode is used in some Ethernet PHY registers. |
| NASR                       | <b>Not Affected by Software Reset.</b> The state of NASR bits do not change on assertion of a software reset.                                                                                                                                                                                                                                                                               |
| RESERVED                   | <b>Reserved Field:</b> Reserved fields must be written with zeros to ensure future compatibility. The value of reserved bits is not guaranteed on a read.                                                                                                                                                                                                                                   |

TABLE 1-3: REGISTER NOMENCLATURE

# 2.0 GENERAL DESCRIPTION

The LAN9252 is a 2/3-port EtherCAT slave controller with dual integrated Ethernet PHYs which each contain a fullduplex 100BASE-TX transceiver and support 100Mbps (100BASE-TX) operation. The LAN9252 supports HP Auto-MDIX, allowing the use of direct connect or cross-over LAN cables. 100BASE-FX is supported via an external fiber transceiver.

The LAN9252 includes an EtherCAT slave controller with 4K bytes of Dual Port memory (DPRAM) and 3 Fieldbus Memory Management Units (FMMUs). Each FMMU performs the task of mapping logical addresses to physical addresses. The EtherCAT slave controller also includes 4 SyncManagers to allow the exchange of data between the EtherCAT master and the local application. Each SyncManager's direction and mode of operation is configured by the EtherCAT master. Two modes of operation are available: buffered mode or mailbox mode. In the buffered mode, both the local microcontroller and EtherCAT master can write to the device concurrently. The buffer within the LAN9252 will always contain the latest data. If newer data arrives before the old data can be read out, the old data will be dropped. In mailbox mode, access to the buffer by the local microcontroller and the EtherCAT master is performed using handshakes, guaranteeing that no data will be dropped.

Two user selectable host bus interface options are available:

#### Indexed register access

This implementation provides three index/data register banks, each with independent Byte/WORD to DWORD conversion. Internal registers are accessed by first writing one of the three index registers, followed by reading or writing the corresponding data register. Three index/data register banks support up to 3 independent driver threads without access conflicts. Each thread can write its assigned index register without the issue of another thread overwriting it. Two 16-bit cycles or four 8-bit cycles are required within the same 32-bit index/data register - however, these access can be interleaved. Direct (non-indexed) read and write accesses are supported to the process data FIFOs. The direct FIFO access provides independent Byte/WORD to DWORD conversion, supporting interleaved accesses with the index/data registers.

#### Multiplexed address/data bus

This implementation provides a multiplexed address and data bus with both single phase and dual phase address support. The address is loaded with an address strobe followed by data access using a read or write strobe. Two back to back 16-bit data cycles or 4 back to back 8-bit data cycles are required within the same 32-bit DWORD. These accesses must be sequential without any interleaved accesses to other registers. Burst read and write accesses are supported to the process data FIFOs by performing one address cycle followed by multiple read or write data cycles.

The HBI supports 8/16-bit operation with big, little, and mixed endian operations. Two process data RAM FIFOs interface the HBI to the EtherCAT slave controller and facilitate the transferring of process data information between the host CPU and the EtherCAT slave. A configurable host interrupt pin allows the device to inform the host CPU of any internal interrupts.

An SPI / Quad SPI slave controller provides a low pin count synchronous slave interface that facilitates communication between the device and a host system. The SPI / Quad SPI slave allows access to the System CSRs, internal FIFOs and memories. It supports single and multiple register read and write commands with incrementing, decrementing and static addressing. Single, Dual and Quad bit lanes are supported with a clock rate of up to 80 MHz.

The LAN9252 supports numerous power management and wakeup features. The LAN9252 can be placed in a reduced power mode and can be programmed to issue an external wake signal (IRQ) via several methods, including "Magic Packet", "Wake on LAN", wake on broadcast, wake on perfect DA, and "Link Status Change". This signal is ideal for triggering system power-up using remote Ethernet wakeup events. The device can be removed from the low power state via a host processor command or one of the wake events.

For simple digital modules without microcontrollers, the LAN9252 can also operate in Digital I/O Mode where 16 digital signals can be controlled or monitored by the EtherCAT master.

To enable star or tree network topologies, the device can be configured as a 3-port slave, providing an additional MII port. This port can be connected to an external PHY, forming a tap along the current daisy chain, or to another LAN9252 creating a 4-port solution. The MII port can point upstream (as Port 0) or downstream (as Port 2).

LED support consists of a standard RUN indicator and a LINK / Activity indicator per port. A 64-bit distributed clock is included to enable high-precision synchronization and to provide accurate information about the local timing of data acquisition.

The LAN9252 can be configured to operate via a single 3.3V supply utilizing an integrated 3.3V to 1.2V linear regulator. The linear regulator may be optionally disabled, allowing usage of a high efficiency external regulator for lower system power dissipation.

The LAN9252 is available in commercial, industrial, and extended industrial temperature ranges. Figure 2-1 details a typical system application, while Figure 2-2 provides an internal block diagram of the LAN9252.









The LAN9252 can operate in Microcontroller, Expansion, or Digital I/O mode:

*Microcontroller Mode:* The LAN9252 communicates with the microcontroller through an SRAM-like slave interface. The simple, yet highly functional host bus interface provides a glue-less connection to most common 8 or 16-bit micro-processors and microcontrollers as well as 32-bit microprocessors with an 8 or 16-bit external bus.

Alternatively, the device can be accessed via SPI or Quad SPI, while also providing up to 16 inputs or outputs for general purpose usage.

*Expansion Mode:* While the device is in SPI or Quad SPI mode, a third networking port can be enabled to provide an additional MII port. This port can be connected to an external PHY, to enable star or tree network topologies, or to another LAN9252 to create a four port solution. This port can be configured for the upstream or downstream direction.

*Digital I/O Mode:* For simple digital modules without microcontrollers, the LAN9252 can operate in Digital I/O Mode where 16 digital signals can be controlled or monitored by the EtherCAT master. Six control signals are also provided.

Figure 2-3 provides a system level overview of each mode of operation.



#### FIGURE 2-3: MODES OF OPERATION

# 3.0 PIN DESCRIPTIONS AND CONFIGURATION

#### 3.1 64-QFN Pin Assignments

#### FIGURE 3-1: 64-QFN PIN ASSIGNMENTS (TOP VIEW)



**Note:** When a "#" is used at the end of the signal name, it indicates that the signal is active low. For example, **RST#** indicates that the reset signal is active low.

The buffer type for each signal is indicated in the "Buffer Type" column of the pin description tables in Section 3.3, "Pin Descriptions". A description of the buffer types is provided in Section 1.2, "Buffer Types".

# LAN9252

Table 3-1 details the 64-QFN package pin assignments in table format. As shown, select pin functions may change based on the device's mode of operation. For modes where a specific pin has no function, the table cell will be marked with "-".

| Pin<br>Number | HBI Indexed<br>Mode Pin Name | HBI Multiplexed<br>Mode Pin Name | Digital I/O<br>Mode Pin Name | SPI with GPIO<br>Mode Pin Name | SPI with MII<br>Mode Pin Name      |
|---------------|------------------------------|----------------------------------|------------------------------|--------------------------------|------------------------------------|
| 1             |                              | I                                | OSCI                         | I                              | I                                  |
| 2             |                              |                                  | OSCO                         |                                |                                    |
| 3             |                              |                                  | OSCVDD12                     |                                |                                    |
| 4             |                              |                                  | OSCVSS                       |                                |                                    |
| 5             |                              |                                  | VDD33                        |                                |                                    |
| 6             |                              |                                  | VDDCR                        |                                |                                    |
| 7             |                              |                                  | REG_EN                       |                                |                                    |
| 8             |                              |                                  | <b>FXLOSEN</b>               |                                |                                    |
| 9             |                              | FXS                              | SDA/FXLOSA/ <u>FXSDI</u>     | ENA                            |                                    |
| 10            |                              | FXS                              | SDB/FXLOSB/ <u>FXSDF</u>     | ENB                            |                                    |
| 11            |                              |                                  | RST#                         |                                |                                    |
| 12            | D2                           | AD2                              | SOF                          | SI                             | 02                                 |
| 13            | D1                           | AD1                              | EOF                          | SO/S                           | SIO1                               |
| 14            |                              | l.                               | VDDIO                        |                                |                                    |
| 15            | D14                          | AD14                             | DIGI08                       | GPI8/GPO8                      | MII_TXD3/<br><u>TX_SHIFT1</u>      |
| 16            | D13                          | AD13                             | DIGI07                       | GPI7/GPO7                      | MII_TXD2/<br><u>TX_SHIFT0</u>      |
| 17            | D0                           | AD0                              | WD_STATE                     | SI/SIO0                        |                                    |
| 18            |                              | I                                | SYNC1/LATCH1                 |                                |                                    |
| 19            | D9                           | AD9                              | LATCH_IN                     | SC                             | СК                                 |
| 20            |                              | I                                | VDDIO                        |                                |                                    |
| 21            | D12                          | AD12                             | DIGIO6                       | GPI6/GPO6                      | MII_TXD1                           |
| 22            | D11                          | AD11                             | DIGIO5                       | GPI5/GPO5                      | MII_TXD0                           |
| 23            | D10                          | AD10                             | DIGIO4                       | GPI4/GPO4                      | MII_TXEN                           |
| 24            |                              |                                  | VDDCR                        |                                |                                    |
| 25            | A1                           | ALELO                            | OE_EXT                       | -                              | MII_CLK25                          |
| 26            | A3                           | -                                | DIGIO11                      | GPI11/GPO11                    | MII_RXDV                           |
| 27            | A4                           | -                                | DIGIO12                      | GPI12/GPO12                    | MII_RXD0                           |
| 28            | C                            | CS                               | DIGIO13                      | GPI13/GPO13                    | MII_RXD1                           |
| 29            | A2                           | ALEHI                            | DIGIO10                      | GPI10/GPO10                    | LINKACTLED2/<br><u>MII_LINKPOL</u> |
| 30            | WR/                          | 'ENB                             | DIGIO14                      | GPI14/GPO14                    | MII_RXD2                           |

#### TABLE 3-1: 64-QFN PACKAGE PIN ASSIGNMENTS

| Pin<br>Number  | HBI Indexed<br>Mode Pin Name | HBI Multiplexed<br>Mode Pin Name | Digital I/O<br>Mode Pin Name | SPI with GPIO<br>Mode Pin Name | SPI with MII<br>Mode Pin Name |
|----------------|------------------------------|----------------------------------|------------------------------|--------------------------------|-------------------------------|
| 31             | RD/R                         | D_WR                             | DIGIO15                      | GPI15/GPO15                    | MII_RXD3                      |
| 32             |                              |                                  | VDDIO                        |                                |                               |
| 33             | A0/D15                       | AD15                             | DIGIO9                       | GPI9/GPO9                      | MII_RXER                      |
| 34             |                              |                                  | SYNC0/LATCH0                 |                                |                               |
| 35             | D3                           | AD3                              | WD_TRIG                      | SI                             | 03                            |
| 36             | D6                           | AD6                              | DIGIO0                       | GPI0/GPO0                      | MII_RXCLK                     |
| 37             |                              |                                  | VDDIO                        |                                |                               |
| 38             |                              |                                  | VDDCR                        |                                |                               |
| 39             | D7                           | AD7                              | DIGI01                       | GPI1/GPO1                      | MII_MDC                       |
| 40             | D8                           | AD8                              | DIGIO2                       | GPI2/GPO2                      | MII_MDIO                      |
| 41             |                              |                                  | TESTMODE                     |                                |                               |
| 42             |                              |                                  | EESDA/TMS                    |                                |                               |
| 43             |                              |                                  | EESCL/TCK                    |                                |                               |
| 44             |                              |                                  | IRQ                          |                                |                               |
| 45             |                              |                                  | RUNLED/E2PSIZE               |                                |                               |
| 46             |                              | LINKA                            | CTLED1/TDI/ <u>CHIP</u>      | MODE1                          |                               |
| 47             |                              |                                  | VDDIO                        |                                |                               |
| 48             |                              | LINKA                            | CTLED0/TDO/ <u>CHIP</u>      | MODE0                          |                               |
| 49             | D4                           | AD4                              | DIGIO3                       | GPI3/GPO3                      | MII_LINK                      |
| 50             | D5                           | AD5                              | OUTVALID                     | SC                             | S#                            |
| 51             |                              |                                  | VDD33TXRX1                   |                                |                               |
| 52             |                              |                                  | TXNA                         |                                |                               |
| 53             |                              |                                  | ТХРА                         |                                |                               |
| 54             |                              |                                  | RXNA                         |                                |                               |
| 55             |                              |                                  | RXPA                         |                                |                               |
| 56             |                              |                                  | VDD12TX1                     |                                |                               |
| 57             |                              |                                  | RBIAS                        |                                |                               |
| 58             |                              |                                  | VDD33BIAS                    |                                |                               |
| 59             |                              |                                  | VDD12TX2                     |                                |                               |
| 60             |                              |                                  | RXPB                         |                                |                               |
| 61             |                              |                                  | RXNB                         |                                |                               |
| 62             |                              |                                  | ТХРВ                         |                                |                               |
| 63             |                              |                                  | TXNB                         |                                |                               |
| 64             |                              |                                  | VDD33TXRX2                   |                                |                               |
| Exposed<br>Pad |                              |                                  | VSS                          |                                |                               |

| TABLE 3-1: 64-QFN PACKAGE PIN ASSIGNMENTS (CONTINUED) |
|-------------------------------------------------------|
|-------------------------------------------------------|

© 2015 Microchip Technology Inc.

# LAN9252

#### 3.2 64-TQFP-EP Pin Assignments



#### FIGURE 3-2: 64-TQFP-EP PIN ASSIGNMENTS (TOP VIEW)

**Note:** When an "#" is used at the end of the signal name, it indicates that the signal is active low. For example, **RST**# indicates that the reset signal is active low.

The buffer type for each signal is indicated in the "Buffer Type" column of the pin description tables in Section 3.3, "Pin Descriptions". A description of the buffer types is provided in Section 1.2, "Buffer Types".

Table 3-2 details the 64-TQFP-EP package pin assignments in table format. As shown, select pin functions may change based on the device's mode of operation. For modes where a specific pin has no function, the table cell will be marked with "-".

| Pin<br>Number | HBI Indexed<br>Mode Pin Name | HBI Multiplexed<br>Mode Pin Name | Digital I/O<br>Mode Pin Name | SPI with GPIO<br>Mode Pin Name | SPI with MII<br>Mode Pin Name |
|---------------|------------------------------|----------------------------------|------------------------------|--------------------------------|-------------------------------|
| 1             |                              | I                                | OSCI                         |                                | 1                             |
| 2             |                              |                                  | OSCO                         |                                |                               |
| 3             |                              |                                  | OSCVDD12                     |                                |                               |
| 4             |                              |                                  | OSCVSS                       |                                |                               |
| 5             |                              |                                  | VDD33                        |                                |                               |
| 6             |                              |                                  | VDDCR                        |                                |                               |
| 7             |                              |                                  | REG_EN                       |                                |                               |
| 8             |                              |                                  | <b>FXLOSEN</b>               |                                |                               |
| 9             |                              | FXS                              | SDA/FXLOSA/ <u>FXSDF</u>     | ENA                            |                               |
| 10            |                              | FXS                              | SDB/FXLOSB/ <u>FXSDF</u>     | E <u>NB</u>                    |                               |
| 11            |                              |                                  | RST#                         |                                |                               |
| 12            | D2                           | AD2                              | SOF                          | SI                             | 02                            |
| 13            | D1                           | AD1                              | EOF                          | SO/S                           | SIO1                          |
| 14            |                              | I                                | VDDIO                        |                                |                               |
| 15            | D14                          | AD14                             | DIGIO8                       | GPI8/GPO8                      | MII_TXD3/<br><u>TX_SHIFT1</u> |
| 16            | D13                          | AD13                             | DIGIO7                       | GPI7/GPO7                      | MII_TXD2/<br><u>TX_SHIFT0</u> |
| 17            | D0                           | AD0                              | WD_STATE                     | SI/S                           | 5100                          |
| 18            |                              |                                  | SYNC1/LATCH1                 |                                |                               |
| 19            | D9                           | AD9                              | LATCH_IN                     | S                              | CK                            |
| 20            |                              | I                                | VDDIO                        |                                |                               |
| 21            | D12                          | AD12                             | DIGIO6                       | GPI6/GPO6                      | MII_TXD1                      |
| 22            | D11                          | AD11                             | DIGIO5                       | GPI5/GPO5                      | MII_TXD0                      |
| 23            | D10                          | AD10                             | DIGIO4                       | GPI4/GPO4                      | MII_TXEN                      |
| 24            |                              | I                                | VDDCR                        |                                | 1                             |
| 25            | A1                           | ALELO                            | OE_EXT                       | -                              | MII_CLK25                     |
| 26            | A3                           | -                                | DIGIO11                      | GPI11/GPO11                    | MII_RXDV                      |
| 27            | A4                           | -                                | DIGIO12                      | GPI12/GPO12                    | MII_RXD0                      |
| 28            | C                            | CS                               | DIGIO13                      | GPI13/GPO13                    | MII_RXD1                      |
| 29            | A2                           | ALEHI                            | DIGIO10                      | GPI10/GPO10                    | LINKACTLED2/<br>MII_LINKPOL   |
| 30            | WR/                          | /ENB                             | DIGIO14                      | GPI14/GPO14                    | MII_RXD2                      |

TABLE 3-2:64-TQFP-EP PACKAGE PIN ASSIGNMENTS

| <b>TABLE 3-2:</b> | 64-TQFP-EP PACKAGE PIN ASSIGNMENTS (CONTINUED) |
|-------------------|------------------------------------------------|
|-------------------|------------------------------------------------|

| Pin<br>Number  | HBI Indexed<br>Mode Pin Name | HBI Multiplexed<br>Mode Pin Name | Digital I/O<br>Mode Pin Name | SPI with GPIO<br>Mode Pin Name | SPI with MII<br>Mode Pin Name |
|----------------|------------------------------|----------------------------------|------------------------------|--------------------------------|-------------------------------|
| 31             | RD/R                         | D_WR                             | DIGIO15                      | GPI15/GPO15                    | MII_RXD3                      |
| 32             |                              |                                  | VDDIO                        |                                |                               |
| 33             | A0/D15                       | AD15                             | DIGIO9                       | GPI9/GPO9                      | MII_RXER                      |
| 34             |                              |                                  | SYNC0/LATCH0                 |                                |                               |
| 35             | D3                           | AD3                              | WD_TRIG                      | SI                             | 03                            |
| 36             | D6                           | AD6                              | DIGIO0                       | GPI0/GPO0                      | MII_RXCLK                     |
| 37             |                              |                                  | VDDIO                        |                                |                               |
| 38             |                              |                                  | VDDCR                        |                                |                               |
| 39             | D7                           | AD7                              | DIGIO1                       | GPI1/GPO1                      | MII_MDC                       |
| 40             | D8                           | AD8                              | DIGIO2                       | GPI2/GPO2                      | MII_MDIO                      |
| 41             |                              |                                  | TESTMODE                     |                                |                               |
| 42             |                              |                                  | EESDA/TMS                    |                                |                               |
| 43             |                              |                                  | EESCL/TCK                    |                                |                               |
| 44             |                              |                                  | IRQ                          |                                |                               |
| 45             |                              |                                  | RUNLED/ <u>E2PSIZE</u>       |                                |                               |
| 46             |                              | LINKA                            | CTLED1/TDI/ <u>CHIP</u>      | MODE1                          |                               |
| 47             |                              |                                  | VDDIO                        |                                |                               |
| 48             |                              | LINKA                            | CTLED0/TDO/ <u>CHIP</u>      | MODE0                          |                               |
| 49             | D4                           | AD4                              | DIGIO3                       | GPI3/GPO3                      | MII_LINK                      |
| 50             | D5                           | AD5                              | OUTVALID                     | so                             | CS#                           |
| 51             |                              |                                  | VDD33TXRX1                   |                                |                               |
| 52             |                              |                                  | TXNA                         |                                |                               |
| 53             |                              |                                  | ТХРА                         |                                |                               |
| 54             |                              |                                  | RXNA                         |                                |                               |
| 55             |                              |                                  | RXPA                         |                                |                               |
| 56             |                              |                                  | VDD12TX1                     |                                |                               |
| 57             |                              |                                  | RBIAS                        |                                |                               |
| 58             |                              |                                  | VDD33BIAS                    |                                |                               |
| 59             |                              |                                  | VDD12TX2                     |                                |                               |
| 60             |                              |                                  | RXPB                         |                                |                               |
| 61             |                              |                                  | RXNB                         |                                |                               |
| 62             |                              |                                  | ТХРВ                         |                                |                               |
| 63             |                              |                                  | TXNB                         |                                |                               |
| 64             |                              |                                  | VDD33TXRX2                   |                                |                               |
| Exposed<br>Pad |                              |                                  | VSS                          |                                |                               |

-

### 3.3 Pin Descriptions

This section contains descriptions of the various LAN9252 pins. The pin descriptions have been broken into functional groups as follows:

- LAN Port A Pin Descriptions
- LAN Port B Pin Descriptions
- LAN Port A & B Power and Common Pin Descriptions
- EtherCAT MII Port & Configuration Strap Pin Descriptions
- Host Bus Pin Descriptions
- SPI/SQI Pin Descriptions
- EtherCAT Distributed Clock Pin Descriptions
- EtherCAT Digital I/O and GPIO Pin Descriptions
- EEPROM Pin Descriptions
- LED & Configuration Strap Pin Descriptions
- Miscellaneous Pin Descriptions
- JTAG Pin Descriptions
- Core and I/O Power Pin Descriptions

| TABLE 3-3: LAN PORT A PIN DESCRIPTIONS |
|----------------------------------------|
|----------------------------------------|

| Num<br>Pins | Name                                     | Symbol | Buffer<br>Type | Description                                                             |
|-------------|------------------------------------------|--------|----------------|-------------------------------------------------------------------------|
| 1           | Port A TP TX/RX<br>Positive<br>Channel 1 | ТХРА   | AIO            | Port A Twisted Pair Transmit/Receive Positive<br>Channel 1. See Note 1  |
|             | Port A FX TX<br>Positive                 |        | OLVPECL        | Port A Fiber Transmit Positive.                                         |
| 1           | Port A TP TX/RX<br>Negative<br>Channel 1 | TXNA   | AIO            | Port A Twisted Pair Transmit/Receive Negative Channel 1. See Note 1.    |
|             | Port A FX TX<br>Negative                 |        | OLVPECL        | Port A Fiber Transmit Negative.                                         |
| 1           | Port A TP TX/RX<br>Positive<br>Channel 2 | RXPA   | AIO            | Port A Twisted Pair Transmit/Receive Positive<br>Channel 2. See Note 1. |
|             | Port A FX RX<br>Positive                 |        | AI             | Port A Fiber Receive Positive.                                          |
| 1           | Port A TP TX/RX<br>Negative<br>Channel 2 | RXNA   | AIO            | Port A Twisted Pair Transmit/Receive Negative Channel 2. See Note 1.    |
|             | Port A FX RX<br>Negative                 |        | AI             | Port A Fiber Receive Negative.                                          |

| Num<br>Pins | Name                                 | Symbol         | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                            |
|-------------|--------------------------------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | Port A FX<br>Signal Detect<br>(SD)   | FXSDA          | ILVPECL        | Port A Fiber Signal Detect. When FX-LOS mode is<br>not selected, this pin functions as the Signal Detect<br>input from the external transceiver. A level above<br>2 V (typ.) indicates valid signal.<br>When FX-LOS mode is selected, the input buffer is<br>disabled.                                 |
| 1           | Port A FX<br>Loss Of Signal<br>(LOS) | FXLOSA         | IS<br>(PU)     | Port A Fiber Loss of Signal. When FX-LOS mode is selected (via fx_los_strap_1), this pin functions as the Loss of Signal input from the external transceiver. A high indicates LOS while a low indicates valid signal.<br>When FX-LOS mode is not selected, the input buffer and pull-up are disabled. |
|             | Port A FX-SD<br>Enable Strap         | <u>FXSDENA</u> | AI             | Port A FX-SD Enable. When FX-LOS mode is not<br>selected, this strap input selects between FX-SD<br>and copper twisted pair mode. A level above 1 V<br>(typ.) selects FX-SD.<br>When FX-LOS mode is selected, the input buffer is<br>disabled.<br>See Note 2.                                          |

#### TABLE 3-3: LAN PORT A PIN DESCRIPTIONS (CONTINUED)

**Note 1:** In copper mode, either channel 1 or 2 may function as the transmit pair while the other channel functions as the receive pair. The pin name symbols for the twisted pair pins apply to a normal connection. If HP Auto-MDIX is enabled and a reverse connection is detected or manually selected, the RX and TX pins will be swapped internally.

**Note:** Port A is connected to the EtherCAT port 0 or 2.

| TABLE 3-4: | LAN PORT B PIN DESCRIPTIONS |
|------------|-----------------------------|
|------------|-----------------------------|

| Num<br>Pins | Name                                     | Symbol | Buffer<br>Type | Description                                                          |
|-------------|------------------------------------------|--------|----------------|----------------------------------------------------------------------|
| 1           | Port B TP TX/RX<br>Positive<br>Channel 1 | ТХРВ   | AIO            | Port B Twisted Pair Transmit/Receive Positive Channel 1. See Note 3  |
|             | Port B FX TX<br>Positive                 |        | OLVPECL        | Port B Fiber Transmit Positive.                                      |
| 1           | Port B TP TX/RX<br>Negative<br>Channel 1 | TXNB   | AIO            | Port B Twisted Pair Transmit/Receive Negative Channel 1. See Note 3. |
|             | Port B FX TX<br>Negative                 |        | OLVPECL        | Port B Fiber Transmit Negative.                                      |

**Note 2:** Configuration strap pins are identified by an underlined symbol name. Configuration strap values are latched on power-on reset or **RST#** de-assertion. Refer to Section 7.0, "Configuration Straps," on page 51 for more information.

| Num<br>Pins | Name                                     | Symbol         | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                            |
|-------------|------------------------------------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | Port BTP TX/RX<br>Positive<br>Channel 2  | RXPB           | AIO            | Port B Twisted Pair Transmit/Receive Positive<br>Channel 2. See Note 3.                                                                                                                                                                                                                                |
|             | Port B FX RX<br>Positive                 |                | AI             | Port B Fiber Receive Positive.                                                                                                                                                                                                                                                                         |
| 1           | Port B TP TX/RX<br>Negative<br>Channel 2 | RXNB           | AIO            | Port B Twisted Pair Transmit/Receive Negative Channel 2. See Note 3.                                                                                                                                                                                                                                   |
|             | Port B FX RX<br>Negative                 |                | AI             | Port B Fiber Receive Negative.                                                                                                                                                                                                                                                                         |
| 1           | Port B FX<br>Signal Detect<br>(SD)       | FXSDB          | ILVPECL        | Port B Fiber Signal Detect. When FX-LOS mode is<br>not selected, this pin functions as the Signal Detect<br>input from the external transceiver. A level above<br>2 V (typ.) indicates valid signal.<br>When FX-LOS mode is selected, the input buffer is<br>disabled.                                 |
|             | Port B FX<br>Loss Of Signal<br>(LOS)     | FXLOSB         | IS<br>(PU)     | Port B Fiber Loss of Signal. When FX-LOS mode is selected (via fx_los_strap_2), this pin functions as the Loss of Signal input from the external transceiver. A high indicates LOS while a low indicates valid signal.<br>When FX-LOS mode is not selected, the input buffer and pull-up are disabled. |
|             | Port B FX-SD<br>Enable Strap             | <u>FXSDENB</u> | AI             | Port B FX-SD Enable. When FX-LOS mode is not<br>selected, this strap input selects between FX-SD<br>and copper twisted pair mode. A level above 1 V<br>(typ.) selects FX-SD.<br>When FX-LOS mode is selected, the input buffer is<br>disabled.<br>See Note 4.                                          |

### TABLE 3-4: LAN PORT B PIN DESCRIPTIONS (CONTINUED)

- **Note 3:** In copper mode, either channel 1 or 2 may function as the transmit pair while the other channel functions as the receive pair. The pin name symbols for the twisted pair pins apply to a normal connection. If HP Auto-MDIX is enabled and a reverse connection is detected or manually selected, the RX and TX pins will be swapped internally.
- **Note 4:** Configuration strap pins are identified by an underlined symbol name. Configuration strap values are latched on power-on reset or **RST#** de-assertion. Refer to Section 7.0, "Configuration Straps," on page 51 for more information.

Note: Port B is connected to EtherCAT port 1.

|             | TABLE 3-5: LAN PORT A & B POWER AND COMMON PIN DESCRIPTIONS |                |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-------------|-------------------------------------------------------------|----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Num<br>Pins | Name                                                        | Symbol         | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1           | Bias Reference                                              | RBIAS          | AI             | Used for internal bias circuits. Connect to an exter-<br>nal 12.1 k $\Omega$ , 1% resistor to ground.<br>Refer to the device reference schematic for connec-<br>tion information.<br><b>Note:</b> The nominal voltage is 1.2 V and the<br>resistor will dissipate approximately<br>1 mW of power.                                                                                                                                                                                                           |  |
| 1           | Port A and B<br>FX-LOS Enable<br>Strap                      | <u>FXLOSEN</u> | AI             | <ul> <li>Port A and B FX-LOS Enable. This 3 level strap<br/>input selects between FX-LOS and FX-SD / copper<br/>twisted pair mode.</li> <li>A level below 1 V (typ.) selects FX-SD / copper<br/>twisted pair for ports A and B, further determined by<br/>FXSDENA and FXSDENB.</li> <li>A level of 1.5 V selects FX-LOS for port A and FX-<br/>SD / copper twisted pair for port B, further deter-<br/>mined by FXSDENB.</li> <li>A level above 2 V (typ.) selects FX-LOS for ports A<br/>and B.</li> </ul> |  |
| 1           | +3.3 V Port A<br>Analog Power<br>Supply                     | VDD33TXRX1     | Ρ              | See Note 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1           | +3.3 V Port B<br>Analog Power<br>Supply                     | VDD33TXRX2     | Р              | See Note 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1           | +3.3 V Master<br>Bias Power<br>Supply                       | VDD33BIAS      | Р              | See Note 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1           | Port A<br>Transmitter<br>+1.2 V Power<br>Supply             | VDD12TX1       | Ρ              | This pin is supplied from either an external 1.2 V supply or from the device's internal regulator via the PCB. This pin must be tied to the <b>VDD12TX2</b> pin for proper operation.<br>See Note 5.                                                                                                                                                                                                                                                                                                        |  |
| 1           | Port B<br>Transmitter<br>+1.2 V Power<br>Supply             | VDD12TX2       | Ρ              | This pin is supplied from either an external 1.2 V<br>supply or from the device's internal regulator via the<br>PCB. This pin must be tied to the <b>VDD12TX1</b> pin for<br>proper operation.<br>See Note 5.                                                                                                                                                                                                                                                                                               |  |

#### TABLE 3-5: LAN PORT A & B POWER AND COMMON PIN DESCRIPTIONS

**Note 5:** Refer to Section 4.0, "Power Connections," on page 29, the device reference schematics, and the device LANCheck schematic checklist for additional connection information.

| Num<br>Pins | Name                                                   | Symbol               | Buffer<br>Type        | Description                                                                                                                                                                                        |
|-------------|--------------------------------------------------------|----------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | 25 MHz Clock                                           | MII_CLK25            | VO12<br>Note 6        | This pin is a free-running 25 MHz clock that can be used as the clock input to the PHY.                                                                                                            |
| 4           | Receive Data<br>MII Port                               | MII_RXD[3:0]         | VIS<br>(PD)           | These pins are the receive data from the external PHY.                                                                                                                                             |
| 1           | Receive Data<br>Valid MII Port                         | MII_RXDV             | VIS<br>(PD)           | This pin is the receive data valid signal from the external PHY.                                                                                                                                   |
| 1           | Receive Error<br>MII Port                              | MII_RXER             | VIS<br>(PD)           | This pin is the receive error signal from the external PHY.                                                                                                                                        |
| 1           | Receive Clock<br>MII Port                              | MII_RXCLK            | VIS<br>(PD)           | This pin is the receive clock from the external PHY.                                                                                                                                               |
|             | Transmit Data<br>MII Port                              | MII_TXD[3:0]         | VO8                   | These pins are the transmit data to the external PHY.                                                                                                                                              |
| 4           | MII Transmit<br>Timing Shift<br>Configuration<br>Strap | <u>TX_SHIFT[1:0]</u> | VIS<br>(PU)<br>Note 7 | These straps configure the value of the external MII<br>Bus TX timing shift hard-strap. See Note 8.<br>TX_SHIFT[1] is on MII_TXD[3] and TX_SHIFT[0]<br>is on MII_TXD[2].                           |
| 1           | Transmit Data<br>Enable MII Port                       | MII_TXEN             | VO8                   | This pin is the transmit data enable signal to the external PHY.                                                                                                                                   |
| 1           | Link Status<br>MII Port                                | MII_LINK             | VIS                   | This pin is the provided by the PHY to indicate that a 100 Mbit/s Full Duplex link is established. The polar-<br>ity is configurable via the link_pol_strap_mii strap.                             |
| 1           | SMI Clock                                              | MII_MDC              | VO8                   | This pin is the serial management clock to the exter-<br>nal PHY.                                                                                                                                  |
| 1           | SMI Data                                               | MII_MDIO             | VIS/VO8               | This pin is the serial management interface datainput/output to the external PHY.Note:An external pull-up is required to ensure<br>that the non-driven state of the MDIO<br>signal is a logic one. |

| TABLE 3-6: | <b>ETHERCAT MILPORT &amp; CONFIGURATION STRAP PIN DESCRIPTIONS</b> |  |
|------------|--------------------------------------------------------------------|--|
| IADEE 0-0. |                                                                    |  |

Note 6: A series terminating resistor is recommended for the best PCB signal integrity.

**Note 7:** An external supplemental pull-up may be needed, depending upon the input current loading of the external MAC/PHY device.

**Note 8:** Configuration strap pins are identified by an underlined symbol name. Configuration strap values are latched on power-on reset or **RST#** de-assertion. Refer to Section 7.0, "Configuration Straps," on page 51 for more information.

| <b>TABLE 3-7:</b> | HOST BUS PIN DESCRIPTIONS |
|-------------------|---------------------------|
|-------------------|---------------------------|

| Num<br>Pins | Name          | Symbol | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                                       |
|-------------|---------------|--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | Read          | RD     | VIS            | This pin is the host bus read strobe.<br>Normally active low, the polarity can be changed via<br>the HBI Read, Read/Write Polarity bit of the PDI<br>Configuration Register (HBI Modes).                                                                                                                          |
| 1           | Read or Write | RD_WR  | VIS            | This pin is the host bus direction control. Used in<br>conjunction with the ENB pin, it indicates a read or<br>write operation.<br>The normal polarity is read when 1, write when 0 (R/<br>nW) but can be changed via the HBI Read, Read/<br>Write Polarity bit of the PDI Configuration Register<br>(HBI Modes). |
|             | Write         | WR     | VIS            | This pin is the host bus write strobe.<br>Normally active low, the polarity can be changed via<br>the HBI Write, Enable Polarity bit of the PDI Config-<br>uration Register (HBI Modes).                                                                                                                          |
| 1           | Enable        | ENB    | VIS            | This pin is the host bus data enable strobe. Used in conjunction with the RD_WR pin it indicates the data phase of the operation.<br>Normally active low, the polarity can be changed via the HBI Write, Enable Polarity bit of the PDI Configuration Register (HBI Modes).                                       |
| 1           | Chip Select   | CS     | VIS            | This pin is the host bus chip select and indicates<br>that the device is selected for the current transfer.<br>Normally active low, the polarity can be changed via<br>the HBI Chip Select Polarity bit of the PDI Configu-<br>ration Register (HBI Modes).                                                       |
| 5           | Address       | A[4:0] | VIS            | These pins provide the address for non-multiplexed address mode.<br>In 16-bit data mode, bit 0 is not used.                                                                                                                                                                                                       |

| Num<br>Pins | Name                         | Symbol   | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|------------------------------|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | Data                         | D[15:0]  | VIS/VO8        | These pins are the host bus data bus for non-multi-<br>plexed address mode.<br>In 8-bit data mode, bits 15-8 are not used and their<br>input and output drivers are disabled.                                                                                                                                                                                                                                                                                                                         |
| 16          | Address & Data               | AD[15:0] | VIS/VO8        | <ul> <li>These pins are the host bus address / data bus for multiplexed address mode.</li> <li>Bits 15-8 provide the upper byte of address for single phase multiplexed address mode.</li> <li>Bits 7-0 provide the lower byte of address for single phase multiplexed address mode and both bytes of address for dual phase multiplexed address mode.</li> <li>In 8-bit data dual phase multiplexed address mode, bits 15-8 are not used and their input and output drivers are disabled.</li> </ul> |
| 1           | Address Latch<br>Enable High | ALEHI    | VIS            | This pin indicates the address phase for multiplexed<br>address modes. It is used to load the higher<br>address byte in dual phase multiplexed address<br>mode.<br>Normally active low (address saved on rising edge),<br>the polarity can be changed via the HBI ALE Polar-<br>ity bit of the PDI Configuration Register (HBI<br>Modes).                                                                                                                                                             |
| 1           | Address Latch<br>Enable Low  | ALELO    | VIS            | This pin indicates the address phase for multiplexed<br>address modes. It is used to load both address<br>bytes in single phase multiplexed address mode<br>and the lower address byte in dual phase multi-<br>plexed address mode.<br>Normally active low (address saved on rising edge),<br>the polarity can be changed via the HBI ALE Polar-<br>ity bit of the PDI Configuration Register (HBI<br>Modes).                                                                                         |

#### TABLE 3-7: HOST BUS PIN DESCRIPTIONS (CONTINUED)

| Num<br>Pins | Name                                         | Symbol   | Buffer<br>Type        | Description                                                                                                                                                                               |
|-------------|----------------------------------------------|----------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | SPI/SQI Slave<br>Chip Select                 | SCS#     | VIS<br>(PU)           | This pin is the SPI/SQI slave chip select input.<br>When low, the SPI/SQI slave is selected for SPI/SQI<br>transfers. When high, the SPI/SQI serial data out-<br>put(s) is(are) 3-stated. |
| 1           | SPI/SQI Slave<br>Serial Clock                | SCK      | VIS<br>(PU)           | This pin is the SPI/SQI slave serial clock input.                                                                                                                                         |
|             | SPI/SQI Slave<br>Serial Data<br>Input/Output | SIO[3:0] | VIS/VO8<br>(PU)       | These pins are the SPI/SQI slave data input and output for multiple bit I/O.                                                                                                              |
| 4           | SPI Slave Serial<br>Data Input               | SI       | VIS<br>(PU)           | This pin is the SPI slave serial data input. <b>SI</b> is shared with the <b>SIO0</b> pin.                                                                                                |
|             | SPI Slave Serial<br>Data Output              | SO       | VO8<br>(PU)<br>Note 9 | This pin is the SPI slave serial data output. SO is shared with the SIO1 pin.                                                                                                             |

#### TABLE 3-8: SPI/SQI PIN DESCRIPTIONS

Note 9: Although this pin is an output for SPI instructions, it includes a pull-up since it is also SIO bit 1.

#### TABLE 3-9: ETHERCAT DISTRIBUTED CLOCK PIN DESCRIPTIONS

| Num<br>Pins | Name  | Symbol               | Buffer<br>Type | Description                                                                                                         |
|-------------|-------|----------------------|----------------|---------------------------------------------------------------------------------------------------------------------|
|             | Sync  | SYNC[1]<br>SYNC[0]   | VO8            | These pins are the Distributed Clock Sync (OUT) or<br>Latch (IN) signals. The direction is bitwise<br>configurable. |
| 2           | Latch | LATCH[1]<br>LATCH[0] | VIS            | Note: These signals are not driven (high impedance) until the EEPROM is loaded.                                     |

| Num<br>Pins | Name                      | Symbol      | Buffer<br>Type | Description                                                                                                                                                                    |
|-------------|---------------------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16          | General<br>Purpose Input  | GPI[15:0]   | VIS            | These pins are the general purpose inputs and are directly mapped into the <b>General Purpose Inputs Register</b> . Consistency of the general purpose inputs is not provided. |
|             | General<br>Purpose Output | GPO[15:0]   | VO8            | These pins are the general purpose outputs and reflect the values of the <b>General Purpose Outputs Register</b> without watchdog protection.                                  |
|             |                           |             |                | Note: These signals are not driven (high impedance) until the EEPROM is loaded.                                                                                                |
|             |                           |             |                | These pins are the input/output or bidirectional data.                                                                                                                         |
| 16          | Digital I/O               | DIGIO[15:0] | VIS/VO8        | Note: These signals are not driven (high impedance) until the EEPROM is loaded.                                                                                                |
| 1           | Output Valid              | OUTVALID    | VO8            | This pin indicates that the outputs are valid and can be captured into external registers.                                                                                     |
|             |                           |             |                | <b>Note:</b> The signal is not driven (high imped-<br>ance) until the EEPROM is loaded.                                                                                        |

| Num<br>Pins | Name                | Symbol   | Buffer<br>Type | Description                                                                                                                                                                                |
|-------------|---------------------|----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | Latch In            | LATCH_IN | VIS            | This pin is the external data latch signal. The input data is sampled each time a rising edge of LATCH_IN is recognized.                                                                   |
| 1           | Watchdog<br>Trigger | WD_TRIG  | VO8            | This pin is the SyncManager Watchdog Trigger out-<br>put.<br><b>Note:</b> The signal is not driven (high imped-<br>ance) until the EEPROM is loaded.                                       |
| 1           | Watchdog<br>State   | WD_STATE | VO8            | This pin is the SyncManager Watchdog State out-<br>put. A 0 indicates the watchdog has expired.<br><b>Note:</b> The signal is not driven (high imped-<br>ance) until the EEPROM is loaded. |
| 1           | Start of Frame      | SOF      | VO8            | This pin is the Start of Frame output and indicates<br>the start of an Ethernet/EtherCAT frame.<br><b>Note:</b> The signal is not driven (high imped-<br>ance) until the EEPROM is loaded. |
| 1           | End of Frame        | EOF      | VO8            | This pin is the End of Frame output and indicatesthe end of an Ethernet/EtherCAT frame.Note:The signal is not driven (high imped-<br>ance) until the EEPROM is loaded.                     |
| 1           | Output Enable       | OE_EXT   | VIS            | This pin is the Output Enable input. When low, it clears the output data.                                                                                                                  |

### TABLE 3-10: ETHERCAT DIGITAL I/O AND GPIO PIN DESCRIPTIONS (CONTINUED)

#### TABLE 3-11:EEPROM PIN DESCRIPTIONS

| Num<br>Pins | Name                                                   | Symbol | Buffer<br>Type | Description                                                                                                                                                                                                         |
|-------------|--------------------------------------------------------|--------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | EEPROM I <sup>2</sup> C<br>Serial Data<br>Input/Output | EESDA  | VIS/VOD8       | When the device is accessing an external EEPROM<br>this pin is the I <sup>2</sup> C serial data input/open-drain out-<br>put.<br><b>Note:</b> This pin must be pulled-up by an exter-<br>nal resistor at all times. |
| 1           | EEPROM I <sup>2</sup> C<br>Serial Clock                | EESCL  | VOD8           | When the device is accessing an external EEPROM this pin is the I <sup>2</sup> C clock open-drain output. <b>Note:</b> This pin must be pulled-up by an external resistor at all times.                             |