# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## LAN9500/LAN9500i/LAN9500A/LAN9500Ai

## LAN950x USB 2.0 to 10/100 Ethernet Controller

#### Highlights

- Single Chip Hi-Speed USB 2.0 to 10/100 Ethernet Controller
- Integrated 10/100 Ethernet MAC with Full-Duplex
   Support
- Integrated 10/100 Ethernet PHY with HP Auto-MDIX support
- · Integrated USB 2.0 Hi-Speed Device Controller
- Integrated USB 2.0 Hi-Speed PHY
- · Implements Reduced Power Operating Modes

#### **Target Applications**

- · Embedded Systems
- Set-Top Boxes
- PVRs
- · CE Devices
- · Networked Printers
- USB Port Replicators
- Standalone USB to Ethernet Dongles
- Test Instrumentation
- Industrial

#### **Key Features**

- USB Device Controller
  - Fully compliant with Hi-Speed Universal Serial Bus Specification Revision 2.0
  - Supports HS (480 Mbps) and FS (12 Mbps) modes
  - Four endpoints supported
  - Supports vendor specific commands
  - Integrated USB 2.0 PHY
  - Remote wakeup supported
- · High-Performance 10/100 Ethernet Controller
  - Fully compliant with IEEE802.3/802.3u
  - Integrated Ethernet MAC and PHY
  - 10BASE-T and 100BASE-TX support
  - Full- and half-duplex support
  - Full- and half-duplex flow control
  - Preamble generation and removal
  - Automatic 32-bit CRC generation and checking
  - Automatic payload padding and pad removal
  - Loop-back modes
  - TCP/UDP/IP/ICMP checksum offload support

- Flexible address filtering modes
  - -One 48-bit perfect address
    - -64 hash-filtered multicast addresses
    - -Pass all multicast
    - -Promiscuous mode
  - Inverse filtering
  - -Pass all incoming with status report
- Wakeup packet support
- Integrated Ethernet PHY
  - -Auto-negotiation
  - -Automatic polarity detection and correction
  - -HP Auto-MDIX support
  - -Link status change wake-up detection
- Support for 3 status LEDs
- External MII and Turbo MII support Home-PNA™ and HomePlug® PHY
- Power and I/Os
  - Various low power modes
  - NetDetach feature increases battery life<sup>1</sup>
  - Supports PCI-like PME wake<sup>1</sup>
  - 11 GPIOs
  - Supports bus-powered and self-powered operation
  - Integrated power-on reset circuit
  - Single external 3.3v I/O supply
    - -Internal core regulator
- Miscellaneous Features
  - EEPROM Controller
  - Supports custom operation without EEPROM<sup>1</sup>
  - IEEE 1149.1 (JTAG) Boundary Scan
  - Requires single 25 MHz crystal
- Software
  - Windows XP/Vista Driver
  - Linux Driver
  - Win CE Driver
  - MAC OS Driver
  - EEPROM Utility
- Packaging
  - 56-pin QFN (8x8 mm) RoHS Compliant

Environmental

- Commercial Temperature Range (0°C to +70°C)
- Industrial Temperature Range (-40°C to +85°C)

<sup>1</sup> = LAN9500A/LAN9500Ai ONLY

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

- To determine if an errata sheet exists for a particular device, please check with one of the following:
- Microchip's Worldwide Web site; <a href="http://www.microchip.com">http://www.microchip.com</a>
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

## **Table of Contents**

| 1.0 LAN950x Family Differences Overview | 4   |
|-----------------------------------------|-----|
| 2.0 Introduction                        | 6   |
| 3.0 Pin Description and Configuration   | 11  |
| 4.0 Power Connections                   | 24  |
| 5.0 Functional Description              | 25  |
| 6.0 PME Operation                       | 112 |
| 7.0 Register Descriptions               | 116 |
| 8.0 Operational Characteristics         | 189 |
| 9.0 Package Outline                     | 207 |
| Appendix A: Data Sheet Revision History | 209 |
| The Microchip Web Site                  | 210 |
| Customer Change Notification Service    | 210 |
| Customer Support                        | 210 |
| Product Identification System           | 211 |

## 1.0 LAN950X FAMILY DIFFERENCES OVERVIEW

The Microchip LAN950x is a family of high performance Hi-Speed USB 2.0 to 10/100 Ethernet controllers. The "x" in the part number is a generic term referring to the entire family, which includes the following devices:

- LAN9500
- LAN9500i
- LAN9500A
- LAN9500Ai

Device specific features that do no pertain to the entire LAN950x family are called out independently throughout this document. Table 1-1 provides a summary of the feature differences between family members.

| Part<br>Number | PME<br>Wake | Net<br>Detach | Suspend3<br>State | Good Packet<br>Wakeup | РНҮ<br>Boost | Custom Operation<br>without EEPROM | Increased Wakeup<br>Frame Filter | Low Power<br>100 MW Crystal<br>Support | 0° To 70°C | -40° to 85°c |
|----------------|-------------|---------------|-------------------|-----------------------|--------------|------------------------------------|----------------------------------|----------------------------------------|------------|--------------|
| LAN9500        |             |               |                   |                       |              |                                    |                                  |                                        | Х          |              |
| LAN9500i       |             |               |                   |                       |              |                                    |                                  |                                        |            | X            |
| LAN9500A       | X           | X             | X                 | Х                     | Х            | X                                  | X                                | X                                      | Х          |              |
| LAN9500Ai      | X           | X             | X                 | X                     | Х            | Х                                  | X                                | X                                      |            | Х            |

TABLE 1-1: LAN950X FAMILY DIFFERENCES

The LAN9500/LAN9500i and LAN9500A/LAN9500Ai are pin compatible. However, the value of the required EXRES resistor and other system components differ between devices. Refer to Figure 1-1 and the LAN950x reference schematics for additional information.





## 2.0 INTRODUCTION

#### 2.1 General Terms and Conventions

The following is a list of the general terms used in this document:

| ВҮТЕ                       | 8-bits                                                                                                                                                                                                                                                                       |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CSR                        | Control and Status Registers                                                                                                                                                                                                                                                 |
| DWORD                      | 32-bits                                                                                                                                                                                                                                                                      |
| FIFO                       | First In First Out buffer                                                                                                                                                                                                                                                    |
| Frame                      | In the context of this document, a frame refers to transfers on the Ethernet interface.                                                                                                                                                                                      |
| FSM                        | Finite State Machine                                                                                                                                                                                                                                                         |
| GPIO                       | General Purpose I/O                                                                                                                                                                                                                                                          |
| HOST                       | External system (Includes processor, application software, etc.)                                                                                                                                                                                                             |
| Level-Triggered Sticky Bit | This type of status bit is set whenever the condition that it represents is asserted. The bit remains set until the condition is no longer true, and the status bit is cleared by writing a zero.                                                                            |
| LFSR                       | Linear Feedback Shift Register                                                                                                                                                                                                                                               |
| MAC                        | Media Access Controller                                                                                                                                                                                                                                                      |
| MII                        | Media Independent Interface                                                                                                                                                                                                                                                  |
| N/A                        | Not Applicable                                                                                                                                                                                                                                                               |
| Packet                     | In the context of this document, a packet refers to transfers on the USB interface.                                                                                                                                                                                          |
| POR                        | Power on Reset.                                                                                                                                                                                                                                                              |
| RESERVED                   | Refers to a reserved bit field or address. Unless otherwise noted, reserved bits must always be zero for write operations. Unless otherwise noted, values are not guaranteed when reading reserved bits. Unless otherwise noted, do not read or write to reserved addresses. |
| SCSR                       | System Control and Status Registers                                                                                                                                                                                                                                          |
| SMI                        | Serial Management Interface                                                                                                                                                                                                                                                  |
| TLI                        | Transaction Layer Interface                                                                                                                                                                                                                                                  |
| URX                        | USB Bulk Out Packet Receiver                                                                                                                                                                                                                                                 |
| UTX                        | USB Bulk In Packet Transmitter                                                                                                                                                                                                                                               |
| WORD                       | 16-bits                                                                                                                                                                                                                                                                      |
| ZLP                        | Zero Length USB Packet                                                                                                                                                                                                                                                       |

#### 2.2 Block Diagram



#### FIGURE 2-1: LAN950X BLOCK DIAGRAM





#### 2.2.1 OVERVIEW

The LAN950x is a high performance solution for USB to 10/100 Ethernet port bridging. With applications ranging from embedded systems, set-top boxes, and PVRs, to USB port replicators, USB to Ethernet dongles, and test instrumentation, the device is targeted as a high performance, low cost USB/Ethernet connectivity solution.

The LAN950x contains an integrated 10/100 Ethernet PHY, USB PHY, Hi-Speed USB 2.0 device controller, 10/100 Ethernet MAC, TAP controller, EEPROM controller, and a FIFO controller with a total of 30 KB of internal packet buffering. Two KB of buffer memory are allocated to the Transaction Layer Interface (TLI), while 28 KB are allocated to the FIFO Controller (FCT).

The internal USB 2.0 device controller and USB PHY are compliant with the USB 2.0 Hi-Speed standard. The device implements Control, Interrupt, Bulk-in, and Bulk-out USB Endpoints.

The Ethernet controller supports auto-negotiation, auto-polarity correction, HP Auto-MDIX, and is compliant with the IEEE 802.3 and IEEE 802.3u standards. An external MII interface provides support for an external Fast Ethernet PHY, HomePNA, and HomePlug functionality.

Multiple power management features are provided, including various low power modes and "Magic Packet", "Wake On LAN", and "Link Status Change" wake events. These wake events can be programmed to initiate a USB remote wakeup.

An internal EEPROM controller exists to load various USB configuration information and the device MAC address. The integrated IEEE 1149.1 compliant TAP controller provides boundary scan via JTAG.

#### 2.2.2 USB

The USB portion of LAN950x consists of the USB Device Controller (UDC), USB Bulk Out Packet Receiver (URX), USB Bulk In Packet Transmitter (UTX), Control Block (CTL), System Control and Status Registers (SCSR), and USB PHY.

The USB device controller (UDC) contains a USB low-level protocol interpreter that controls the USB bus protocol, packet generation/extraction, PID/Device ID parsing, and CRC coding/decoding with autonomous error handling. It is capable of operating either in USB 1.1 or 2.0 compliant modes. It has autonomous protocol handling functions like stall condition clearing on setup packets, suspend/resume/reset conditions, and remote wakeup. It also autonomously handles contingency operations for error conditions such as retry for CRC errors, Data toggle errors, and generation of NYET, STALL, ACK and NACK depending on the endpoint buffer status. The UDC implements four USB endpoints: Control, Interrupt, Bulk-In, and Bulk-Out.

The Control block (CTL) manages traffic to/from the control endpoint that is not handled by the UDC and constructs the packets used by the interrupt endpoint. The CTL is responsible for handling some USB standard commands and all vendor specific commands. The vendor specific commands allow for efficient statistics collection and access to the SCSR.

The URX and UTX implement the bulk-out and bulk-in pipes, respectively, which connect the USB Host and the UDC. They perform the following functions:

The URX passes USB Bulk-Out packets to the FIFO Controller (FCT). It tracks whether or not a USB packet is erroneous. It instructs the FCT to flush erroneous packets by rewinding its write pointer.

The UTX retrieves Ethernet frames from the FCT and constructs USB Bulk-In packets from them. If the handshake for a transmitted Bulk-In packet does not complete, the UTX is capable of retransmitting the packet. The UTX will not instruct the FCT to advance its read head pointer until the current USB packet has been successfully transmitted to the USB Host.

Both the URX and UTX are responsible for handling Ethernet frames encapsulated over USB by one of the following methods.

- · Multiple Ethernet frames per USB Bulk packet
- · Single Ethernet frame per USB Bulk packet

The UDC also implements the System Control and Status Register (SCSR) space used by the Host to obtain status and control overall system operation.

The integrated USB 2.0 compliant device PHY supports high speed and full speed modes.

#### 2.2.3 FIFO CONTROLLER (FCT)

The FIFO controller uses a 28 KB internal SRAM to buffer RX and TX traffic. 20 KB is allocated for received Ethernet-USB traffic (RX buffer), while 8 KB is allocated for USB-Ethernet traffic (TX buffer). Bulk-Out packets from the USB controller are directly stored into the TX buffer. The FCT is responsible for extracting Ethernet frames from the USB packet data and passing the frames to the MAC.Ethernet Frames are directly stored into the RX buffer and become the basis for bulk-in packets. The FCT passes the stored data to the UTX in blocks typically 512 or 64 bytes in size, depending on the current HS/FS USB operating speed.

#### 2.2.4 ETHERNET

LAN950x integrates an IEEE 802.3 PHY for twisted pair Ethernet applications and a 10/100 Ethernet Media Access Controller (MAC).

The PHY can be configured for either 100 Mbps (100Base-TX) or 10 Mbps (10Base-T) Ethernet operation in either Full or Half Duplex configurations. The PHY block includes auto-negotiation, auto-polarity correction, and Auto-MDIX. Minimal external components are required for the utilization of the Integrated PHY.

Optionally, an external PHY may be used via the MII (Media Independent Interface) port, effectively bypassing the internal PHY. This option allows support for HomePNA and HomePlug applications.

The transmit and receive data paths within the 10/100 Ethernet MAC are independent, allowing for the highest performance possible, particularly in full-duplex mode. The Ethernet MAC operates in store and forward mode, utilizing an independent 2KB buffer for transmitted frames, and a smaller 128 byte buffer for received frames. The Ethernet MAC data paths connect to the FIFO controller. The MAC also implements a Control and Status Register (CSR) space used by the Host to obtain status and control its operation.

The Ethernet MAC/PHY supports numerous power management wakeup features, including "Magic Packet", "Wake on LAN" and "Link Status Change". Eight wakeup frame filters are provided by LAN9500A/LAN9500Ai, while four are provided by LAN9500/LAN9500i.

#### 2.2.5 TRANSACTION LAYER INTERFACE (TLI)

The TLI interfaces the MAC with the FCT. It is a conduit between these two modules through which all transmitted and received data, along with status information, is passed. It has separate receive and transmit data paths. The TLI contains a 2KB transmit FIFO and a 128-byte receive FIFO. The transmit FIFO operates in store and forward mode and is capable of storing up to two Ethernet frames.

#### 2.2.6 POWER MANAGEMENT

The LAN950x features four (Note 2-1) variations of USB suspend: SUSPEND0, SUSPEND1, SUSPEND2, and SUS-PEND3. These modes allow the application to select the ideal balance of remote wakeup functionality and power consumption.

- **SUSPENDO:** Supports GPIO, "Wake On LAN", and "Magic Packet" remote wakeup events. This suspend state reduces power by stopping the clocks of the MAC and other internal modules.
- **SUSPEND1:** Supports GPIO and "Link Status Change" for remote wakeup events. This suspend state consumes less power than SUSPEND0.
- **SUSPEND2:** Supports only GPIO assertion for a remote wakeup event. This is the default suspend mode for the device.
- **SUSPEND3:** (Note 2-1) Supports GPIO and "Good Packet" remote wakeup event. A "Good Packet" is a received frame passing certain filtering constraints independent of those imposed on "Wake On LAN" and "Magic Packet" frames. This suspend state consumes power at a level similar to the NORMAL state, however, it allows for power savings in the Host CPU.
  - Note 2-1 All four SUSPEND states are supported by LAN9500A/LAN9500Ai. SUSPEND3 is not supported by LAN9500/LAN9500i.

Please refer to Section 5.12, "Wake Events," on page 100 for more information on the USB suspend states and the wake events supported in each state.

#### 2.2.7 EEPROM CONTROLLER (EPC)

LAN950x contains an EEPROM controller for connection to an external EEPROM. This allows for the automatic loading of static configuration data upon power-on reset, pin reset, or software reset. The EEPROM can be configured to load USB descriptors, USB device configuration, and MAC address.

(LAN9500A/LAN9500Ai ONLY)

#### 2.2.8 GENERAL PURPOSE I/O

When configured for internal PHY mode, up to eleven GPIOs are supported. All GPIOs can serve as remote wakeup events when the LAN950x is in a suspended state.

#### 2.2.9 TAP CONTROLLER

IEEE 1149.1 compliant TAP Controller supports boundary scan and various test modes.

#### 2.2.10 CONTROL AND STATUS REGISTERS (CSR)

LAN950x's functions are controlled and monitored by the Host via the Control and Status Registers (CSR). This register space includes registers that control and monitor the USB controller, as well as elements of overall system operation (System Control and Status Registers - SCSR), the MAC (MAC Control and Status Registers - MCSR), and the PHY (accessed indirectly through the MAC via the MII\_ACCESS and MII\_DATA registers). The CSR may be accessed via the USB Vendor Commands (REGISTER READ/REGISTER WRITE). Please refer to Section 5.3.3, "USB Vendor Commands," on page 41 for more information.

#### 2.2.11 RESETS

LAN950x supports the following system reset events:

- Power on Reset (POR)
- · Hardware Reset Input Pin Reset (nRESET)
- Lite Reset (LRST)
- Software Reset (SRST)
- USB Reset
- VBUS Reset

The device supports the following module level reset events:

- Ethernet PHY Software Reset (PHY\_RST)
- nTRST Pin Reset for Tap Controller

#### 2.2.12 TEST FEATURES

Read/Write access to internal SRAMs is provided via the CSRs. JTAG based USB BIST is available. Full internal scan and At Speed scan are supported.

#### 2.2.13 SYSTEM SOFTWARE

LAN950x software drivers are available for the following operating systems:

- Windows XP
- · Windows Vista
- Linux
- Win CE
- MAC OS

In addition, an EEPROM programming utility is available for configuring the external EEPROM.

## 3.0 PIN DESCRIPTION AND CONFIGURATION



#### FIGURE 3-1: PIN ASSIGNMENTS (TOP VIEW)

- **Note 1:** \*\* This pin is a no-connect (NC) for LAN9500A/LAN9500Ai, but may be connected to VDD33A for backward compatibility with LAN9500/LAN9500i.
  - 2: \*\*\* For LAN9500A/LAN9500Ai this pin provides additional PME related functionality. Refer to the respective pin descriptions and Section 6.0, "PME Operation," on page 112 for additional information.
  - 3: \*\*\*\* For LAN9500A/LAN9500Ai GPIO7 may provide additional PHY Link Up related functionality. Refer to Section 5.12.2.4, "Enabling PHY Link Up Wake Events (LAN9500A/LAN9500Ai ONLY)," on page 108 for additional information.
  - 4: When HP Auto-MDIX is activated, the TXN/TXP pins can function as RXN/RXP and vice-versa.
  - 5: Exposed pad (VSS) on bottom of package must be connected to ground.

| TABLE 3-1: | MII INTERFACE PINS |
|------------|--------------------|
|------------|--------------------|

| Num Pins | Name                                                    | Symbol | Buffer<br>Type        | Description                                                                                                                                                                                                                                               |
|----------|---------------------------------------------------------|--------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Receive Error<br>(Internal PHY<br>Mode)                 | RXER   | IS/O8<br>(PD)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information. |
|          | Receive Error<br>(External PHY<br>Mode)                 | RXER   | IS<br>(PD)            | In external PHY mode, the signal on this pin is input from the external PHY and indicates a receive error in the packet.                                                                                                                                  |
| 1        | Transmit<br>Enable<br>(Internal PHY<br>Mode)            | TXEN   | IS/O8<br>(PD)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information. |
|          | Transmit<br>Enable<br>(External PHY<br>Mode)            | TXEN   | 08<br>(PD)            | In external PHY mode, this pin functions as an output to the external PHY and indicates valid data on TXD[3:0].                                                                                                                                           |
| 1        | Receive Data<br>Valid<br>(Internal PHY<br>Mode)         | RXDV   | IS/O8<br>(PD)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information. |
|          | Receive Data<br>Valid<br>(External PHY<br>Mode)         | RXDV   | IS<br>(PD)            | In external PHY mode, the signal on this pin is input from the external PHY and indicates valid data on RXD[3:0].                                                                                                                                         |
| 1        | Receive Clock<br>(Internal PHY<br>Mode)                 | RXCLK  | IS/O8<br>(PD)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information. |
|          | Receive Clock<br>(External PHY<br>Mode)                 | RXCLK  | IS<br>(PD)            | In external PHY mode, this pin is the receiver clock input from the external PHY.                                                                                                                                                                         |
| 1        | Carrier Sense<br>(Internal PHY<br>Mode)                 | CRS    | IS/O8<br>(PU)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information. |
|          | Carrier Sense<br>(External PHY<br>Mode)                 | CRS    | IS<br>(PD)            | In external PHY mode, the signal on this pin is input from the external PHY and indicates a network carrier.                                                                                                                                              |
|          | General<br>Purpose I/O 3<br>(Internal PHY<br>Mode Only) | GPIO3  | IS/O8/<br>OD8<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.                                                                                                                |

| Num Pins | Name                                                    | Symbol | Buffer<br>Type        | Description                                                                                                                                                                                                                                                                                                                                                                              |
|----------|---------------------------------------------------------|--------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | MII Collision<br>Detect<br>(Internal PHY<br>Mode)       | COL    | IS/O8<br>(PU)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information.                                                                                                                                |
|          | MII Collision<br>Detect<br>(External PHY<br>Mode)       | COL    | IS<br>(PD)            | In external PHY mode, the signal on this pin is input from the external PHY and indicates a collision event.                                                                                                                                                                                                                                                                             |
| 1        | General<br>Purpose I/O 0<br>(Internal PHY<br>Mode Only) | GPIO0  | IS/O8/<br>OD8<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.<br>Note: (LAN9500A/LAN9500Ai ONLY):<br>This pin may be used to signal PME<br>when Internal PHY and PME modes of<br>operation are in effect. Refer to Section<br>6.0, "PME Operation," on page 112 for<br>additional information.              |
|          | Management<br>Data<br>(Internal PHY<br>Mode)            | MDIO   | IS/O8<br>(PU)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information.                                                                                                                                |
|          | Management<br>Data<br>(External PHY<br>Mode)            | MDIO   | IS/O8<br>(PD)         | In external PHY mode, this pin provides the management data to/from the external PHY.                                                                                                                                                                                                                                                                                                    |
| 1        | General<br>Purpose I/O 1<br>(Internal PHY<br>Mode Only) | GPIO1  | IS/O8/<br>OD8<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.<br>Note: (LAN9500A/LAN9500Ai ONLY):<br>This pin may serve as the<br>PME_MODE_SEL input when Internal<br>PHY and PME modes of operation are in<br>effect. Refer to Section 6.0, "PME<br>Operation," on page 112 for additional<br>information. |
| 1        | Management<br>Clock<br>(Internal PHY<br>Mode)           | MDC    | IS/O8<br>(PU)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information.                                                                                                                                |
|          | Management<br>Clock<br>(External PHY<br>Mode)           | MDC    | 08<br>(PD)            | In external PHY mode, this pin outputs the management clock to the external PHY.                                                                                                                                                                                                                                                                                                         |
|          | General<br>Purpose I/O 2<br>(Internal PHY<br>Mode Only) | GPIO2  | IS/O8/<br>OD8<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.                                                                                                                                                                                                                                               |

| TABLE 3-1: | MII INTERFACE PINS | (CONTINUED) |
|------------|--------------------|-------------|
|            |                    |             |

## TABLE 3-1: MII INTERFACE PINS (CONTINUED)

| Num Pins | Name                                                    | Symbol    | Buffer<br>Type        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|---------------------------------------------------------|-----------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | Transmit Data<br>3<br>(Internal PHY<br>Mode)            | TXD3      | IS/O8<br>(PU)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information.                                                                                                                                                                                                                 |
|          | Transmit Data<br>3<br>(External PHY<br>Mode)            | TXD3      | 08<br>(PU)            | In external PHY mode, this pin functions as the transmit data 3 output to the external PHY.                                                                                                                                                                                                                                                                                                                                                                               |
| 1        | General<br>Purpose I/O 7<br>(Internal PHY<br>Mode Only) | GPIO7     | IS/08/<br>OD8<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.<br><b>Note:</b> (LAN9500A/LAN9500Ai ONLY):<br>GPIO7 may provide additional PHY Link<br>Up related functionality. Refer to Section<br>5.12.2.4, "Enabling PHY Link Up Wake<br>Events (LAN9500A/LAN9500Ai ONLY),"<br>on page 108 for additional information.                                                                     |
|          | EEPROM Size<br>Configuration<br>Strap                   | EEP_SIZE  | IS<br>(PU)            | <ul> <li>The EEP_SIZE strap selects the size of the EEPROM attached to the device.</li> <li>0 = 128 byte EEPROM is attached and a total of seven address bits are used.</li> <li>1 = 256/512 byte EEPROM is attached and a total of nine address bits are used.</li> <li>Note: A 3-wire style 1K/2K/4K EEPROM that is organized for 128 x 8-bit or 256/512 x 8-bit operation must be used.</li> <li>See Note 3-1 for more information on configuration straps.</li> </ul> |
|          | Transmit Data<br>2<br>(Internal PHY<br>Mode)            | TXD2      | IS/O8<br>(PD)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information.                                                                                                                                                                                                                 |
|          | Transmit Data<br>2<br>(External PHY<br>Mode)            | TXD2      | 08<br>(PD)            | In external PHY mode, this pin functions as the transmit data 2 output to the external PHY.                                                                                                                                                                                                                                                                                                                                                                               |
| 1        | General<br>Purpose I/O 6<br>(Internal PHY<br>Mode Only) | GPIO6     | IS/O8/<br>OD8<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.                                                                                                                                                                                                                                                                                                                                |
|          | USB Port<br>Swap<br>Configuration<br>Strap              | PORT_SWAP | IS<br>(PD)            | <ul> <li>Swaps the mapping of USBDP and USBDM.</li> <li>0 = USBDP maps to the USB D+ line and USBDM maps to the USB D- line.</li> <li>1 = USBDP maps to the USB D- line. USBDM maps to the USB D+ line.</li> <li>See Note 3-1 for more information on configuration straps.</li> </ul>                                                                                                                                                                                    |

| Num Pins | Name                                                    | Symbol      | Buffer<br>Type        | Description                                                                                                                                                                                                                                                                                                      |
|----------|---------------------------------------------------------|-------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | Transmit Data<br>1<br>(Internal PHY<br>Mode)            | TXD1        | IS/O8<br>(PD)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information.                                                        |
|          | Transmit Data<br>1<br>(External PHY<br>Mode)            | TXD1        | 08<br>(PD)            | In external PHY mode, this pin functions as the transmit data 1 output to the external PHY.                                                                                                                                                                                                                      |
| 1        | General<br>Purpose I/O 5<br>(Internal PHY<br>Mode Only) | GPIO5       | IS/O8/<br>OD8<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.                                                                                                                                                                       |
|          | Remote<br>Wakeup<br>Configuration<br>Strap              | RMT_WKP     | IS<br>(PD)            | This strap configures the default descriptor values<br>to support remote wakeup. This strap is overridden<br>by the EEPROM.<br>0 = Remote wakeup is not supported.                                                                                                                                               |
|          |                                                         |             |                       | <ul><li>1 = Remote wakeup is supported.</li><li>See Note 3-1 for more information on configuration straps.</li></ul>                                                                                                                                                                                             |
|          | Transmit Data<br>0<br>(Internal PHY<br>Mode)            | TXD0        | IS/O8<br>(PD)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information.                                                        |
|          | Transmit Data<br>0<br>(External PHY<br>Mode)            | TXD0        | 08<br>(PD)            | In external PHY mode, this pin functions as the transmit data 0 output to the external PHY.                                                                                                                                                                                                                      |
| 1        | General<br>Purpose I/O 4<br>(Internal PHY<br>Mode Only) | GPIO4       | IS/O8/<br>OD8<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.                                                                                                                                                                       |
|          | EEPROM<br>Disable<br>Configuration<br>Strap             | EEP_DISABLE | IS<br>(PD)            | This strap disables the autoloading of the<br>EEPROM contents. The assertion of this strap<br>does not prevent register access to the EEPROM.<br>0 = EEPROM is recognized if present.<br>1 = EEPROM is not recognized even if it is<br>present.<br>See Note 3-1 for more information on configuration<br>straps. |
| 1        | Transmit Clock<br>(Internal PHY<br>Mode)                | TXCLK       | IS/O8<br>(PU)         | In internal PHY mode, this pin can be configured<br>to display the respective internal MII signal. Refer<br>to the Internal MII Visibility Enable (IME) bit of the<br>Hardware Configuration Register (HW_CFG) on<br>page 122 for additional information.                                                        |
|          | Transmit Clock<br>(External PHY<br>Mode)                | TXCLK       | IS<br>(PU)            | In external PHY mode, this pin is the transmitter clock input from the external PHY.                                                                                                                                                                                                                             |

| TABLE 3-1: | MII INTERFACE PINS | (CONTINUED) |
|------------|--------------------|-------------|
|            |                    |             |

**Note 3-1** Configuration strap values are latched on Power-On Reset (POR) or External Chip Reset (nRESET). Configuration straps are identified by an underlined symbol name. Pins that function as configuration straps must be augmented with an external resistor when connected to a load. Refer to Section 5.14, "Configuration Straps," on page 111 for additional information.

|          |                                               | 1           |                |                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|-----------------------------------------------|-------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Num Pins | Name                                          | Symbol      | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1        | EEPROM Data<br>In                             | EEDI        | IS<br>(PD)     | This pin is driven by the EEDO output of the external EEPROM.                                                                                                                                                                                                                                                                                                                                                               |
|          | EEPROM Data<br>Out                            | EEDO        | 08<br>(PU)     | This pin drives the EEDI input of the external EEPROM.                                                                                                                                                                                                                                                                                                                                                                      |
| 1        | Auto-MDIX<br>Enable<br>Configuration<br>Strap | AUTOMDIX_EN | IS<br>(PU)     | Determines the default Auto-MDIX setting.<br>0 = Auto-MDIX is disabled.<br>1 = Auto-MDIX is enabled.<br>See Note 3-2 for more information on configuration<br>straps.                                                                                                                                                                                                                                                       |
| 1        | EEPROM Chip<br>Select                         | EECS        | O8             | This pin drives the chip select output of the<br>external EEPROM.<br>Note: The EECS output may tri-state briefly<br>during power-up. Some EEPROM<br>devices may be prone to false selection<br>during this time. When an EEPROM is<br>used, an external pull-down resistor is<br>recommended on this signal to prevent<br>false selection. Refer to your EEPROM<br>manufacturer's data sheet for additional<br>information. |
|          | EEPROM<br>Clock                               | EECLK       | 08<br>(PD)     | This pin drives the EEPROM clock of the external EEPROM.                                                                                                                                                                                                                                                                                                                                                                    |
| 1        | Power Select<br>Configuration<br>Strap        | PWR_SEL     | IS<br>(PD)     | Determines the default power setting when no<br>EEPROM is present. This strap is overridden by<br>the EEPROM.<br>0 = The device is bus powered.<br>1 = The device is self powered.<br>See Note 3-2 for more information on configuration<br>straps.                                                                                                                                                                         |

#### TABLE 3-2: EEPROM PINS

**Note 3-2** Configuration strap values are latched on Power-On Reset (POR) or External Chip Reset (nRESET). Configuration straps are identified by an underlined symbol name. Pins that function as configuration straps must be augmented with an external resistor when connected to a load. Refer to Section 5.14, "Configuration Straps," on page 111 for additional information.

| Num Pins | Name                                               | Symbol   | Buffer<br>Type | Description                                                                                                              |
|----------|----------------------------------------------------|----------|----------------|--------------------------------------------------------------------------------------------------------------------------|
| 1        | JTAG Test Port<br>Reset<br>(Internal PHY<br>Mode)  | nTRST    | IS<br>(PU)     | In internal PHY mode, this active-low pin functions as the JTAG test port reset input.                                   |
|          | Receive Data 0<br>(External PHY<br>Mode)           | RXD0     | IS<br>(PD)     | In external PHY mode, this pin functions as the receive data 0 input from the external PHY.                              |
| 1        | JTAG Test<br>Data Out<br>(Internal PHY<br>Mode)    | TDO      | O8             | In internal PHY mode, this pin functions as the JTAG data output.                                                        |
|          | PHY Reset<br>(External PHY<br>Mode)                | nPHY_RST | O8             | In external PHY mode, this active-low pin functions as the PHY reset output.                                             |
| 1        | JTAG Test<br>Clock<br>(Internal PHY<br>Mode)       | тск      | IS<br>(PU)     | In internal PHY mode, this pin functions as the JTAG test clock. The maximum operating frequency of this clock is 25MHz. |
|          | Receive Data 1<br>(External PHY<br>Mode)           | RXD1     | IS<br>(PD)     | In external PHY mode, this pin functions as the receive data 1 input from the external PHY.                              |
| 1        | JTAG Test<br>Mode Select<br>(Internal PHY<br>Mode) | TMS      | IS<br>(PU)     | In internal PHY mode, this pin functions as the JTAG test mode select.                                                   |
|          | Receive Data 2<br>(External PHY<br>Mode)           | RXD2     | IS<br>(PD)     | In external PHY mode, this pin functions as the receive data 2 input from the external PHY.                              |
| 1        | JTAG Test<br>Data Input<br>(Internal PHY<br>Mode)  | TDI      | IS<br>(PU)     | In internal PHY mode, this pin functions as the JTAG data input.                                                         |
|          | Receive Data 3<br>(External PHY<br>Mode)           | RXD3     | IS<br>(PD)     | In external PHY mode, this pin functions as the receive data 3 input from the external PHY.                              |

TABLE 3-3: JTAG PINS

## TABLE 3-4: MISCELLANEOUS PINS

| Num Pins | Name                                       | Symbol    | Buffer<br>Type          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|----------|--------------------------------------------|-----------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          | PHY Select                                 | PHY_SEL   | IS<br>(PD)              | Selects whether to use the internal Ethernet PHY or the external PHY connected to the MII port.                                                                                                                                                                                                                                                                                                                                                  |  |  |
|          |                                            |           |                         | 0 = Internal PHY is used.<br>1 = External PHY is used.                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 1        |                                            |           |                         | <b>Note:</b> When in external PHY mode, the internal PHY is placed into general power down after a POR. Please Refer to Section 5.6, "10/100 Internal Ethernet PHY," on page 69 for details.                                                                                                                                                                                                                                                     |  |  |
|          | System Reset                               | nRESET    | IS<br>(PU)              | This active-low pin allows external hardware to reset the device.                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 1        |                                            |           |                         | Note: (LAN9500A/LAN9500Ai ONLY):<br>This pin may be used to signal<br>PME_CLEAR when PME mode of<br>operation is in effect. Refer to Section<br>6.0, "PME Operation," on page 112 for<br>additional information.                                                                                                                                                                                                                                 |  |  |
| 1        | Ethernet<br>Full-Duplex<br>Indicator LED   | nFDX_LED  | OD12<br>(PU)            | This pin is driven low (LED on) when the Ethernet link is operating in full-duplex mode.                                                                                                                                                                                                                                                                                                                                                         |  |  |
|          | General<br>Purpose I/O 8                   | GPIO8     | IS/O12/<br>OD12<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.                                                                                                                                                                                                                                                                                                       |  |  |
|          |                                            |           |                         | This pin may be used to signal PME<br>when External PHY and PME modes of<br>operation are in effect. Refer to<br>Section 6.0 "PME Operation" for addi-<br>tional information.                                                                                                                                                                                                                                                                    |  |  |
|          |                                            |           |                         | <b>2:</b> By default this pin is configured as a GPIO.                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|          | Ethernet Link<br>Activity<br>Indicator LED | nLNKA_LED | OD12<br>(PU)            | This pin is driven low (LED on) when a valid link is detected. This pin is pulsed high (LED off) for 80 mS whenever transmit or receive activity is detected. This pin is then driven low again for a minimum of 80 mS, after which time it will repeat the process if TX or RX activity is detected. Effectively, LED2 is activated solid for a link. When transmit or receive activity is sensed, LED2 will function as an activity indicator. |  |  |
| 1        | General<br>Purpose I/O 9                   | GPIO9     | IS/O12/<br>OD12<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.                                                                                                                                                                                                                                                                                                       |  |  |
|          |                                            |           |                         | <ul> <li>Note 1: (LAN9500A/LAN9500Ai ONLY):<br/>This pin may serve as the PME<br/>MODE_SEL input when External PHY<br/>and PME modes of operation are in<br/>effect. Refer to Section 6.0 "PME<br/>Operation" for additional information.</li> <li>2: By default this pin is configured as a</li> </ul>                                                                                                                                          |  |  |
|          |                                            |           |                         | GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |

| Num Pins | Name                             | Symbol   | Buffer<br>Type          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|----------------------------------|----------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | Ethernet Speed<br>Indicator LED  | nSPD_LED | OD12<br>(PU)            | This pin is driven low (LED on) when the Ethernet<br>operating speed is 100 Mbs, or during auto-<br>negotiation. This pin is driven high during 10 Mbs<br>operation, or during line isolation.                                                                                                                                                                                                                                                                                                                                                                                         |
| 1        | General<br>Purpose I/O 10        | GPIO10   | IS/O12/<br>OD12<br>(PU) | This General Purpose I/O pin is fully<br>programmable as either a push-pull output, an<br>open-drain output, or a Schmitt-triggered input.<br>Note 1: (LAN9500A/LAN9500Ai ONLY):<br>This pin may serve as a wakeup pin<br>whose detection mode is selectable<br>when External PHY and PME modes of<br>operation are in effect. Refer to<br>Section 6.0 "PME Operation" for addi-<br>tional information.                                                                                                                                                                                |
|          |                                  |          |                         | GPIO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1        | Detect<br>Upstream<br>VBUS Power | VBUS_DET | IS_5V<br>(PD)           | Detects state of upstream bus power.<br>For bus powered applications, this pin must be tied<br>to VDD33IO.<br>For self-powered applications where the device is<br>permanently attached to a host, VBUS_DET<br>should be pulled to VDD33IO. For other self-<br>powered applications, refer to the device reference<br>schematic for additional connection information.<br>Note: (LAN9500A/LAN9500Ai ONLY):<br>This pin may be used to signal bus power<br>availability when PME mode of operation<br>is in effect. Refer to Section 6.0 "PME<br>Operation" for additional information. |
| 1        | Test 1                           | TEST1    | -                       | This pin must always be connected to VDD33IO for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1        | Test 2                           | TEST2    | -                       | This pin must always be connected to VSS for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1        | Test 3                           | TEST3    | -                       | This pin must always be connected to VSS for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

TABLE 3-4: MISCELLANEOUS PINS (CONTINUED)

|   | Num Pins | Name                           | Symbol    | Buffer<br>Type | Description                                                                                                                                                                                              |
|---|----------|--------------------------------|-----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | 1        | USB DMINUS                     | USBDM     | AIO            | <b>Note:</b> The functionality of this pin may be swapped to USB DPLUS via the <u>PORT_SWAP</u> configuration strap.                                                                                     |
|   | 1        | USB<br>DPLUS                   | USBDP     | AIO            | <b>Note:</b> The functionality of this pin may be swapped to USB DMINUS via the <u>PORT_SWAP</u> configuration strap.                                                                                    |
|   | 1        | External USB<br>Bias Resistor. | USBRBIAS  | AI             | Used for setting HS transmit current level and on-<br>chip termination impedance. Connect to an<br>external 12K 1.0% resistor to ground.                                                                 |
|   | 1        | USB PLL<br>Supply              | VDDUSBPLL | Ρ              | This pin must be connected to VDDCORE for<br>proper operation.<br>Refer to Section 4.0, "Power Connections," on<br>page 24 and the device reference schematics for<br>additional connection information. |
|   | 1        | Crystal Input                  | XI        | ICLK           | External 25 MHz crystal input.<br><b>Note:</b> This pin can also be driven by a single-<br>ended clock oscillator. When this method<br>is used, XO should be left unconnected                            |
| ľ | 1        | Crystal Output                 | XO        | OCLK           | External 25 MHz crystal output.                                                                                                                                                                          |

TABLE 3-5: USB PINS

#### TABLE 3-6: ETHERNET PHY PINS

| Num Pins | Name                                    | Symbol   | Buffer<br>Type | Description                                                                                                                                                    |
|----------|-----------------------------------------|----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Ethernet TX<br>Data Out<br>Negative     | TXN      | AIO            | The transmit data outputs may be swapped internally with receive data inputs when Auto-MDIX is enabled.                                                        |
| 1        | Ethernet TX<br>Data Out<br>Positive     | ТХР      | AIO            | The transmit data outputs may be swapped internally with receive data inputs when Auto-MDIX is enabled.                                                        |
| 1        | Ethernet RX<br>Data In<br>Negative      | RXN      | AIO            | The receive data inputs may be swapped internally with transmit data outputs when Auto-MDIX is enabled.                                                        |
| 1        | Ethernet RX<br>Data In<br>Positive      | RXP      | AIO            | The receive data inputs may be swapped internally with transmit data outputs when Auto-MDIX is enabled.                                                        |
| 1        | PHY Interrupt<br>(Internal PHY<br>Mode) | nPHY_INT | O8             | In internal PHY mode, this pin can be configured<br>to output the internal PHY interrupt signal.<br>Note: The internal PHY interrupt signal is<br>active-high. |
|          | PHY Interrupt<br>(External PHY<br>Mode) | nPHY_INT | IS<br>(PU)     | In external PHY mode, the active-low signal on this pin is input from the external PHY and indicates a PHY interrupt has occurred.                             |

| Num Pins | Name                          | Symbol | Buffer<br>Type | Description                                                                                                                                        |  |
|----------|-------------------------------|--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
|          | +3.3V Analog<br>Power Supply  | VDD33A | Р              | Refer to the device reference schematics for connection information.                                                                               |  |
| 4        |                               |        |                | Note: Pin 7 is a no-connect (NC) for<br>LAN9500A/LAN9500Ai, but may be<br>connected to VDD33A for backward<br>compatibility with LAN9500/LAN9500i. |  |
|          | External PHY<br>Bias Resistor | EXRES  | AI             | Used for the internal bias circuits. Connect to an external resistor to ground.                                                                    |  |
| 1        |                               |        |                | For LAN9500A/LAN9500Ai use 12.0K 1.0%                                                                                                              |  |
|          |                               |        |                | For LAN9500/LAN9500i use 12.4K 1.0%.                                                                                                               |  |
|          | Ethernet PLL<br>Power Supply  | VDDPLL | Р              | This pin must be connected to VDDCORE for proper operation.                                                                                        |  |
| 1        |                               |        |                | Refer to <b>Section 4.0 "Power Connections"</b> and the device reference schematics for additional connection information.                         |  |

| TABLE 3-6: | ETHERNET | PHY PINS | (CONTINUED) |
|------------|----------|----------|-------------|
|            |          |          | · /         |

#### TABLE 3-7: I/O POWER PINS, CORE POWER PINS, AND GROUND PAD

| Num Pins                                            | Name                                   | Symbol  | Buffer<br>Type | Description                                                                                               |
|-----------------------------------------------------|----------------------------------------|---------|----------------|-----------------------------------------------------------------------------------------------------------|
| 5                                                   | +3.3V I/O<br>Power                     | VDD33IO | Ρ              | Refer to the device reference schematics for connection information.                                      |
| 2                                                   | Digital Core<br>Power Supply<br>Output | VDDCORE | Р              | Refer to Section 4.0, "Power Connections" and the device reference schematics for connection information. |
| Exposed pad<br>on package<br>bottom<br>(Figure 3-1) | Ground                                 | VSS     | Р              | Common Ground                                                                                             |

#### TABLE 3-8: NO-CONNECT PINS

| Num Pins | Name       | Symbol | Buffer<br>Type | Description                                                   |
|----------|------------|--------|----------------|---------------------------------------------------------------|
| 1        | No Connect | NC     | —              | These pins must be left floating for normal device operation. |

#### 3.1 Pin Assignments

| Pin<br>Num | Pin Name       | Pin<br>Num | Pin Name                        | Pin<br>Num | Pin Name                    | Pin<br>Num | Pin Name                        |
|------------|----------------|------------|---------------------------------|------------|-----------------------------|------------|---------------------------------|
| 1          | nPHY_INT       | 15         | VDD33A                          | 29         | EECLK/<br><u>PWR_SEL</u>    | 43         | TXEN                            |
| 2          | TXN            | 16         | USBRBIAS                        | 30         | EECS                        | 44         | RXER                            |
| 3          | ТХР            | 17         | VDDUSBPLL                       | 31         | EEDO/<br><u>AUTOMDIX_EN</u> | 45         | CRS/GPIO3                       |
| 4          | VDD33A         | 18         | XI                              | 32         | EEDI                        | 46         | COL/GPIO0<br>Note 3-4           |
| 5          | RXN            | 19         | XO                              | 33         | TEST3                       | 47         | TXCLK                           |
| 6          | RXP            | 20         | VBUS_DET<br>Note 3-4            | 34         | PHY_SEL                     | 48         | VDD33IO                         |
| 7          | NC<br>Note 3-3 | 21         | VDDCORE                         | 35         | VDD33IO                     | 49         | TEST1                           |
| 8          | EXRES          | 22         | MDC/GPIO2                       | 36         | nTRST/RXD0                  | 50         | VDDCORE                         |
| 9          | VDD33A         | 23         | MDIO/GPIO1<br>Note 3-4          | 37         | TDO/nPHY_RST                | 51         | VDD33IO                         |
| 10         | VDDPLL         | 24         | nRESET<br>Note 3-4              | 38         | TCK/RXD1                    | 52         | VDD33IO                         |
| 11         | USBDM          | 25         | VDD33IO                         | 39         | TMS/RXD2                    | 53         | TXD3/GPIO7/<br>EEP_SIZE         |
| 12         | USBDP          | 26         | nFDX_LED/<br>GPIO8              | 40         | TDI/RXD3                    | 54         | TXD2/GPIO6/<br><u>PORT_SWAP</u> |
| 13         | TEST2          | 27         | nLNKA_LED/<br>GPIO9<br>Note 3-4 | 41         | RXCLK                       | 55         | TXD1/GPIO5/<br><u>RMT_WKP</u>   |
| 14         | NC             | 28         | nSPD_LED/<br>GPIO10<br>Note 3-4 | 42         | RXDV                        | 56         | TXD0/GPIO4/<br>EEP_DISABLE      |
|            |                |            |                                 |            |                             |            |                                 |

TABLE 3-9:56-QFN PACKAGE PIN ASSIGNMENTS

**Note 3-3** This pin is a no-connect (NC) for LAN9500A/LAN9500Ai, but may be connected to VDD33A for backward compatibility with LAN9500/LAN9500i.

**Note 3-4** For LAN9500A/LAN9500Ai this pin provides additional PME related functionality. Refer to the respective pin descriptions and Section 6.0, "PME Operation," on page 112 for additional information.

## 3.2 Buffer Types

#### TABLE 3-10: BUFFER TYPES

| Buffer Type | Description                                                                                                                                                                                                                                          |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IS          | Schmitt-triggered Input                                                                                                                                                                                                                              |
| IS_5V       | 5V Tolerant Schmitt-triggered Input                                                                                                                                                                                                                  |
| O8          | Output with 8 mA sink and 8mA source                                                                                                                                                                                                                 |
| OD8         | Open-drain output with 8 mA sink                                                                                                                                                                                                                     |
| O12         | Output with 12 mA sink and 12mA source                                                                                                                                                                                                               |
| OD12        | Open-drain output with 12 mA sink                                                                                                                                                                                                                    |
| PU          | 50 $\mu$ A (typical) internal pull-up. Unless otherwise noted in the pin description, internal pull-ups are always enabled.                                                                                                                          |
|             | <b>Note:</b> Internal pull-up resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled high, an external resistor must be added.  |
| PD          | 50 $\mu\text{A}$ (typical) internal pull-down. Unless otherwise noted in the pin description, internal pull-downs are always enabled.                                                                                                                |
|             | <b>Note:</b> Internal pull-down resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled low, an external resistor must be added. |
| AI          | Analog input                                                                                                                                                                                                                                         |
| AIO         | Analog bi-directional                                                                                                                                                                                                                                |
| ICLK        | Crystal oscillator input pin                                                                                                                                                                                                                         |
| OCLK        | Crystal oscillator output pin                                                                                                                                                                                                                        |
| Р           | Power pin                                                                                                                                                                                                                                            |

## 4.0 POWER CONNECTIONS

Figure 4-1 illustrates the power connections for LAN950x.

#### FIGURE 4-1: POWER CONNECTIONS



## 5.0 FUNCTIONAL DESCRIPTION

#### 5.1 Functional Overview

The LAN950x USB 2.0 to 10/100 Ethernet Controller consists of the following major functional blocks:

- USB PHY
- USB 2.0 Device Controller (UDC)
- FIFO Controller (FCT) and Associated SRAM
- 10/100 Ethernet MAC
- 10/100 Internal Ethernet PHY
- IEEE 1149.1 Tap Controller
- EEPROM Controller (EPC)

The following sections discuss the features of each block. A block diagram of the device is shown in Figure 2-1.

#### 5.2 USB PHY

The USB PHY has the USB interface on one end, and connects to the USB 2.0 Device Controller on the other. The Parallel-to-serial/serial-to-parallel conversion, bit stuffing, and NRZI coding / decoding are handled in the PHY block. The PHY is capable of operating in the USB 1.1 and 2.0 modes.

#### 5.3 USB 2.0 Device Controller (UDC)

The USB functionality in the device consists of five major parts. The USB PHY (discussed in Section 5.2), UCB (USB Common Block), UDC (USB Device Controller), URX (USB Bulk Out Receiver), UTX (USB Bulk In Receiver), and CTL (USB Control Block). They are represented as the USB PHY and UDC, collectively, in Figure 2-1.

The UCB generates various clocks, including the system clocks of the device. The URX and UTX implement the Bulk Out and Bulk In endpoints respectively. The CTL manages control and interrupt endpoints.

The UDC is a USB low-level protocol interpreter. The UDC controls the USB bus protocol, packet generation/extraction, PID/Device ID parsing, and CRC coding/decoding with autonomous error handling. It is capable of operating either in USB 1.1 or 2.0 compliant modes. It has autonomous protocol handling functions like stall condition clearing on setup packets, suspend/resume/reset conditions, and remote wakeup. It also autonomously handles error conditions such as retry for CRC errors, Data toggle errors, and generation of NYET, STALL, ACK and NACK, depending on the endpoint buffer status.

The UDC is configured to support one configuration, one interface, one alternate setting, and four endpoints.

#### 5.3.1 SUPPORTED ENDPOINTS

Table 5-1lists the supported endpoints. The following subsections discuss these endpoints in detail.

| Endpoint<br>Number | Description        |
|--------------------|--------------------|
| 0                  | Control Endpoint   |
| 1                  | Bulk In Endpoint   |
| 2                  | Bulk Out Endpoint  |
| 3                  | Interrupt Endpoint |

#### TABLE 5-1: SUPPORTED ENDPOINTS

The URX and UTX implement the Bulk Out and Bulk In endpoints, respectively. The CTL manages the Control and Interrupt endpoints.

#### 5.3.1.1 Endpoint 1 (Bulk In)

The Bulk In Endpoint is controlled by the UTX (USB Bulk In Transmitter). The UTX is responsible for encapsulating Ethernet data into a USB Bulk In packet. Ethernet frames are retrieved from the FCT's RX FIFO.

The UTX supports the following two modes of operation: MEF and SEF, selected via the Multiple Ethernet Frames per USB Packet (MEF) bit of the Hardware Configuration Register (HW\_CFG).