# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# Capacitance-Digital-Converter LSI for Electrostatic Capacitive Touch Sensors

The LC717A30UJ is a high performance, low cost, and highly usable capacitance converter for electrostatic capacitive touch and proximity sensors.

8 capacitance-sensing input channels ideal for use in any end products that needs an array of switches. The LC717A30J facilitates a short system development time through its automatic calibration function and minimal external components. The detection result (ON/OFF) for each sensor is read out by the serial interface ( $l^2C$  or SPI).

#### Features

- Differential capacitive detection using mutual capacitance.
- Operates with small to large capacitance sensor input pads.
- Capacitance detection down to femto-Farad level.
- Measurement time 16 ms for 8 sensors.
- Minimal external components.
- Selectable interface : I<sup>2</sup>C or SPI.
- Current consumption : 0.8 mA (V<sub>DD</sub> = 5.5 V)
- Supply voltage : 2.6 V to 5.5 V
- AEC-Q100 qualified and PPAP capable.

#### **Typical Applications**

- Automotive : Smart key, Control switches, Car audio, Proximity
- Consumer : Home Appliance, White goods, Induction Cooking
- Industrial : Security lock
- Computing : PC Peripherals, Audio Visual equipment
- Lighting : Remote control switches



Figure 1. Application Schematic 1



## **ON Semiconductor®**

www.onsemi.com



SSOP30 (225mil) 8.0 x 6.4 x 1.6 mm

#### MARKING DIAGRAM



XXXXX = Specific Device Code Y = Year M = Month DDD = Additional Traceability Data

#### **ORDERING INFORMATION**

Ordering Code: LC717A30UJ-AH

Package: SSOP30 (225mil) (Pb-Free / Halogen Free)

Shipping (Qty / Packing): 1000 / Tape & Reel

+ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. http://www.onsemi.com/pub\_link/Collateral/BRD8011-D.PDF

8 small capacitance sensors channels and 4-wire SPI interface.



Figure 2. Application Schematic 2

8 Large capacitance sensors and  $I^2C$  interface.



Figure 3. Application Schematic 3

#### **BLOCK DIAGRAM**

The LC717A30UJ is a capacitance-digital converter LSI that can detect capacitance at the femto farad level. It consists a multiplexer that selects the input channels, a two-stage amplifier that detects the changes in the

capacitance and outputs analog-amplitude values, an A/D converter, a system clock, a power-on reset circuit, control logic and interface,  $I^2C$  bus or SPI.



Figure 4. Simplified Block Diagram

#### Pin Assignment





#### PIN DISCRIPTION

| Pin No. | Pin Name        | I/O   | Description                                                                                                                                                                                                                  |
|---------|-----------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>DD</sub> | Power | Power supply (+2.6 V to +5.5 V) (Note 1)                                                                                                                                                                                     |
| 2       | V <sub>SS</sub> | Power | Ground (Note 1, 2)                                                                                                                                                                                                           |
| 3       | Non Connect     | -     | Connect to Ground                                                                                                                                                                                                            |
| 27      | Cin0            | I/O   | Sensor inputs.                                                                                                                                                                                                               |
| 28      | Cin1            | I/O   | Cin0 to Cin7 are connected to the inverting input of the 1st amplifier through the multiplexer.                                                                                                                              |
| 4       | Cin2            | I/O   | Cdrv and Cin printed circuit board patterns should be close to each other as they are                                                                                                                                        |
| 5       | Cin3            | I/O   | capacitively coupled.                                                                                                                                                                                                        |
| 8       | Cin4            | I/O   |                                                                                                                                                                                                                              |
| 9       | Cin5            | I/O   |                                                                                                                                                                                                                              |
| 12      | Cin6            | I/O   |                                                                                                                                                                                                                              |
| 13      | Cin7            | I/O   |                                                                                                                                                                                                                              |
| 6       | Tout0           | 0     | Test pin, must remain open.                                                                                                                                                                                                  |
| 7       | Tout1           | 0     | Test pin, must remain open.                                                                                                                                                                                                  |
| 10      | CMAdd4          | I/O   | Offset capacitance input pin for the sensor inputs 4 to 7.<br>When using large sensor pads with high capacitance, additional capacitance is added between<br>CMAdd4 and CdrvBar. See figure 3.<br>Remain open if not in use. |
| 11      | CMAdd0          | I/O   | Offset capacitance input pin for the sensor inputs 0 to 3.<br>When using large sensor pads with high capacitance, additional capacitance is added between<br>CMAdd4 and CdrvBar. See figure 3.<br>Remain open if not in use. |
| 14      | Tout2           | 0     | Test pin, must remain open.                                                                                                                                                                                                  |
| 15      | Cref            | I/O   | Reference capacitance input pins. See Figure 2 and 3.                                                                                                                                                                        |
| 17      | CrefAdd         | I/O   | When using large sensor pads with high capacitance, additional capacitance maybe added for Cref. See Figure 3. Remain open if not in use.                                                                                    |

Continued on the next page.

|--|

| Pin No. | Pin Name    | I/O | Descriptions                                                                                                                                                                                                                   |
|---------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16      | CdrvBar     | 0   | Capacitance sensors drive signal inversion output<br>When using large sensor pads with high capacitance, additional capacitance is added between<br>CMAdd0 and CMAdd4 and CdrvBar. See figure 3.<br>Remain open if not in use. |
| 18      | Cdrv        | 0   | Capacitance sensors drive output.<br>Cdrv and Cin printed circuit board patterns should be close to each other as they are<br>capacitively coupled.                                                                            |
| 19      | INTOUT      | 0   | Interrupt output pin. (Active high).<br>Remain open if not in use.                                                                                                                                                             |
| 20      | IFSEL       | Ι   | Interface Select.<br>IFSEL = "Low"(V <sub>SS</sub> ) : SPI mode<br>IFSEL = "High"(V <sub>DD</sub> ) : I <sup>2</sup> C mode                                                                                                    |
| 21      | SCL/SCK     | I   | I <sup>2</sup> C = SCL clock input<br>SPI = SCK clock input                                                                                                                                                                    |
| 22      | SDA/SI      | I/O | I <sup>2</sup> C = SDA data input/output<br>SPI = SI data input                                                                                                                                                                |
| 23      | SA0/SO      | I/O | I <sup>2</sup> C = SA0 slave address selection input.<br>SPI = SO data output                                                                                                                                                  |
| 24      | nCS         | Ι   | I <sup>2</sup> C = "High"(V <sub>DD</sub> ).<br>SPI = nCS chip select inversion input.                                                                                                                                         |
| 25      | nRST        | I   | Reset signal inversion input pin.<br>nRST = "Low"(V <sub>SS</sub> ), in reset state.<br>Cin0 to Cin7, CMAdd0, CMAdd4, Cref, CrefAdd, CdrvBar and Tout0 to Tout4 are "Hi-Z"                                                     |
| 26      | Non Connect | -   | Connect to Ground.                                                                                                                                                                                                             |
| 29      | Tout3       | 0   | Test pin, must remain open.                                                                                                                                                                                                    |
| 30      | Tout4       | 0   | Test pin, must remain open.                                                                                                                                                                                                    |

Note 1 : For noise de-coupling place a high-valued capacitor and a low-valued capacitor in parallel between V<sub>DD</sub> and V<sub>SS</sub>. The small-valued capacitor, at least 0.1 µF, should be mounted near the LSI.

Note 2 : When V<sub>SS</sub> terminal is not grounded, in battery-powered mobile equipment, detection sensitivity may be degraded.

#### PIN FUNCTIONS

| Pin No. | Pin Name        | I/O   | Pin Functions                                                         | Pin Type          |
|---------|-----------------|-------|-----------------------------------------------------------------------|-------------------|
| 1       | V <sub>DD</sub> | Power | Power supply (+2.6 V to +5.5 V)                                       |                   |
| 2       | V <sub>SS</sub> | Power | Ground                                                                |                   |
| 27      | Cin0            | I/O   | Capacitance sensor input 0                                            |                   |
| 28      | Cin1            | I/O   | Capacitance sensor input 1                                            |                   |
| 4       | Cin2            | I/O   | Capacitance sensor input 2                                            | V <sub>DD</sub> Δ |
| 5       | Cin3            | I/O   | Capacitance sensor input 3                                            |                   |
| 8       | Cin4            | I/O   | Capacitance sensor input 4                                            | AMP               |
| 9       | Cin5            | I/O   | Capacitance sensor input 5                                            |                   |
| 12      | Cin6            | I/O   | Capacitance sensor input 6                                            |                   |
| 13      | Cin7            | I/O   | Capacitance sensor input 7                                            |                   |
| 10      | CMAdd4          | I/O   | Additional offset capacitance input pin for the sensor inputs 4 to 7. |                   |
| 11      | CMAdd0          | I/O   | Additional offset capacitance input pin for the sensor inputs 0 to 3. | V 55 ///          |
| 15      | Cref            | I/O   | Reference capacitance input                                           |                   |
| 17      | CrefAdd         | I/O   | Additional Reference capacitance input                                |                   |

Continued on the next page.

| Continued fr | om the previous | bage. |                                                                    |                                     |
|--------------|-----------------|-------|--------------------------------------------------------------------|-------------------------------------|
| Pin No.      | Pin Name        | I/O   | Pin Functions                                                      | Pin Type                            |
| 6            | Tout0           | 0     | Output for tests                                                   | Van A                               |
| 7            | Tout1           | 0     | Output for tests                                                   |                                     |
| 14           | Tout2           | 0     | Output for tests                                                   | <b>▲</b>                            |
| 29           | Tout3           | 0     | Output for tests                                                   |                                     |
| 30           | Tout4           | 0     | Output for tests                                                   | Buffer                              |
| 16           | CdrvBar         | 0     | Capacitance sensors drive signal inversion<br>output               |                                     |
| 18           | Cdrv            | 0     | Capacitance sensors drive output                                   | V <sub>SS</sub> #                   |
| 19           | INTOUT          | 0     | Interrupt output                                                   | V <sub>DD</sub>                     |
|              |                 |       |                                                                    | V <sub>SS</sub> ///                 |
| 20           | IFSEL           | I     | Switching control input of the serial data communication interface | V <sub>DD</sub> Д                   |
| 21           | SCL/SCK         | I     | SCL clock input (I <sup>2</sup> C)                                 | <u>_</u>                            |
|              |                 | I     | SCK clock input (SPI)                                              | Schmitt<br>R<br>W                   |
| 24           | nCS             | I     | nCS chip select inversion input (SPI)                              |                                     |
| 25           | nRST            | I     | External reset signal inversion input                              | V <sub>SS</sub> "                   |
| 22           | SDA/SI          | I/O   | SDA data input/output (I <sup>2</sup> C)                           | V <sub>DD</sub> ∆<br>Schmitt<br>R ⊳ |
|              |                 | I     | SI data input (SPI)                                                |                                     |
| 23           | SA0/SO          | I     | SA0 slave address selection input (I <sup>2</sup> C)               | V <sub>DD</sub> A<br>Schmitt<br>R N |
|              |                 | 0     | SO data output (SPI)                                               | V <sub>SS</sub> // Buffer           |

#### **MAXIMUM RATINGS** at $V_{SS} = 0 \text{ V}$ , $T_A = +25^{\circ}C$ (Note 3)

| Parameter                              | Symbol            | Value                        | Unit |
|----------------------------------------|-------------------|------------------------------|------|
| Supply Voltage Range                   | V <sub>DD</sub>   | –0.3 to +6.5                 | V    |
| Input Voltage Range (Note 4)           | V <sub>IN</sub>   | –0.3 to V <sub>DD</sub> +0.3 | V    |
| Output Voltage Range (Note 5)          | VOUT              | –0.3 to V <sub>DD</sub> +0.3 | V    |
| Peak Output Current Range (Notes 5, 6) | IOP               | -8.0 to +8.0                 | mA   |
| Total Outputs Current Range (Note 7)   | IOA               | –40 to +40                   | mA   |
| Maximum Power Dissipation (Note 8)     | P <sub>dmax</sub> | 160                          | mW   |

Note 3: Stresses exceeding those listed in the Absolute Maximum Rating table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

4 : Apply to Cin0 to Cin7, CMAdd0, CMAdd4, Cref, CrefAdd ,SCL/SCK ,SDA/SI ,SA0, nCS, nRST, IFSEL. 5 : Apply to Cdrv, CdrvBar, SDA, SO, INTOUT, Tout0 to Tout4.

6 : Total value with duty cycle under 25%.

7 : Limited to one pin, with duty cycle under 50%.

8 : TA = 105°C, Single-layer glass epoxy board (76.1 x 114.3 x 1.6 mm)

#### RECOMMENDED OPERATING RANGES at V<sub>SS</sub> = 0 V (Note 9)

| Parameter                                | Symbol          | Min                | Мах                | Unit |
|------------------------------------------|-----------------|--------------------|--------------------|------|
| Operating Supply Voltage Range (Note 10) | V <sub>DD</sub> | 2.6                | 5.5                | V    |
| Input High-level Voltage Range (Note 11) | VIH             | 0.8V <sub>DD</sub> | V <sub>DD</sub>    | V    |
| Input Low-level Voltage Range (Note 11)  | VIL             | 0                  | 0.2V <sub>DD</sub> | V    |
| Ambient Temperature Range                | Т <sub>А</sub>  | -40                | 105                | °C   |

Note 9 : Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

10 : For noise de-coupling place a high-valued capacitor and a low-valued capacitor in parallel between V<sub>DD</sub> and V<sub>SS</sub>. The small-valued capacitor, at least 0.1 µF, should be mounted near the LSI. In addition, it is recommended that the power supply ripple + noise is less than ±40 mV.

11 : Apply to SCL/SCK ,SDA/SI ,SA0, nCS, nRST, IFSEL.

# **ELECTRICAL CHARACTERICALS** at $V_{DD}$ = 2.6 to 5.5 V, $V_{SS}$ = 0 V, $T_A$ = -40 to + 105°C, (Note 12) Unless otherwise specified, the Cdrv drive frequency is $f_{CDRV}$ = 121 kHz.

| Parameter Condition                                           |                                                                                                          | Symbol              | Min                | Тур    | Мах                | Unit   |
|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------|--------------------|--------|--------------------|--------|
| Common                                                        | -                                                                                                        | •                   | I.                 |        |                    |        |
| Output High-level Voltage (Note 13)                           | $I_{O}$ = -1.5 mA, $V_{DD}$ = 2.6 to 3.6 V                                                               | V <sub>OH1</sub>    | 0.8V <sub>DD</sub> |        |                    | V      |
|                                                               | $I_{O}$ = -3.0 mA, V <sub>DD</sub> = 3.6 to 5.5 V                                                        | V <sub>OH2</sub>    | 0.8V <sub>DD</sub> |        |                    | V      |
| Output Low-level Voltage (Note 13)                            | I <sub>O</sub> = +1.5 mA, V <sub>DD</sub> = 2.6 to 3.6 V                                                 | VOL1                |                    |        | 0.2V <sub>DD</sub> | V      |
|                                                               | I <sub>O</sub> = +3.0 mA, V <sub>DD</sub> = 3.6 to 5.5 V                                                 | V <sub>OL2</sub>    |                    |        | 0.2V <sub>DD</sub> | V      |
| Tout0 to Tout4 pins Output Low-level Voltage                  | I <sub>O</sub> = +1.5 mA                                                                                 | V <sub>OL3</sub>    |                    |        | 0.2V <sub>DD</sub> | V      |
| SDA pin Output Low-level Voltage                              | I <sub>O</sub> = +3.0 mA                                                                                 | V <sub>OL4</sub>    |                    |        | 0.4                | V      |
| Input High-level Current (Note 14)                            | V <sub>I</sub> = V <sub>DD</sub>                                                                         | IН                  |                    |        | 1.0                | μA     |
| Input Low-level Current (Note 14)                             | VI = VSS                                                                                                 | ١ <sub>IL</sub>     | -1.0               |        |                    | μA     |
| Output Off Leakage Current (Note 15)                          | $V_I = V_{DD}$ or $V_I = V_{SS}$                                                                         | IOFF                | -1.0               |        | 1.0                | μA     |
| Current Consumption                                           | Initial setting, Long interval operation,<br>Sensor pins are open (Note 16),<br>V <sub>DD</sub> = 5.5 V  | IDD1                |                    | 0.8    | 2.2                | mA     |
|                                                               | Initial setting, Short interval operation,<br>Sensor pins are open (Note 16),<br>V <sub>DD</sub> = 5.5 V | IDD2                |                    | 3.25   | 6.5                | mA     |
|                                                               | Sleep mode (Sleep period)<br>Sensor pins are open (Note 16)                                              | ISTBY               |                    | 0.1    | 70                 | μA     |
| Capacitance Sensor Function                                   |                                                                                                          |                     |                    |        |                    |        |
| Cin Detection Sensitivity                                     | Measurements conducted using the test<br>mode in the LSI,<br>Minimum gain setting                        | CinSENSE            | 0.0476             | 0.068  | 0.0884             | LSB/fF |
| Sensor Pin Leakage Current (Note 17)                          | $V_I = V_{DD}$ or $V_I = V_{SS}$                                                                         | lCin                |                    | ±25    | ±500               | nA     |
| Cdrv Drive Frequency                                          | With 121 kHz setting                                                                                     | fCDRV               | 84.85              | 121.21 | 157.57             | kHz    |
| Power-on Reset Function                                       |                                                                                                          |                     |                    |        |                    |        |
| nRST Minimum Pulse Width                                      |                                                                                                          | <sup>t</sup> NRST   | 1.0                |        |                    | μs     |
| Power-on Reset Time                                           |                                                                                                          | <sup>t</sup> POR    |                    |        | 20                 | ms     |
| Power-on Reset Operation Condition:<br>Hold Time              |                                                                                                          | <sup>t</sup> POROP  | 10                 |        |                    | ms     |
| Power-on Reset Operation Condition:<br>Input Voltage          |                                                                                                          | VPOROP              |                    |        | 0.1                | V      |
| Power-on Reset Operation Condition:<br>Power Supply Rise Rate | 0 V to V <sub>DD</sub>                                                                                   | tVDD                | 1.0                |        |                    | V/ms   |
| Interval Operation Timing                                     |                                                                                                          |                     |                    |        |                    |        |
| Long Interval Time                                            | V <sub>DD</sub> = 2.6 to 4.5 V, Long interval mode<br>(Long interval time is set to 101 ms)              | T <sub>LIVAL1</sub> | 35                 | 101    | 145                | ms     |
|                                                               | V <sub>DD</sub> = 4.5 to 5.5 V, Long interval mode<br>(Long interval time is set to 101 ms)              | T <sub>LIVAL2</sub> | 40                 | 101    | 125                | ms     |
| Short Interval Time                                           | $V_{DD}$ = 2.6 to 4.5 V, Short interval mode<br>(Short interval time is set to 5 ms)                     | TSIVAL1             | 1.7                | 5      | 7.3                | ms     |
|                                                               | V <sub>DD</sub> = 4.5 to 5.5 V, Short interval mode<br>(Short interval time is set to 5 ms)              | TSIVAL2             | 1.9                | 5      | 6.3                | ms     |

Continued to the next page.

Continued from the previous page.

#### ELECTRICAL CHARACTERICALS (CONTINUED) at V<sub>DD</sub> = 2.6 to 5.5 V, V<sub>SS</sub> = 0 V, T<sub>A</sub> = -40 to + 105°C, (Note 12) Unless otherwise specified, the Cdrv drive frequency is $f_{CDRV} = 121$ kHz.

| Parameter                                        | Condition    | Symbol                         | Min | Тур | Max | Unit |
|--------------------------------------------------|--------------|--------------------------------|-----|-----|-----|------|
| I <sup>2</sup> C Compatible Bus Interface Timing |              |                                |     |     |     |      |
| SCL Clock Frequency                              | SCL          | fSCL                           |     |     | 400 | kHz  |
| START Condition Hold Time                        | SCL, SDA     | <sup>t</sup> HD; STA           | 0.6 |     |     | μs   |
| SCL Clock Low Period                             | SCL          | tLOW                           | 1.3 |     |     | μs   |
| SCL Clock High Period                            | SCL          | thigh                          | 0.6 |     |     | μs   |
| Repeated START Condition Setup Time              | SCL, SDA     | <sup>t</sup> SU; STA           | 0.6 |     |     | μs   |
| Data Hold Time                                   | SCL, SDA     | <sup>t</sup> HD; DAT           | 0   |     | 0.9 | μs   |
| Data Setup Time                                  | SCL, SDA     | <sup>t</sup> SU; DAT           | 0.5 |     |     | μs   |
| SDA, SCL Rise/Fall Time                          | SCL, SDA     | t <sub>r</sub> /t <sub>f</sub> |     |     | 0.3 | μs   |
| STOP Condition Setup Time                        | SCL, SDA     | <sup>t</sup> SU; STO           | 0.6 |     |     | μs   |
| STOP-to-START Bus Release Time                   | SCL, SDA     | <sup>t</sup> BUF               | 2.5 |     |     | μs   |
| SPI Interface Timing                             |              |                                |     |     |     |      |
| SCK Clock Frequency                              | SCK          | fSCK                           |     |     | 5.0 | MHz  |
| SCK Clock Low Time                               | SCK          | <sup>t</sup> LOW               | 100 |     |     | ns   |
| SCK Clock High Time                              | SCK          | thigh                          | 100 |     |     | ns   |
| Input Signal Rise/Fall Time                      | nCS, SCK, SI | t <sub>r</sub> /t <sub>f</sub> |     |     | 300 | ns   |
| nCS Setup Time                                   | nCS, SCK     | <sup>t</sup> SU; NCS           | 200 |     |     | ns   |
| SCK Clock Setup Time                             | nCS, SCK     | <sup>t</sup> SU; SCK           | 100 |     |     | ns   |
| Data Setup Time                                  | SCK, SI      | tsu; si                        | 100 |     |     | ns   |
| Data Hold Time                                   | SCK, SI      | <sup>t</sup> HD; SI            | 100 |     |     | ns   |
| nCS Hold Time                                    | nCS, SCK     | <sup>t</sup> HD; NCS           | 200 |     |     | ns   |
| SCK Clock Hold Time                              | nCS, SCK     | <sup>t</sup> HD;SCK            | 700 |     |     | ns   |
| nCS Standby Pulse Width                          | nCS          | <sup>t</sup> CPH               | 300 |     |     | ns   |
| Output High Impedance Time from nCS              | nCS, SO      | <sup>t</sup> CHZ               |     |     | 100 | ns   |
| Output Data Determination Time                   | SCK, SO      | tv                             |     |     | 100 | ns   |
| Output Data Hold Time                            | SCK, SO      | <sup>t</sup> HD; SO            | 0   |     |     | ns   |
| Output Low Impedance Time from SCK               | SCK, SO      | tCLZ                           | 100 |     |     | ns   |

Note 12: Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

13 : Apply to Cdrv, CdrvBar, SO, INTOUT. 14 : Apply to SCL/SCK, SDA/SI, SA0, nCS, nRST, IFSEL.

15 : Apply to Cdrv, CdrvBar, SDA, SO.

16 : Sensor pins (Cin0 to Cin7, CMAdd0, CMAdd4, Cref, CrefAdd) are open condition.

17 : Apply to Cin0 to Cin7, CMAdd0, CMAdd4, Cref, CrefAdd.

#### **FUNCTIONAL DESCRIPTION**

#### Power-on Reset (POR)

When power is turned on, power-on reset is enabled, it is released after power-on reset time, tPOR. Power-on reset operation condition; Power supply rise rate  $t_{\mbox{VDD}}$  must be at least 1.0 V/ms.

Since INTOUT pin changes from "High" to "Low" at the same time as reset release, it is possible to verify the timing of release of reset externally. During power-on reset, Cin0 to Cin7, CMAdd0, CMAdd4, Cref, CrefAdd, and CdrvBar are unknown.



Figure 6. Power-on Sequence by the Power-on Reset

External Reset (nRST) Reset State nRST = "Low". Pins Cin0 to Cin7, CMAdd0, CMAdd4, Cref, CrefAdd and CdrvBar, are "Hi-Z" during reset state. The reset state is released after tPOR.

Since INTOUT pin changes from "High" to "Low" at the same time as the released of reset, it is possible to verify the timing of release of reset externally.



Figure 7. Power-on Sequence by the External Reset

#### I<sup>2</sup>C Data Timing



Figure 8. I<sup>2</sup>C Data Timing

#### I<sup>2</sup>C Communication Formats Write Format

When using the Write format of  $I^2C$  the data can be written into sequentially incremented addresses.

| START | Slave address | Write=L | ACK   | Register address (N) | ACK   | Data written to register address (N) | ACK   | Data written to register address (N+1) | ACK   | STOP |
|-------|---------------|---------|-------|----------------------|-------|--------------------------------------|-------|----------------------------------------|-------|------|
|       |               |         | Slave |                      | Slave |                                      | Slave |                                        | Slave |      |



#### **Read Format**

When using the Read format of I<sup>2</sup>C the data can be read from sequentially incremented addresses.



## Figure 10. I<sup>2</sup>C Read Format

#### I<sup>2</sup>C Slave Address

SA0 pin is used to select the slave address

## Table 1. I<sup>2</sup>C Slave Address

| SA0 pin input | 7 bit slave address | Binary notation   | 8 bit slave address |
|---------------|---------------------|-------------------|---------------------|
| Low           | 0x16                | 00101100b (Write) | 0x2C                |
|               |                     | 00101101b (Read)  | 0x2D                |
| High          | 0x17                | 00101110b (Write) | 0x2E                |
|               |                     | 00101111b (Read)  | 0x2F                |

#### SPI Data Timing (Mode 0 / Mode 3)





#### SPI write Format (Example of Mode 0)

When using the SPI Write format the data can be written into sequentially incremented addresses with preserving nCS = "L".





#### SPI Read Format

When using the SPI Read format the data can be read from sequentially incremented addresses with preserving nCS = "L".





# PACKAGE DIMENSIONS

unit : mm

SSOP30 (225 mil) CASE 565AZ ISSUE A



NOTE: The measurements are not to guarantee but for reference only.

0.50

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present.

\* I<sup>2</sup>C Bus is a trademark of Philips Corporation.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor serves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expense, and reasonable attorney fees arising out