

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China











http://onsemi.com

# Single-Chip RDS Signal-Processing System IC

### **Overview**

The LC72720YVS is a single-chip system IC that implement the signal processing required by the European Broadcasting Union RDS (Radio Data System) standard and by the US NRSC (National Radio System Committee) RBDS (Radio Broadcast Data System) standard. This IC include band-pass filter, demodulator, synchronization, and error correction circuits as well as data buffer RAM on chip and perform effective error correction using a soft-decision error correction technique.

### **Functions**

- Band-pass filter : switched capacitor filter (SCF)
- Demodulator : RDS data clock regeneration and demodulated data reliability information
- Synchronization: Block synchronization detection (with variable backward and forward protection conditions)
- Error correction : Soft-decision/hard-decision error correction
- Buffer RAM: Adequate for 24 blocks of data (about 500ms) and flag memory
- Data I/O : CCB interface (power on reset)

### **Features**

- Error correction capability improved by soft-decision error correction
- The load on the control microprocessor can be reduced by storing decoded data in the on-chip data buffer RAM.
- Two synchronization detection circuits provide continuous and stable detection of the synchronization.
- Data can be read out starting with the backward-protection block data after a synchronization reset.
- Fully adjustment free

### **Specifications**

Operating power-supply voltage: 3.0 to 3.6V
 Operating temperature: -40 to +85°C
 Package: SSOP30(275mil)

 CCB is ON Semiconductor® 's original format. All addresses are managed by ON Semiconductor® for this format.

• CCB is a registered trademark of Semiconductor Components Industries, LLC.

# **Specifications**

# **Absolute Maximum Ratings** at Ta = 25°C, Vssd = Vssa = 0V

| Parameter                   | Symbol  | Pin Name                                          | Ratings          | Unit |
|-----------------------------|---------|---------------------------------------------------|------------------|------|
| Maximum supply voltage      | Vddmax  | Vddd, Vdda                                        | -0.3 to +7.0     | V    |
|                             | Vin1max | CL, DI, CE, SYR, T1, T2, T3, T4, T5, T6, T7, SYNC | -0.3 to +7.0     | V    |
| Maximum input voltage       | Vin2max | XIN                                               | -0.3 to Vddd+0.3 | V    |
|                             | Vin3max | MPXIN, CIN                                        | -0.3 to Vdda+0.3 | V    |
|                             | Vo1max  | DO, SYNC, RDS-ID, T3, T4, T5, T6, T7              | -0.3 to +7.0     | V    |
| Maximum output voltage      | Vo2max  | XOUT                                              | -0.3 to Vddd+0.3 | V    |
|                             | Vo3max  | FLOUT                                             | -0.3 to Vdda+0.3 | V    |
|                             | lo1max  | DO, T3, T4, T5, T6, T7                            | +6.0             | mA   |
| Maximum output current      | lo2max  | XOUT, FLOUT                                       | +3.0             | mA   |
|                             | lo3max  | SYNC, RDS-ID                                      | +20.0            | mA   |
| Allowable power dissipation | Pdmax   | (Ta≤85°C)                                         | 150              | mW   |
| Operating temperature       | Topr    |                                                   | -40 to +85       | °C   |
| Storage temperature         | Tstg    |                                                   | -55 to +125      | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

# Allowable Operating Ranges at Ta = -40 to 85°C, Vssd = Vssa = 0V

| Davamatav                              | Symbol           | Pin Name                                | Canditions                     |         | Ratings | •       | Limit |
|----------------------------------------|------------------|-----------------------------------------|--------------------------------|---------|---------|---------|-------|
| Parameter                              |                  |                                         | Conditions                     | min     | typ     | max     | Unit  |
| O                                      | Vdd1             | Vddd, Vdda                              |                                | 3.0     |         | 3.6     | V     |
| Supply voltage                         | Vdd2             | Vddd                                    | Serial data hold voltage       | 2.0     |         |         | V     |
| Input high-level voltage               | VIH              | CL, DI, CE, SYR, T1, T2                 |                                | 0.7Vddd |         | 6.5     | V     |
| Input low-level voltage                | V <sub>IL</sub>  | CL, DI, CE, SYR, T1, T2                 |                                | 0       |         | 0.3Vddd | V     |
| Output voltage                         | v <sub>O</sub>   | DO, SYNC, RDS-ID, T3,<br>T4, T5, T6, T7 |                                |         |         | 6.5     | V     |
|                                        | V <sub>IN1</sub> | MPXIN                                   | f=57±2kHz                      |         |         | 50      | mVrms |
| Input amplitude                        | V <sub>IN2</sub> |                                         | 100% modulation composite      | 100     |         |         | mVrms |
|                                        | V <sub>XIN</sub> | XIN                                     |                                | 400     |         | 1500    | mVrms |
| Guaranteed crystal Oscillator          | XTAL             | XIN, XOUT                               | Cl≤120Ω (XS=0)                 |         | 4.332   |         | MHz   |
| frequencies                            |                  | ,                                       | Cl≤70Ω (XS=1)                  |         | 8.664   |         | MHz   |
| Crystal oscillator frequency deviation | TXtal            | XIN, XOUT                               | fo=4.332MHz, 8.664MHz          |         |         | ±100    | ppm   |
| Data setup time                        | tSU              | DI, CL                                  |                                | 0.75    |         |         | μs    |
| Data hold time                         | tHD              | DI, CL                                  |                                | 0.75    |         |         | μs    |
| Clock low level time                   | tCL              | CL                                      |                                | 0.75    |         |         | μs    |
| Clock high level time                  | tCH              | CL                                      |                                | 0.75    |         |         | μs    |
| CE wait time                           | tEL              | CE, CL                                  |                                | 0.75    |         |         | μs    |
| CE setup time                          | tES              | CE, CL                                  |                                | 0.75    |         |         | μs    |
| CE hold time                           | tEH              | CE, CL                                  |                                | 0.75    |         |         | μs    |
| CE high-level time                     | tCE              | CE                                      |                                |         |         | 20      | ms    |
| Data latch change time                 | tLC              |                                         |                                |         |         | 1.15    | μs    |
| Data autout time                       | tDC              | DO,CL                                   | Differs depending on the value |         |         | 0.46    | μs    |
| Data output time                       | tDH              | DO,CE                                   | of the pull-up resistor used.  |         |         | 0.46    | μs    |

# **Electrical Characteristics** at Ta = -40 to $85^{\circ}C$ , Vssd = Vssa = 0V

| D                            | Symbol             | Dia Massa                               | 0.0175                | Ratings |         |      | 11.5 |
|------------------------------|--------------------|-----------------------------------------|-----------------------|---------|---------|------|------|
| Parameter                    | Symbol             | Pin Name                                | Conditions            | min     | typ     | max  | Unit |
| Input resistance             | R <sub>MPXIN</sub> | MPXIN-Vssa                              | f=0 to 100kHz         |         | 23      |      | kΩ   |
| Internal feedback resistance | Rf                 | XIN                                     |                       |         | 1.5     |      | МΩ   |
| Center frequency             | fc                 | FLOUT                                   |                       | 56.5    | 57.0    | 57.5 | kHz  |
| -3dB band width              | BW <sub>-3dB</sub> | FLOUT                                   |                       | 2.5     | 3.0     | 3.5  | kHz  |
| Gain                         | Gain               | MPXIN-FLOUT                             | f=57kHz               | 28      | 31      | 34   | dB   |
|                              | Att1               | FLOUT                                   | Δf=±7kHz              | 30      |         |      | dB   |
| Stop band                    | Att2               | FLOUT                                   | f<45kHz, f>70kHz      | 40      |         |      | dB   |
| Attenuation                  | Att3               | FLOUT                                   | f<20kHz               | 50      |         |      | dB   |
| Group delay deviation        | G-Delay            | FLOUT                                   | f=57±1.2kHz           |         |         | ±2.0 | μs   |
| Reference voltage output     | Vref               | Vref                                    | Vdda=5.0V             |         | 1.65    |      | ٧    |
| Hysteresis                   | V <sub>HIS</sub>   | CL, DI, CE, SYR, T1, T2                 |                       |         | 0.1Vddd |      | V    |
| Output low-level             | V <sub>OL1</sub>   | DO, T3, T4, T5, T6, T7                  | I=2mA                 |         |         | 0.5  | ٧    |
| voltage                      | V <sub>OL2</sub>   | SYNC, RDS-ID                            | I=8mA                 |         |         | 0.5  | ٧    |
| Input high-level             | I <sub>IH1</sub>   | CL, DI, CE, SYR, T1, T2                 | V <sub>I</sub> = Vddd |         |         | 5.0  | μА   |
| current                      | I <sub>IH2</sub>   | XIN                                     | V <sub>I</sub> =Vddd  | 0.9     |         | 4.0  | μА   |
| Input low-level current      | I <sub>IL1</sub>   | CL, DI, CE, SYR, T1, T2                 | V <sub>I</sub> =0V    |         |         | 5.0  | μА   |
|                              | I <sub>IL2</sub>   | XIN                                     | V <sub>I</sub> =0V    | 0.9     |         | 4.0  | μА   |
| Output off leakage current   | loff               | DO, SYNC, RDS-ID, T3,<br>T4, T5, T6, T7 | V <sub>O</sub> =6.5V  |         |         | 5.0  | μА   |
| Current drain                | ldd                | Vddd, Vdda                              | Vddd=Vdda =3.3V       |         | 6       |      | mA   |

# **Package Dimensions**

unit: mm (typ)



# **Pin Assignment**



# **Block Diagram**



# **Pin Functions**

| Pin No. | Pin name                  | Function                                                                                      | I/O    | Pin circuit             |
|---------|---------------------------|-----------------------------------------------------------------------------------------------|--------|-------------------------|
| 1       | VREF                      | Reference voltage output (Vdda/2)                                                             | Output | ↑Vdda<br>               |
| 2       | MPXIN                     | Baseband (multiplexed) signal input                                                           | Input  | ↑Vdda<br>↑<br>W<br>Vssa |
| 6       | FLOUT                     | Subcarrier output (filter output)                                                             | Output |                         |
| 7       | CIN                       | Subcarrier input (comparator input)                                                           | Input  | Vssa VREF               |
| 3       | Vdda                      | Analog system power supply (+3.3V)                                                            | -      | -                       |
| 5       | Vssa                      | Analog system ground                                                                          | -      | -                       |
| 15      | XOUT                      | Crystal oscillator output (4.332/8.664MHz)                                                    | Output | ↑ Vddd                  |
| 16      | XIN                       | Crystal oscillator input (external reference signal input)                                    |        | X <sub>IN</sub> Vssd    |
| 9       | T1                        | Test input (This pin must always be connected to ground.)                                     | Input  |                         |
| 10      | T2                        | Test input (standby control) 0:Normal operation, 1:Standby state (crystal oscillator stopped) |        | Vssd                    |
| 11      | T3(RDCL)                  | Test I/O (RDS clock output)                                                                   |        |                         |
| 13      | T4(RDDA)                  | Test I/O (RDS data output)                                                                    |        |                         |
| 14      | T5(RSFT)                  | Test I/O (soft-decision control data output)                                                  |        |                         |
| 20      | T6<br>(ERROR/57K/BE1)     | Test I/O (error status, regenerated carrier, error block count)                               | I/O*   | Vssd ,, ,,              |
| 21      | T7<br>(CORREC/ARI-ID/BE0) | Test I/O (error correction status, SK detection, error block count)                           |        |                         |
| 22      | SYNC                      | Block synchronization detection output                                                        |        |                         |
| 24      | RDS-ID                    | RDS detection output                                                                          | 0.4    |                         |
| 25      | DO                        | Data output                                                                                   | Output | Vssd                    |
| 26      | CL                        | Clock input — Serial data interface (CCB)                                                     |        |                         |
| 28      | DI                        | Data input                                                                                    | Input  | \$                      |
| 29      | CE                        | Chip enable                                                                                   | 12.2.2 | √ Vssd                  |
| 30      | SYR                       | Synchronization and RAM address reset (active high)                                           |        |                         |
| 17      | Vddd                      | Digital system power supply (+3.3V)                                                           | _      | _                       |
| 18      | Vssd                      | Digital system ground                                                                         | _      | _                       |

Note: \* Normally function as an output pin. Used as an I/O pin in test mode, which is not available to user applications. Pin 4, 8, 12, 19, 23, 27 are NC (NO CONNECT) Pins.

# **CCB** output data format

- 1. Each block of output data consists of 32 bits (4 bytes), of which 2 bytes are RDS data and 2 bytes are flag data.
- 2. Any number of 32-bits output data blocks can be output consecutively.
- 3. When there is no data that can be read out in the internal memory, the system outputs blocks of all-zero data consecutively.
- 4. If data readout is interrupted, the next read operation starts with the 32-bit data block whose readout was interrupted. However, if only the last bit is remaining to be read, it will not be possible to re-read that whole block.
- 5. The check bits (10 bits) are not output.
- 6. The data valid (OWD) must not be referred to.
- 7. When the first leading bits are not "1010", the read in data is in invalid, and read operation is cancelled.





(1) Offset word detection flag (1bit): OWD

| OWD | Offset word detection                        |
|-----|----------------------------------------------|
| 1   | Detected                                     |
| 0   | Not detected (protection function operating) |

(2) Offset word information flag (3bit): B0 to B2

|   | В<br>1 |   | Offset word |
|---|--------|---|-------------|
| 0 | 0      | 0 | A           |
| 0 | 0      | 1 | В           |
| 0 | 1      | 0 | С           |
| 0 | 1      | 1 | C'          |
| 1 | 0      | 0 | D           |
| 1 | 0      | 1 | Е           |
| 1 | 1      | 0 | Unused      |
| 1 | 1      | 1 | Unused      |

### (3) Consecutive RAM read out possible flag (1bit): RE

| RE | RAM data information                                                      |
|----|---------------------------------------------------------------------------|
| 1  | The next data to be read out is in RAM                                    |
| 0  | This data item is the last item in RAM, ant the next data is not present. |

### (4) RAM data remaining flag (2bits): RF0,RF1

| RF1 | RF0 | Remaining data in RAM (number of blocks) |
|-----|-----|------------------------------------------|
| 0   | 0   | 1 to 7                                   |
| 0   | 1   | 8 to 15                                  |
| 1   | 0   | 16 to 23                                 |
| 1   | 1   | 24                                       |

Caution: This value is only meaningful when RE is 1. When RE is 0, there is no data in RAM, even if RF is 00.

If a synchronization reset was applied using SYR, then the backward protection block data that was written to memory is also counted in this value.

### (5) ARI(SK) detection flag (1bit): ARI

| ARI | SK signal    |  |  |
|-----|--------------|--|--|
| 1   | Detected     |  |  |
| 0   | Not detected |  |  |

### (6) Synchronization established flag (1bit): SYC

| SYC                | Synchronization detection |
|--------------------|---------------------------|
| 1                  | Synchronized              |
| 0 Not synchronized |                           |

Caution: This flag indicates the synchronization state of the circuit at the point when the data block being output was received.

On the other hand, the SYNC pin (pin18) output indicates the current synchronization state of the circuit.

### (7) Error information flags (3bits): E0 to E2

|   | E<br>1 |   | Number of bits corrected |
|---|--------|---|--------------------------|
| 0 | 0      | 0 | 0 (no errors)            |
| 0 | 0      | 1 | 1                        |
| 0 | 1      | 0 | 2                        |
| 0 | 1      | 1 | 3                        |
| 1 | 0      | 0 | 4                        |
| 1 | 0      | 1 | 5                        |
| 1 | 1      | 0 | Correction not possible  |
| 1 | 1      | 1 | Unused                   |

Caution: If the number of errors exceeds the value of the EC0 to EC2 setting (see the section on the CCB input format), the error information flags will be set to the "Correction not possible" value.

### (8) RDS data (16bits): D0 to D15

This data is output with the MSB first ant the LSB last.

Caution: When error correction was not possible, the input data is output without change.

# **CCB** Input data format



Caution: The bits labeled with an asterisk must be set to 0.

- (1) Synchronization protection (forward protection) method setting (4bits): FS0 to FS3
  - FS3 = 0: If offset words in the correct order could not be detected continuously during the number of blocks specified by FS0 to FS2, take that to be a lost synchronization sate.

FS3 = 1: If blocks with uncorrectable errors were received consecutively during the number of blocks specified by FS0 to FS2, take that to be a lost synchronization state.

|   | S | F<br>S<br>2 | Condition for detecting lost synchronization                      |
|---|---|-------------|-------------------------------------------------------------------|
| 0 | 0 | 0           | If 3 consecutive blocks matching the FS3 condition are received.  |
| 1 | 0 | 0           | If 4 consecutive blocks matching the FS3 condition are received.  |
| 0 | 1 | 0           | If 5 consecutive blocks matching the FS3 condition are received.  |
| 1 | 1 | 0           | If 6 consecutive blocks matching the FS3 condition are received.  |
| 0 | 0 | 1           | If 8 consecutive blocks matching the FS3 condition are received.  |
| 1 | 0 | 1           | If 10 consecutive blocks matching the FS3 condition are received. |
| 0 | 1 | 1           | If 12 consecutive blocks matching the FS3 condition are received. |
| 1 | 1 | 1           | If 16 consecutive blocks matching the FS3 condition are received. |

Initial value: FS0 = 0, FS1 = 1, FS2 = 0, FS3 = 0

### (2) Synchronization detection method setting (1bit): BS

| BS | Synchronization detection conditions                                             |
|----|----------------------------------------------------------------------------------|
| 0  | If during 3 blocks, 2 blocks of offset words were detected in the correct order. |
| 1  | If the offset words were detected in the correct order in 2 consecutive blocks.  |

Initial value : BS = 0

### (3) Synchronization and RAM address reset (1bit): SYR

| SYR | Synchronization detection circuit                          | RAM                                                                                                                                          |  |  |
|-----|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0   | Normal operation (reset cleared)                           | Normal write (See the description of the OWE bit)                                                                                            |  |  |
| 1   | Forced to the unsynchronized state (synchronization reset) | After the reset is cleared, start writing from the data prior to the establishment of synchronization, i.e. the data in backward protection. |  |  |

Initial value : SYR = 0

Caution:

- 1. To apply a synchronization reset, set SYR to 1 temporarily using CCB, and then set it back to 0 again using CCB. The circuit will start synchronization capture operation at the point SYR is set to 0.
- 2. The SYR pin (pin30) also provides an identical reset control operation. Applications can use either method. However, the control method that is not used must be set to 0 at all times.

  Any pulse with a width of over 250 ns will suffice.
- 3. A reset must be applied immediately after the reception channel is changed.

  If a reset is not applied, reception data from the previous channel may remain in on-chip memory.
- 4. Data read out after a synchronization reset is read out starting with the backward protection block data preceding the establishment of synchronization.

### (4) RAM write control (1bit): OWE

| OWE | RAM write conditions                                                                                                                    |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Only data for which synchronization had been established is written.                                                                    |
| 1   | Data for which synchronization not has been established (unsynchronized data) is also written. (However, this applies when $SYR = 0$ .) |

Initial value : OWE = 0

### (5) Error correction method setting (5bits): EC0 to EC4

| E<br>C<br>0 | E<br>C<br>1 | E<br>C<br>2 | Number of bits corrected |  |
|-------------|-------------|-------------|--------------------------|--|
| 0           | 0           | 0           | 0 (error detection only) |  |
| 1           | 0           | 0           | 1 or fewer bits          |  |
| 0           | 1           | 0           | 2 or fewer bits          |  |
| 1           | 1           | 0           | 3 or fewer bits          |  |
| 0           | 0           | 1           | 4 or fewer bits          |  |
| 1           | 0           | 1           | 5 or fewer bits          |  |
| 0           | 1           | 1           | Illegal value            |  |
| 1           | 1           | 1           | Illegal value            |  |

| Е | Е |                       |  |  |
|---|---|-----------------------|--|--|
| C | C | Soft-decision setting |  |  |
| 3 | 4 |                       |  |  |
| 0 | 0 | MODE0 Hard decision   |  |  |
| 1 | 0 | MODE1 Soft decision A |  |  |
| 0 | 1 | MODE2 Soft decision B |  |  |
| 1 | 1 | Illegal value         |  |  |

Initial values : EC0 = 0, EC1 = 1, EC2 = 0, EC3 = 0, EC4 = 1

Caution: 1. If soft-decision A or soft-decision B is specified, soft-decision control will be performed even if the number of bits corrected is set to 0 (error detection only). With these settings, data will be output for blocks with no errors.

2. As opposed to soft-decision B, the soft-decision A setting suppresses soft decision error correction.

(6) Crystal oscillator frequency selection (1bit): XS

XS = 0: 4.332MHz (Initial value : XS = 0)

XS = 1 : 8.664MHz

(7) Demodulation circuit phase control (2bits): PL0, PL1

| PL0 | PL1 | Demodulation circuit phase control                                  |  |  |
|-----|-----|---------------------------------------------------------------------|--|--|
| 0   | 0/1 | < Normal operation > when ARI presence or absence is unclear.       |  |  |
|     | 0   | If the circuit determines that the ARI signal is absent : 90° phase |  |  |
| 1   | 1   | If the circuit determines that the ARI signal is present : 0° phase |  |  |

Initial values : PL0 = 0, PL1 = 1

Caution: 1. When PL0 is 0 (normal operation), the IC detects the presence or absence of the ARI signal and reproduces the RDS data by automatically controlling the demodulation phase with respect to the reproduced carrier. However, the initial phase following a synchronization reset is set by PL1.

2. If PL0 is set to 1, the demodulation circuit phase is locked according to the PL1 setting at either 90° (PL1 = 0) or 0° (PL1 = 1), allowing RDS data to be reproduced. When ARI is not present, PL1 should be set to 0, since the RDS data is reproduced by detecting at a phase of 90° with respect to the reproduced carrier. When ARI is present, PL1 should be set to 1, since detection is at 0°. In cases where the ARI presence is known in advance, more stable reproduction can be achieved by fixing the demodulation phase in this manner.

### (8) RDS/RBDS(MMBS) selection (1bit): RM

| RM | RBDS     | Decoding method                                                          |  |  |
|----|----------|--------------------------------------------------------------------------|--|--|
| 0  | None     | Only RDS data is decoded correctly (Offset word E is not detected.)      |  |  |
| 1  | Provided | RDS and MMBS data is decoded correctly (Offset word E is also detected.) |  |  |

Initial value: RM=0

(9) Output pin settings (3bits): PT0 to PT2

These bits control the T3, T4, T5, T6, T7, SYNC, and RDS-ID pins

|      | PPP           | Т3   | T4   | T5   |       | T6  |     |        | T7     |     |
|------|---------------|------|------|------|-------|-----|-----|--------|--------|-----|
| MODE | T T T T 0 1 2 | RDCL | RDDA | RSFT | ERROR | 57K | BE1 | CORREC | ARI-ID | BE0 |
| 0    | 0 0 0         | _    | _    | _    | _     | _   | _   | _      | _      | _   |
| 1    | 1 0 0         | 0    | 0    | 0    | _     | _   | _   | _      | _      | _   |
| 2    | 0 1 0         | 0    | 0    | 0    | _     | 0   | _   | _      | 0      | _   |
| 3    | 1 1 0         | 0    | 0    | 0    | 0     | _   | _   | 0      | _      | _   |
| 4    | 0 0 1         | _    | _    | _    | _     | _   | 0   | _      | _      | 0   |
| 5    | 1 0 1         | •    | 0    | 0    | _     | _   | _   | _      | _      | _   |
| 6    | 0 1 1         | •    | 0    | 0    | _     | •   |     |        | •      |     |
| 7    | 1 1 1 1 1     | •    | 0    | 0    | •     | _   | _   | •      | _      | _   |

-: open,  $\bigcirc$ ,  $\bullet$ : Output enabled ( $\bullet$  = reverse polarity)

Initial value : PT0 = 1, PT1 = 1, PT2 = 0 (Mode 3)

Caution: 1. When PT2 is set to 1, the polarity of the T3(RDCL), T6(ERROR/57K), T7(CORREC/ARI-ID), SYNC, and RDS-ID pins changes to active high.

2. The output pins (T3 to T7, SYNC, and RDS-ID) are all open-drain pins, and require external pull-up resistors to output data.

| Item    | Pin T3 (RDCL)                                          |  |
|---------|--------------------------------------------------------|--|
| PT2 = 0 | Data(RDDA and RSFT) changes on this pin's rising edge  |  |
| PT2 = 1 | Data(RDDA and RSFT) changes on this pin's falling edge |  |

| Mode2 (PT2 = 0) | Pin T7 (ARI-ID) |  |
|-----------------|-----------------|--|
| No SK           | High (1)        |  |
| SK present      | Low (0)         |  |

| Mode3 (PT2 = 0)         | Pin T6 (ERROR) | Pin T7 (CORREC) |
|-------------------------|----------------|-----------------|
| Correction not possible | Low (0)        | Low (0)         |
| Errors corrected        | High (1)       | Low (0)         |
| No errors               | High (1)       | High (1)        |

| Mode = 4  Number of error blocks (B) | Pin T6 (BE1) | Pin T7 (BE0) |
|--------------------------------------|--------------|--------------|
| B=0                                  | Low (0)      | Low (0)      |
| $1 \le B \le 20$                     | Low (0)      | High (1)     |
| $20 < B \le 40$                      | High (1)     | Low (0)      |
| 40 < B ≤ 48                          | High (1)     | High (1)     |

These pins indicate the number of blocks in a set of 48 blocks that had errors before correction. The output polarity of these pins is fixed at the values listed in the table.

| Mode (PT2 = 0) | The SYNC pin                                                                                                                      |  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| 0 to 2         | When synchronized: Low (0), When unsynchronized: High (1)                                                                         |  |
| 3              | When synchronized: Goes high for a fixed period (421 µs) at the start of a block and then goes low. When unsynchronized: High (1) |  |

Caution: The output indicates the synchronization state for the previous block.

| When $PT2 = 0$ | The RDS-ID pin |  |
|----------------|----------------|--|
| No RDS         | High (1)       |  |
| RDS present    | Low (0)        |  |

(10) Test mode settings (4bits): TS0 to TS3

Initial values: TS0 = 0, TS1 = 0, TS2 = 0, TS3 = 0 (Applications must set these bits to the above values.)

Notes: The T1 and T2 pins (pins 9 and 10) are related to test mode as follows.

| Pin T1 | Pin T2 | IC operation                              | Notes                          |
|--------|--------|-------------------------------------------|--------------------------------|
| 0      | 0      | Normal operating mode                     | These states are user settable |
| 0      | 1      | Standby mode (crystal oscillator stopped) | These states are user settable |
| 1      | 0/1    | IC test mode                              | Users cannot use this state    |

The T1 pin must be tied to VSS (0V).

### (11) Circuit control (2 bits): CT0 and CT1

|     | Item                       | Control                                                                   |  |  |
|-----|----------------------------|---------------------------------------------------------------------------|--|--|
| СТО | RSFT control               | When set to 1, soft-decision control data (RSFT) is easier to generate.   |  |  |
| CT1 | RDS-ID detection condition | When set to 1, the RDS-ID detection conditions are made more restrictive. |  |  |

Initial value : CT0 = 0, CT1 = 0

# RDCL / RDDA / RSFT and ERROR / CORREC / SYNC output timing

### (1) Timing 1



Note: When PT2 = 0, RDDA and RSFT must be acquired on the falling edge of RDCL.

### (2) Timing 2 (mode 3, PT2 = 0)



# **Serial Data Input and Output Methods**

Data is input and output using the CCB (Computer Control Bus), which is Our audio IC serial bus format. This IC adopts an 8-bit address CCB format.



### (1) Serial data input (IN1 / IN2)

 $t_{SU}$ ,  $t_{HD}$ ,  $t_{EL}$ ,  $t_{ES}$ ,  $t_{EH} \ge 0.75 \mu s$   $t_{LC} < 1.15 \mu s$   $t_{CE} < 20 \text{ ms}$ 

### ① CL: Normal high



### ② CL: Normal low



### (2) Serial data output (OUT)

 $t_{SU}$ ,  $t_{HD}$ ,  $t_{EL}$ ,  $t_{ES}$ ,  $t_{EH} \ge 0.75 \mu s$   $t_{DC}$ ,  $t_{DH} < 0.46 \mu s$   $t_{CE} < 20 \text{ ms}$ 

### ① CL: Normal high





Cautions: 1. Since the DO pin is an n-channel open-drain output, the transition times ( $t_{DC}$ ,  $t_{DH}$ ) will differ with the value of the pull-up resistor used.

- 2. The CE, CL, DI, and DO pins can be connected to the corresponding pins on other ICs that use the CCB interface. (However, we recommend connecting the DO and CE pins separately if the number of available microcontroller ports allows it.)
- 3. Serial data I/O becomes possible after the crystal oscillator starts oscillation.

# (3) Serial data timing





| Parameter                  | Symbol |        | Conditions                            | min  | typ | max  | Unit |
|----------------------------|--------|--------|---------------------------------------|------|-----|------|------|
| Data setup time            | tsu    | DI, CL |                                       | 0.75 |     |      | μs   |
| Data hold time             | tHD    | DI, CL |                                       | 0.75 |     |      | μs   |
| Clock low level time       | tCL    | CL     |                                       | 0.75 |     |      | μs   |
| Clock high level time      | tCH    | CL     |                                       | 0.75 |     |      | μs   |
| CE wait time               | tEL    | CE, CL |                                       | 0.75 |     |      | μs   |
| CE setup time              | tES    | CE, CL |                                       | 0.75 |     |      | μs   |
| CE hold time               | tEH    | CE, CL |                                       | 0.75 |     |      | μs   |
| CE high level time         | tCE    | СЕ     |                                       |      |     | 20   | ms   |
| Data latch transition time | tLC    |        |                                       |      |     | 1.15 | μs   |
| Data output time           | tDC    | DO, CL | Differs with the value of the pull-up |      |     | 0.46 | μs   |
|                            | tDH    | DO, CE | resistor used.                        |      |     | 0.46 | μs   |

### DO pin operation

This IC incorporates a RAM data buffer that can hold up to 24 blocks of data. At the point when one block of data is written to this RAM, the IC issues a read request by switching the DO pin from high to low.

The DO pin always goes high for a fixed period ( $Tdo = 265 \,\mu s$ ) after a readout and CE goes low. When all the data in the data buffer has been read out, the DO pin is held in the high state until a new block of data has been written to the RAM. If there is data that has not yet been read remaining in the data buffer, the DO pin goes low after the Tdo time has elapsed.

After a synchronization reset, the DO pin is held high until synchronization is established. It goes low at the point the IC synchronizes.

① When the DO pin is high following the 265 μs period (Tdo) after data is read out. Here, the buffer is in the empty state, i.e. the state where new data has not been written. After this, when the DO pin goes low, applications are guaranteed to be able to read out that data without it being overwritten by new data if they start a readout operation within 480 ms of DO going low.



2 When DO goes low 265 µs after data is read out

Here, there is data that has not been read out remaining in the data buffer. In this case, applications are guaranteed to be able to read out that data without it being overwritten by new data if they start a readout operation within 20 ms of DO going low. (Note that this is the worst case condition.)



Notes: 1. Although an application can determine whether or not there is data remaining in the buffer by checking the DO level with the above timing, checking the RE and RF flags in the serial data is a preferable method.

- 2. Applications are not limited to reading out one block of data at a time, but rather can read out multiple blocks of data continuously as described above. When using this method, if an application references the RE and RF flags in the data while reading out data, it can determine the amount of data remaining. However, the length of the period for data readout (the period the CE pin remains high) must be kept under 20 ms.
- 3. If the DO pin is shared with other ICs that use the CCB interface, the application must identify which IC issued the readout request. One method is to read out data from the LC72720YVS and either check whether meaningful data has been read (if the LC72720YVS is not requesting a read, data consisting of all zeros will be read out) or check whether the DO level goes low within the 256 µs following the completion of the read (if the DO pin goes low, then the request was from another IC).

# Sample Application circuit



Caution: 1. Determine the value of the DO pin pull-up resistor based on the required serial data transfer speed.

- 2. A 100-k $\Omega$  bias resistor must be connected between the CIN pin and the VREF pin. Note that this resistor is planned to be included internally to the IC in later versions of this product.
- 3. If the SYR pin is unused, it must be connected to ground.

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdt/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa