Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # Serial Flash Memory 8M-bit (1024K x 8) #### ON Semiconductor® #### www.onsemi.com #### 1. Overview The LE25S81A is a SPI bus flash memory device with a 8M bit (1024K $\times$ 8-bit) configuration. It uses a single power supply. While making the most of the features inherent to a serial flash memory device, the LE25S81A is housed in an 8-pin ultra-miniature package. All these features make this device ideally suited to storing program in applications such as portable information devices, which are required to have increasingly more compact dimensions. The LE25S81A also has a small sector erase capability which makes the device ideal for storing parameters or data that have fewer rewrite cycles and conventional EEPROMs cannot handle due to insufficient capacity. SOIC 8, 150 mils **VSOIC8 NB** #### 2. Features • Operations power supply : 1.65 to 1.95V supply voltage range Operating frequency : 70MHz (max) Temperature range : -40 to +90°C • Serial interface : SPI mode 0, mode 3 supported • Electronic Identification : JDEC ID, Device ID, Serial Flash Discoverable Parameter (SFDP) • Sector size : 4K bytes/small sector, 64K bytes/sector • Erase functions : small sector erase(SSE), sector erase(SE), chip erase(CHE) • Page program function : 256 bytes/page • Status functions : Ready/Busy information, protect information • Low operation current : 5.0mA (Low-power program mode, typ), 3.0mA(Low-Power Read mode, typ) Erase time : 10ms(SSE, typ), 15ms(SE, typ), 120ms(CHE, typ) Page program time (tPP) : 0.3ms/256 bytes (typ), 0.5ms/256 bytes (max) • Emergency shutdown of the current consumption : transition to a standby state in less than 20 us from the active by Write Suspend : transition to a standby state in less than 40us from the active by Software Reset • High reliability : 100,000 erase/program cycles : 20 years data retention period Package : LE25S81AMD SOIC8, 150 mils CASE 751BD-01 : LE25S81AFD VSOIC8 NB CASE 753AA LE23SOTATO VSOICOND CASE : KGD N/A #### ORDERING INFORMATION See detailed ordering and shipping information on page 51 of this data sheet. <sup>\*</sup> This product is licensed from Silicon Storage Technology, Inc. (USA). #### 3. Package Types and Pin Configurations | Pad No. | Name | |---------|-----------------| | 1 | <u>CS</u> | | 2 | SO (SIO1) | | 3 | WP | | 4 | V <sub>SS</sub> | | 5 | SI (SIO0) | | 6 | SCK | | 7 | HOLD | | 8 | V <sub>DD</sub> | #### 4. Package Dimensions unit: mm LE25S81AMDTWG SOIC 8, 150 mils CASE 751BD-01 ISSUE O **TOP VIEW** | SYMBOL | MIN | NOM | MAX | | | |--------|----------|------|------|--|--| | Α | 1.35 | | 1.75 | | | | A1 | 0.10 | | 0.25 | | | | b | 0.33 | | 0.51 | | | | С | 0.19 | | 0.25 | | | | D | 4.80 | | 5.00 | | | | Е | 5.80 | | 6.20 | | | | E1 | 3.80 | 3.80 | | | | | е | 1.27 BSC | | | | | | h | 0.25 | | 0.50 | | | | L | 0.40 | | 1.27 | | | | θ | 0° | | 8° | | | SIDE VIEW **END VIEW** #### Notes: - (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MS-012. #### **Package Dimensions** unit: mm #### LE25S81AFDTWG #### **VSOIC8 NB** CASE 753AA **ISSUE O** ## **RECOMMENDED** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10mm IN EXCESS OF MAXIMUM MATERIAL CONDITION. - BE 0.10mm IN EXCESS OF MAXIMUM MATERIAL CONDITION. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15mm PER SIDE. DIMENSION E DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. SHALL NOT EXCEED 0.25mm PER SIDE. DIMENSIONS D AND E ARE DETERMINED AT DATUM F. DATUM F. 5. DATUMS A AND B ARE TO BE DETERMINED AT - DATUM F. 6. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | 0.65 | 0.85 | | | | | A1 | | 0.05 | | | | | b | 0.31 0.51 | | | | | | С | 0.17 | 0.25 | | | | | D | 4.90 BSC | | | | | | E | 6.00 BSC | | | | | | E1 | 3.90 BSC | | | | | | е | 1.27 BSC | | | | | | L | 0.40 1.27 | | | | | | L2 | 0.25 | BSC | | | | #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location Α = Wafer Lot L = Year Υ W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present. #### 5. Pin Description | Symbol | Pin Name | Ю | Description | |-----------------|--------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS | Chip select | 1 | The device becomes active when the logic level of this pin is low; it is deselected and placed in standby status when the logic level of the pin is high. | | SCK | Serial clock | ı | This pin controls the data input/output timing. The input data and addresses are latched synchronized to the rising edge of the serial clock, and the data is output synchronized to the falling edge of the serial clock. | | SI<br>(SIO0) | Serial data input<br>(Serial data input output) | I/O | The data and addresses are input from this pin, and latched internally synchronized to the rising edge of the serial clock. (It changes into input/output pin during the Dual operation.) | | SO<br>(SIO1) | Serial data output<br>(Serial data input output) | I/O | The data stored inside the device is output from this pin synchronized to the falling edge of the serial clock. (It changes into input/output pin during the Dual operation.) | | WP | Write protect | I | The Write Status Register Protect (SRWP) takes effect when the logic level of this pin is low. | | HOLD | Hold | I | Serial communication is suspended when the logic level of this pin is low. | | NC | No Connection | | | | V <sub>DD</sub> | Power supply | | This pin supplies the 1.65 to 1.95V supply voltage. | | V <sub>SS</sub> | Ground | | This pin supplies the 0V supply voltage. | #### 6. Block Diagram #### 7. Device Operation #### 7-1. Standard SPI Modes The read, erase, program and other required functions of the device are executed through the command registers. The serial I/O corrugate is shown in "Figure 1. SPI Modes" and the command list are shown in "Table.1-1. Command Settings (Standard SPI)". At the falling $\overline{CS}$ edge the device is selected, and serial input is enabled for the commands, addresses, etc. These inputs are normalized in 8 bit units and taken into the device interior in synchronization with the rising edge of SCK, which causes the device to execute operation according to the command that is input. The LE25S81A supports both serial interface SPI mode 0 and SPI mode 3. At the falling CS edge, SPI mode 0 is automatically selected if the logic level of SCK is low, and SPI mode 3 is automatically selected if the logic level of SCK is high. Figure 1. SPI Modes #### 7-2. Dual SPI Modes The LE25S81A supports Dual SPI operations when using "Dual Output Read (RDDO: 3Bh)", "Dual I/O Read (RDIO: BBh)". The SI and SO pins change into the input/output pin (SIOx) during the Dual SPI modes. The command list is shown in "Table.1-2. Command Settings (Dual SPI)". Pin Configurations at Dual SPI Mode | The Configurations at Data St Tivioac | | | | | | | |---------------------------------------|---------------|----------|--|--|--|--| | Standard SPI | | Dual SPI | | | | | | SI | $\rightarrow$ | SIO0 | | | | | | SO | $\rightarrow$ | SIO1 | | | | | Table 1-1. Command Settings (Standard SPI) | <u> </u> | . Command Settings | , Ctanaan | <u> </u> | 1 | | | | 1 | |----------|---------------------------------------|-----------|----------------------|----------------------|-------------------|--------------------|-------------------|-------------------| | Command | Description | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | Nth byte | | Oommand | (clock number) | (0 - 7) | (8 - 15) | (16- 23) | (24 - 31) | (32 - 39) | (40 - 47) | (8N-8 to 8N-1) | | WREN | Write enable | 06h | | | | | | | | WRDI | Write disable | 04h | | | | | | | | RDSR | Read Status Register | 05h | | | | | | | | WRSR | Write Status Register | 01h | DATA | | | | | | | RDLP | Low -Power Read<br>(Max: 40MHz) | 03h | A23-A16 | A15-A8 | A7-A0 | RD <sup>(5)</sup> | RD <sup>(5)</sup> | RD <sup>(5)</sup> | | RDHS | High-Speed Read<br>(Max: 70MHz) | 0Bh | A23-A16 | A15-A8 | A7-A0 | × | RD <sup>(5)</sup> | RD <sup>(5)</sup> | | SSE | Small Sector Erase (4KB) | 20h / D7h | A23-A16 | A15-A8 | A7-A0 | | | | | SE | Sector Erase (64KB) | D8h | A23-A16 | A15-A8 | A7-A0 | | | | | CHE | Chip Erase (8M bits) | 60h / C7h | | | | | | | | PP | Normal Page Program | 02h | 100 140 | 445.40 | 47.40 | DD (7) | PD <sup>(7)</sup> | <b>DD</b> (7) | | PPL | Low-Power Page Program | 0Ah | A23-A16 | A15-A8 | A7-A0 | PD <sup>(7)</sup> | PD " | PD <sup>(7)</sup> | | WSUS | Write Suspend | B0h | | | | | | | | RESM | Resume | 30h | | | | | | | | RJID | Read JEDEC ID | 9Fh | Manufacture<br>(62h) | Memory<br>Type (16h) | Capacity<br>(14h) | | | | | RID | Read Device ID (Exit power down mode) | ABh | Х | Х | Х | Device ID<br>(87h) | | | | RSFDP | Read SFDP<br>(Max: 70MHz) | 5Ah | A23-A16 | A15-A8 | A7-A0 | Х | RD <sup>(5)</sup> | RD <sup>(5)</sup> | | DP | Deep Power down | B9h | | | <u>'</u> | | | | | EDP | Exit Deep<br>Power down | ABh | | | | | | | | RSTEN | Reset Enable | 66h | | | | | | | | RST | Reset | 99h | | | - <del></del> | | · | | #### Table 1-2. Command Settings (Dual SPI) --- Max: 66MHz | Command | Description | 1st byte | 2nd byte | 3rd byte | 4th byte | 5th byte | 6th byte | Nth byte | |---------|------------------|----------|-----------------------|--------------------------------|-----------|-----------|-----------|----------------| | Command | (clock number) | (0 - 7) | (8 - 15) | (16- 23) | (24 - 31) | (32 - 39) | (40 - 47) | (8N-8 to 8N-1) | | RDDO | Dual Output Read | 3Bh | A23-A16 | A15-A8 | A7-A0 | Z | RDD (6) | RDD (6) | | RDIO | Dual I/O Read | BBh | A23-A8 <sup>(8)</sup> | A7-A0 <sup>(8)</sup> ,<br>X, Z | RDD (6) | RDD (6) | RDD (6) | RDD (6) | #### Note: - 1. "X" signifies "don't care" (that is to say, any value may be input). - 2. "Z" signifies "high-impedance". - 3. The "h" following each code indicates that the number given is in hexadecimal notation. - 4. Addresses A23 to A20 for all commands are "Don't care". - 5. "RD" Read data on SO. - 6. "RDD" Dual Read data: SIO0=(Bit6, Bit4, Bit2, Bit0) SIO1=(Bit7, Bit5, Bit3, Bit1) - 7. "PD" Page Program data on SO. - 8. Dual SPI address input from SIO0 and SIO1: SIO0=(A22, A20, A18, A16, A14, A12, A10, A8, A6, A4, A2, A0) SIO1=(A23, A21, A19, A17, A15, A13, A11, A9, A7, A5, A3, A1) ### 8. Memory Organization #### **Table 2. Memory Organization** 8M Bits | 8M Bits | | | | |------------|--------------|---------|---------| | Sector | small sector | address | | | (64KB) | (4KB) | (A23 t | to A0) | | Symbol :SE | Symbol :SSE | | | | | SSE[255] | 0FF000h | 0FFFFFh | | 15 | to | | | | | SSE[240] | 0F0000h | 0F0FFFh | | | SSE[239] | 0EF000h | 0EFFFFh | | 14 to 6 | to | | | | | SSE[96] | 060000h | 060FFFh | | | SSE[95] | 05F000h | 05FFFFh | | 5 | to | | | | | SSE[80] | 050000h | 050FFFh | | | SSE[79] | 04F000h | 04FFFFh | | 4 | to | | | | | SSE[64] | 040000h | 040FFFh | | | SSE[63] | 03F000h | 03FFFFh | | 3 | to | | | | | SSE[48] | 030000h | 030FFFh | | | SSE[47] | 02F000h | 02FFFFh | | 2 | to | | | | | SSE[32] | 020000h | 020FFFh | | | SSE[31] | | 01FFFFh | | 1 | to | | | | | SSE[16] | 010000h | 010FFFh | | | SSE[15] | 00F000h | 00FFFFh | | | to | | | | | SSE[4] | 004000h | 004FFFh | | | 00000 | 003800h | 003FFFh | | | SSE[3] | 003000h | 0037FFh | | 0 | CCEIOI | 002800h | 002FFFh | | | SSE[2] | 002000h | 0027FFh | | | CCE[1] | 001800h | 001FFFh | | | SSE[1] | 001000h | 0017FFh | | | CCEIOI | 000800h | 000FFFh | | | SSE[0] | 000000h | 0007FFh | #### 9. Status Registers The status registers hold the operating and setting statuses inside the device, and this information can be read by Read Status Register (RDSR) and the protect information can be rewritten by Write Status Register (WRSR). There are 8 bits in total, and "Table 3. Status registers" gives the significance of each bit. **Table 3. Status Registers** | Bit | Name | Logic | Function | Power-on Time Information | |------|------------|-------|--------------------------------|---------------------------| | B:10 | RDY | 0 | Ready | | | Bit0 | זטח | 1 | Erase/Program | 0 | | Div. | ).//EN | 0 | Write disabled | | | Bit1 | WEN | 1 | Write enabled | 0 | | Dire | 550 | 0 | | | | Bit2 | BP0 | 1 | | | | Dire | Bit3 BP1 0 | 0 | 0 Block protect information | No. 1 and 1 and 1 | | Bit3 | | 1 | Protected area switch | Nonvolatile information | | | Bit4 BP2 | | | | | Bit4 | | | | | | | | 0 | Block protect | | | Bit5 | Bit5 TB | | Upper side/Lower side switch | Nonvolatile information | | Diac | 0110 | 0 | Erase/Program is not suspended | 0 | | Bit6 | SUS | 1 | Erase/Program suspended | 0 | | D:+7 | Bit7 SRWP | | Write Status Register enabled | Nonvolatile information | | DI[/ | | | SRWP 1 | | Note: All non-volatile bits of the status registers-1 are set "0" in the factory. #### 9-1. Contents of each status register #### 9-1-1. RDY (bit 0) The $\overline{RDY}$ register is for detecting the write (Program, Erase and Write Status Register) end. When it is "1", the device is in a busy state, and when it is "0", it means that write is completed. #### 9-1-2. WEN (bit 1) The WEN register is for detecting whether the device can perform write operations. If it is set to "0", the device will not perform the write operation even if the write command is input. If it is set to "1", the device can perform write operations in any area that is not block-protected. WEN can be controlled using the write enable (WREN) and write disable (WRDI). By inputting the write enable (WREN: 06h), WEN can be set to "1" by inputting the write disable (WRDI: 04h), it can be set to "0." In the following states, WEN is automatically set to "0" in order to protect against unintentional writing. - At power-on - Upon completion of Erase (SSE, SE, or CHE) - Upon completion of Page Program (PP or PPL) - Upon completion of Write Status Register (WRSR) - \* If a write operation has not been performed inside the LE25S81A because, for instance, the command input for any of the write operations (SSE, SE, CHE, PP, PPL or WRSR) has failed or a write operation has been performed for a protected address, WEN will retain the status established prior to the issue of the command concerned. Furthermore, its state will not be changed by a read operation. #### 9-1-3. BP0, BP1, BP2, TB (bits 2, 3, 4, 5) Block Protect: BP0, BP1, BP2 and TB are status register bits that can be rewritten, and the memory space to be protected can be set depending on these bits. For the setting conditions, refer to "Table 4. Protected Level Setting Conditions". BP0, BP1, and BP2 are used to select the protected area and TB to allocate the protected area to the higher-order address area or lower-order address area. **Table 4. Protection Level Setting Conditions** | | Direct act of Direct | | Status Re | Drotostad Area | | | |-----------------|---------------------------|----|-----------|----------------|-----|------------------| | Protected Level | Protected Block | ТВ | BP2 | BP1 | BP0 | Protected Area | | 0 | Whole area unprotected | Х | 0 | 0 | 0 | None | | T1 | Upper side 1/16 protected | 0 | 0 | 0 | 1 | F0000h to FFFFFh | | T2 | Upper side 1/8 protected | 0 | 0 | 1 | 0 | E0000h to FFFFFh | | Т3 | Upper side 1/4 protected | 0 | 0 | 1 | 1 | C0000h to FFFFFh | | T4 | Upper side 1/2 protected | 0 | 1 | 0 | 0 | 80000h to FFFFFh | | B1 | Lower side 1/16 protected | 1 | 0 | 0 | 1 | 00000h to 0FFFFh | | B2 | Lower side 1/8 protected | 1 | 0 | 1 | 0 | 00000h to 1FFFFh | | В3 | Lower side 1/4 protected | 1 | 0 | 1 | 1 | 00000h to 3FFFFh | | B4 | Lower side 1/2 protected | 1 | 1 | 0 | 0 | 00000h to 7FFFFh | | 5 | Whole area protected | Х | 1 | 0 | 1 | 00000h to FFFFFh | | 5 | Whole area protected | Х | 1 | 1 | Х | 00000h to FFFFFh | Note: Chip Erase is enabled only when the protection level is 0. #### 9-1-4. SUS (bit 6) The SUS register indicates when Erase/Program operation has been suspended. The SUS becomes "1" when the Erase/Program operation has been suspended (WSUS: B0h). The SUS is cleared to "0" by Resume (RESM:30h) or re-erase/program (SSE, SE, CHE, PP, PPL). #### 9-1-5. SRWP (bit 7) Write Status Register protect SRWP is the bit for protecting the status registers, and its information can be rewritten. When SRWP is "1" and the logic level of the $\overline{WP}$ pin is low, the Write Status Register (WRSR: 01h) is ignored, and status registers BP0, BP1, BP2, TB and SRWP are protected. When the logic level of the $\overline{WP}$ pin is high, the status registers are not protected regardless of the SRWP state. The SRWP setting conditions are shown in "Table 5. SRWP Setting Conditions". **Table 5. SRWP Setting Conditions** | WP Pin | SRWP | Status Register Protect State | |--------|------|-------------------------------| | 0 | 0 | Unprotected | | 0 | 1 | Protected | | . 0 | | Unprotected | | 1 | 1 | Unprotected | #### 10. Description of Commands and Operations A detailed description of the functions and operations corresponding to each command is presented below. #### 10-1. Read Status Register (RDSR) The contents of the status registers can be read using the Read Status Register (RDSR). This command can be executed even during the following operations. - Erase (SSE, SE or CHE) - Page Program (PP or PPL) - Write Status Register (WRSR) "Figure 2. Read Status Register (RDSR)" shows the timing waveforms. The sequence of RDSR operation: CS goes to low $\rightarrow$ input RDSR command (05h) - → Status Register data (SRWP, SUS, TB, BP2, BP1, BP0, WEN, RDY) out on SO →→ - →completed by CS=high - \* The data output starts from the falling edge of SCK(7th clock) This command outputs the contents of the status registers synchronized to the falling edge of the clock (SCK). If the clock input is continued after bit0 (RDY) has been output, the data is output by returning to bit7 (SRWP) that was first output, after which the output is repeated for as long as the clock input is continued. The data can be read by this command at any time (even during a program, erase cycle). By setting CS to high, the device is deselected, and Read JEDEC ID cycle is completed. While the device is deselected, the output pin SO is in a high-impedance state • DATA: Status Resister, "Table 3 Status Register" #### 10-2. Write Status Register (WRSR) The information in status registers BP0, BP1, BP2, TB and SRWP can be rewritten using this command. bit0 (RDY), bit1 (WEN) and bit6 (SUS) are read-only bits and cannot be rewritten. The information in bits BP0, BP1, BP2, TB and SRWP is stored in the non-volatile memory, and when it is written in these bits, the contents are retained even at power-down. "Figure 3. Write Status Register (WRSR)" shows the timing waveforms. "Figure 31. Write Status Register Flowcharts" shows the flowcharts. The sequence of WRSR operation: CS goes to low → input WRSR command (01h) - → Status Register data input on SI - $\rightarrow$ $\overline{\text{CS}}$ goes to high (be executed by the rising $\overline{\text{CS}}$ edge) Erase and program are performed automatically inside the device by Write Status Register. So that erasing or other processing is unnecessary before executing the command. By the operation of this command, the information in bits BP0, BP1, BP2, TB and SRWP can be rewritten. Since bits bit0 (RDY), bit1 (WEN), bit 6 (SUS) of the status register cannot be written, no problem will arise if an attempt is made to set them to any value when rewriting the status register. Write Status Register ends can be detected by RDY of Read Status Register (RDSR). To initiate Write Status Register, the logic level of the WP pin must be set high and status register WEN must be set to "1". #### 10-3. Write Enable (WREN) Before performing any of the operations listed below, the device must be placed in the write enable state. - Erase (SSE, SE, CHE or CHE) - Page Program (PP or PPL) - Write Status Register (WRSR) Operation is the same as for setting status register WEN to "1", and the state is enabled by this command. "Figure 4. Write Enable (WREN)" shows the timing waveforms. The sequence of WREN operation: $\overline{\text{CS}}$ goes to low $\rightarrow$ input WREN command (06h) $\rightarrow$ $\overline{\text{CS}}$ goes to high (be executed by the rising $\overline{\text{CS}}$ edge) #### 10-4. Write Disable (WRDI) This command sets status register WEN to "0" to prohibit unintentional writing. The write disable state (WEN "0") is exited by setting WEN to "1" using the write enable (WREN: 06h). "Figure 5. Write Disable (WRDI)" shows the timing waveforms. The sequence of WRDI operation: $\overline{\text{CS}}$ goes to low $\rightarrow$ input WRDI command (04h) $\rightarrow$ $\overline{\text{CS}}$ goes to high (be executed by the rising $\overline{\text{CS}}$ edge) #### Standard SPI Read There are two Read commands, "Low-Power Read (RDLP: 03h)" and "High-Speed Read (RDHS: 0Bh)". #### 10-5. Standard SPI Read There are two Read commands, Low-Power Read (RDLP) and High-Speed Read (RDHS). #### 10-5-1. Low-Power Read command (RDLP) \_\_\_\_\_ Maximum Clock frequency: 40MHz This command is for reading data out. "Figure 6. Low-Power Read (RDLP)" shows the timing waveforms. The sequence of RDLP operation: CS goes to low $\rightarrow$ input RDLP command (03h) $\rightarrow$ 3 Byte address (A23-A0) input on SI - → the corresponding data out on SO - $\rightarrow$ continuous data out (n-byte) $\rightarrow \rightarrow$ - $\rightarrow$ completed by $\overline{CS}$ =high - \* The data output starts from the falling edge of SCK(31th clock) The Address is latched on rising edge of SCK, and the corresponding data is shifted out on SO by the falling edge of SCK. The address is automatically incremented to the next higher address after each byte data is shifted out. If the SCK input is continued after the internal address arrives at the highest address (0FFFFFh), the internal address returns to the lowest address (000000h). By setting $\overline{CS}$ to high, the device is deselected, and the read cycle is completed. While the device is deselected, the output pin SO is in a high-impedance state. #### 10-5-2. High-Speed Read command (RDHS) Maximum Clock frequency: 70MHz This command is for reading data out at the high frequency operation. "Figure 7. High-Speed Read (RDHS)" shows the timing waveforms. The sequence of RDHS operation: CS goes to low $\rightarrow$ input RDHS command (0Bh) $\rightarrow$ 3 Byte address (A23-A0) input on SI - $\rightarrow$ 1 byte dummy cycle $\rightarrow$ the corresponding data out on SO - $\rightarrow$ continuous data out (n-byte) $\rightarrow \rightarrow$ - $\rightarrow$ completed by $\overline{CS}$ =high - \* The data output starts from the falling edge of SCK(39th clock) The Address is latched on rising edge of SCK. It is necessary to add 1 dummy byte cycle after address is latched, and the corresponding data is shifted out on SO by the falling edge of SCK. The address is automatically incremented to the next higher address after each byte data is shifted out. If the SCK input is continued after the internal address arrives at the highest address (0FFFFFh), the internal address returns to the lowest address (000000h). By setting $\overline{\text{CS}}$ to high, the device is deselected, and the read cycle is completed. While the device is deselected, the output pin SO is in a high-impedance state. #### 10-6. Dual read There are two Dual read commands, the Dual Output Read (RDDO) and the Dual I/O Read (RDIO). They achieve the twice speed-up from "High-Speed Read (RDHS: 0Bh)". The command list is shown in "Table.1-2. Command Settings (Dual SPI)" Pin Configurations at Dual SPI Mode | Standard SPI | | Dual SPI | |--------------|---------------|----------| | SI | $\rightarrow$ | SIO0 | | SO | $\rightarrow$ | SIO1 | #### 10-6-1. Dual Output Read command (RDDO) Maximum Clock frequency: 66MHz The SI and SO pins change into the input/output pin (SIOx) during this operation. It makes the data output x2 bit and has achieved a high-speed output. bit7, 5, 3 and bit1are output from SIO0. bit6, 4, 2 and bit0 are output from SIO1. "Figure 8. Dual Output Read (RDDO)" shows the timing waveforms. The sequence of RDDO operation: CS goes to low → input RDDO command (3Bh) → 3 Byte address (A23-A0) input on SI - → 1 byte dummy cycle → the corresponding data out on SI/SIO0 and SO/SIO1 - $\rightarrow$ continuous data out (n-byte) per 4clock $\rightarrow \rightarrow$ - $\rightarrow$ completed by $\overline{CS}$ =high \* The data output starts from the falling edge of SCK(39th clock) Output Data SI/SIO0 bit6,4,2,0 SO/SIO1 bit7,5,3,1 The Address is latched on rising edge of SCK. It is necessary to add 1 dummy byte cycle after address is latched, and the corresponding data is shifted out on SI/SIO0 and SO/SIO1 by the falling edge of SCK. The address is automatically incremented to the next higher address after each byte data (4 clock cycles) is shifted out. If the SCK input is continued after the internal address arrives at the highest address (0FFFFFh), the internal address returns to the lowest address (000000h). By setting $\overline{\text{CS}}$ to high, the device is deselected, and the read cycle is completed. While the device is deselected, the output pin SO is in a high-impedance state. #### 10-6-2. Dual I/O Read command (RDIO)\_\_\_\_\_ Maximum Clock frequency: 66MHz The SI and SO pins change into the input/output pin (SIOx) during this operation. It makes the address input and data output x2 bit and has achieved a high-speed output. Add1 (A23, A21, -, A3 and A1) is input from SIO1 and Add0 (A22, A20, -, A2 and A0) is input from SIO0. bit7, 5, 3 and bit1are output from SIO0. bit6, 4, 2 and bit0 are output from SIO1. "Figure 9. Dual I/O Read (RDIO)" shows the timing waveforms. The sequence of RDIO operation: CS goes to low → input RDIO command (BBh) - → 3 Byte address (A23-A0) input on SI/SIO0 and SO/SIO1 by 12 clock cycle - → 2 dummy clock (SI/SIO0 and SO/SIO1 are don't care) - + 2 dummy clock (must set SI/SIO0 and SO/SIO1 high impedance) - → the corresponding data out on SI/SIO0 and SO/SIO - $\rightarrow$ continuous data out (n-byte) per 4clock $\rightarrow \rightarrow$ - → completed by CS=high \* The data output starts from the falling edge of SCK(23th clock) | | Input Address | Output Data | |---------|-----------------|-------------| | SI/SIO0 | A22,20,18,A2,A0 | bit6,4,2,0 | | SO/SIO1 | A23,21,19,A3,A1 | bit7,5,3,1 | The Address is latched on rising edge of SCK. It is necessary to add 4 dummy clocks after address is latched, 2CLK of the latter half of the dummy clock is in the state of high impedance, the controller can switch I/O for this period. The corresponding data is shifted out on SI/SIO0 and SO/SIO1 by the falling edge of SCK. The address is automatically incremented to the next higher address after each byte data (4 clock cycles) is shifted out. If the SCK input is continued after the internal address arrives at the highest address (0FFFFFh), the internal address returns to the lowest address (000000h). By setting $\overline{\text{CS}}$ to high, the device is deselected, and the read cycle is completed. While the device is deselected, the output pin SO is in a high-impedance state. #### 10-7. Small Sector Erase (SSE) Small Sector Erase is an operation that sets the memory cell data in any small sector to "1". A small sector consists of 4Kbytes. "Figure 10. Small Sector Erase (SSE)" shows the timing waveforms. "Figure 32. Small Sector Erase Flowcharts" shows the flowcharts. The sequence of SSE operation: $\overline{\text{CS}}$ goes to low $\rightarrow$ input SSE command (20h or D7h) $\rightarrow$ 3 Byte address (A23-A0) input on SI $\rightarrow$ $\overline{\text{CS}}$ goes to high (be executed by the rising $\overline{\text{CS}}$ edge) \* A19 to A12 are valid address After the correct input sequence the internal erase operation is executed by the rising $\overline{CS}$ edge, and it is completed automatically by the control exercised by the internal timer (tSSE). The end of erase operation can also be detected by status register ( $\overline{RDY}$ ). #### 10-8. Sector Erase (SE) Sector Erase is an operation that sets the memory cell data in any sector to "1". A sector consists of 64Kbytes. "Figure 11. Sector Erase (SE)" shows the timing waveforms. "Figure 33. Sector Erase Flowcharts" shows the flowcharts. The sequence of SE operation: $\overline{\text{CS}}$ goes to low $\rightarrow$ input SE command (D8h) $\rightarrow$ 3 Byte address (A23-A0) input on SI $\rightarrow$ $\overline{CS}$ goes to high (be executed by the rising $\overline{CS}$ edge) \* A19 to A16 are valid address After the correct input sequence the internal erase operation is executed by the rising $\overline{CS}$ edge, and it is completed automatically by the control exercised by the internal timer (tSE). The end of erase operation can also be detected by status register ( $\overline{RDY}$ ). #### 10-9. Chip Erase (CHE) Chip Erase is an operation that sets the memory cell data in all sectors to "1". "Figure 12. Chip Erase (CHE)" shows the timing waveforms. "Figure 34. Chip Erase Flowcharts" shows the flowcharts. The sequence of CHE operation: $\overline{\text{CS}}$ goes to low $\rightarrow$ input CHE command (60h or C7h) $\rightarrow$ $\overline{\text{CS}}$ goes to high (be executed by the rising $\overline{\text{CS}}$ edge) After the correct input sequence the internal erase operation is executed by the rising $\overline{CS}$ edge, and it is completed automatically by the control exercised by the internal timer (tSE). The end of erase operation can also be detected by status register ( $\overline{RDY}$ ). #### 10-10. Page Program #### 10-10-1. Normal Page Program (PP) #### 10-10-2. Low-Power Page Program (PPL) There are two Page Program commands, Normal program (PP: 02h) and Low-Power program (PPL: 0Ah) These two commands are completely functionally the same. By selecting the Low-Power program (PPL), the operating current is reduced, but the program cycle time is extended. (Iccpp > Iccppl, tPPL > tPP) Page Program is an operation that programs any number of bytes from 1 to 256 bytes within the same sector page (page addresses: A19 to A8). Before initiating Page Program, the data on the page concerned must be erased using Small Sector Erase, Sector Erase, or Chip Erase. Page Program (PP, PPL) allows only previous erased data (FFh). "Figure 13. Normal Page Program (PP)". "Figure 14. Low-power Page Program (PPL)" shows the timing waveforms. "Figure 35. Page Program Flowcharts" shows the flowcharts. $\underline{\mbox{The}}$ sequence of PP or PPL operation : $\overline{\text{CS}}$ goes to low $\rightarrow$ input PP command (02h) or PPL command (0Ah) - → 3 Byte address (A23-A0) input on SI - $\rightarrow$ n-Byte data input on SI $\rightarrow \rightarrow$ - $\rightarrow$ CS goes to high (be executed by the rising $\overline{\text{CS}}$ edge) The program data must be loaded in 1-byte increments. If the data loaded has exceeded 256 bytes, the 256 bytes loaded last are programmed. After the correct input sequence the internal program operation is executed by the rising CS edge, and it is completed automatically by the control exercised by the internal timer (tPP or tPPL). The end of program operation can also be detected by status register (RDY). #### 10-11. Write Suspend (WSUS) The Write Suspend (WSUS) allow the system to interrupt Small Sector Erase (SSE), Sector Erase (SE), Chip Erase (CHE) or Page Program (PP, PPL). "Figure 15. Write Suspend (WSUS)" shows the timing waveforms. The sequence of WSUS operation: CS goes to low $\rightarrow$ input WSUS command (B0h) $\rightarrow$ $\overline{\text{CS}}$ goes to high (be executed by the rising $\overline{\text{CS}}$ edge) After the command has been input, the device becomes consumption current equivalent to standby within 20 us. The recovery time (tRSUS) is needed before next command from suspend. The internal operation status could be checked by using status register RDY bit or SUS bit, but the device will not accept another command until it is ready. - The Write Suspend is valid Erase cycle (SSE, SE and CHE) or Program cycle (PP, PPL). - If the Erase (SSE, SE, CHE) or Program (PP, PPL) entry during the suspension, the suspension will be canceled automatically. And a new Erase (SSE, SE, CHE), Program (PP, PPL) will be executed. In this case, it is necessary to erase/program the suspended area again. - During Write Suspend, Read (RDSR, RDLP, RDHS, RDDO, RDIO) and Resume (RESM) can be accepted. - If the Software Reset is executed during the suspension, the suspension will be canceled automatically.