Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # Le79228 # Quad Intelligent Subscriber Line Audio-processing Circuit VE790 Series # Legerity. Voice Solution ### **APPLICATIONS** - Voice over IP/DSL Integrated Access Devices (IAD), Smart Residential Gateways (SRG), Home Gateway/ Router - Cable Telephony NIU, Set-Top Box, Home Side Box, Cable Modem, Cable PC - Fiber Fiber in the Loop (FITL), Fiber to the Home (FTTH) - Wireless Local Loop, Intelligent PBX - **DLC-MUX** - CO ### **FEATURES** - High performance digital signal processor provides programmable control of all major line card functions - A-law/µ-law and linear codec/filter - Transmit and receive gain - Two-wire AC impedance - Transhybrid balance - Equalization - DC loop feeding - Smooth or abrupt polarity reversal - Loop supervision - Off-hook debounce circuit - Ground-key and ring-trip filters - Internal ringing generation and integrated ring-trip detection - Adaptive hybrid balance - Line and circuit testing - Meets GR-909 and GR-844 test requirements - Tone generation (DTMF, FSK, random noise, and arbitrary tone) - Metering generation at 12 kHz and 16 kHz - Envelope shaping and level control - Modem Tone Detection - Selectable PCM/MPI or GCI digital interfaces - Supports most available master clock frequencies from 512 kHz to 8.192 MHz - General purpose I/O pins - +3.3 V DC operation - Exceeds LSSGR and ITU requirements - Supports external ringing with on-chip ring-trip circuit - Automatic or manual ring-trip modes - Supports CallerNumber Identification (CID) tone generation ### ORDERING INFORMATION | Device | Package <sup>1</sup> | Packing <sup>2</sup> | |--------------|----------------------|----------------------| | Le79Q2281DVC | 64-pin TQFP (Green) | Tray | | Le79Q2284MVC | 80-pin LQFP (Green) | Tray | - The green package meets RoHS Directive 2002/95/EC of the European Council to minimize the environmental impact of electrical equipment. - For delivery using a tape and reel packing system, add a "T" suffix to the OPN (Ordering Part Number) when placing an order. ### DESCRIPTION The Le79228 Quad Intelligent Subscriber Line Audioprocessing Circuit (ISLAC™) device, in combination with a VE790 series ISLIC™ device, implements a four-channel universal telephone line interface. This enables the design of a single, low cost, high performance, fully software programmable line interface for multiple country applications. All AC, DC, and signaling parameters are fully programmable via microprocessor or GCI interfaces. Additionally, the Le79228 Quad ISLAC device has integrated self-test and linetest capabilities to resolve faults to the line or line circuit. The integrated test capability is crucial for remote applications where dedicated test hardware is not cost effective. ### RELATED LITERATURE - 081237 Le79232 Dual ISLIC™ Device Data Sheet - 081152 Le79242 Dual ISLIC™ Device Data Sheet - 081185 Le79252 Dual ISLIC™ Device Data Sheet - 081191 Le75282 Dual LCAS Device Data Sheet - 080923 Le792x2 Le79228 Chip Set User's Guide - 081151 Le79112 VCP Device Data Sheet ### **BLOCK DIAGRAM** Distribution: # **TABLE OF CONTENTS** | Applications | | |-----------------------------------------------------------------|-----| | Features | 1 | | Ordering Information | 1 | | Description | 1 | | Related Literature | 1 | | Block Diagram | 1 | | Product Description | 3 | | Optional VCP Features | 4 | | Le79228 Quad ISLAC™ Device Internal Block Diagram (80-Pin LQFP) | 5 | | Features of the Le79228 Quad ISLAC™ Chip Set | | | Connection Diagrams | | | Pin Descriptions | | | Electrical Characteristics | | | Absolute Maximum Ratings | | | Operating Ranges | | | DC Specifications | | | Transmission Specifications | | | Transmit and Receive Paths | | | Attenuation Distortion | | | Group Delay Distortion | | | Single Frequency Distortion | | | Gain Linearity. | | | Total Distortion Including Quantizing Distortion | | | Overload Compression | | | Discrimination Against Out-of-Band Input Signals | | | Spurious Out-of-Band Signals at the Analog Output | | | Switching Characteristics | | | Microprocessor Interface | | | PCM Interface | | | Waveforms | | | GCI Timing Specifications | | | ISLIC Device Timing Specifications | | | Application Circuits. | | | Line card Parts List- INTERNAL RINGING | | | Line card Parts List - EXTERNAL RINGING | | | Physical Dimensions. | | | 64-Pin Thin Quad Flat Pack (TQFP) | | | 80-Pin Low-Profile Quad Flat Pack (LQFP) | | | Revision History | | | Revision A1 to B1 | | | Revision B1 to C1 | | | Revision C1 to D1 | | | Revision D1 to E1 | | | Revision E1 to F1 | | | Revision E1 to F1 | | | Revision G1 to G2 | | | NEVISIUII G I 10 GZ | .s/ | ### PRODUCT DESCRIPTION The VE790 series voice chip sets integrate all functions of the subscriber line for four subscriber lines. One or more of two chip types are used to implement the line card; a VE790 series ISLIC device and a Le79228 Quad ISLAC device. These provide the following basic functions: - 1. The VE790 series ISLIC device: A high voltage, bipolar IC that drives the subscriber line, maintains longitudinal balance and senses line conditions. - 2. The Le79228 Quad ISLAC device: A low voltage CMOS IC that provides conversion and DSP functions for all four channels. Complete schematics of line cards using the Le79228 Quad ISLAC device for internal and external ringing are shown in *Application Circuits*, on page 28. The VE790 series ISLIC device uses reliable, bipolar technology to provide the power necessary to drive a wide variety of subscriber lines. It can be programmed by the Quad ISLAC device to operate in eight different modes that control power consumption and signaling. This enables it to have full control over the subscriber loop. The VE790 series ISLIC device is designed to be used exclusively with the Le79228 Quad ISLAC device as part of a multiple-line chip set. The VE790 series ISLIC device implements a linear loop-current feeding method with the enhancement of intelligent thermal management in a controlled manner. This limits the amount of power dissipated on the VE790 series ISLIC chip by dissipating excess power in external resistors. Each Le79228 Quad ISLAC device contains high-performance analog circuits that provide A/D and D/A conversion for voice (codec/filter), DC-feed and supervision signals for four subscriber channels. The Le79228 Quad ISLAC device contains a DSP core that handles signaling, DC-feed, supervision and line diagnostics for all four channels. The DSP core selectively interfaces with three types of backplanes: - Standard PCM/MPI - Standard GCI - Modified GCI with a single analog line per GCI channel The Le79228 Quad ISLAC device provides a complete software configurable solution to the BORSCHT functions as well as complete programmable control over subscriber line DC-feed characteristics, such as current limit and feed resistance. In addition, these chip sets provide system level solutions for the loop supervisory functions and metering. In total, they provide a programmable solution that can satisfy worldwide line card requirements by software configuration. Software programmed filter coefficients, DC-feed data and supervision data are easily calculated with the WinSLAC™ software. This PC software is provided free of charge and allows the designer to enter a description of system requirements. WinSLAC then computes the necessary coefficients and plots the predicted system results. The VE790 series ISLIC device interface unit inside the Le79228 Quad ISLAC device processes information regarding the line voltages, loop currents and battery voltage levels. These inputs allow the Le79228 Quad ISLAC device to place several key VE790 series ISLIC device performance parameters under software control. The main functions that can be observed and/or controlled through the Le79228 Quad ISLAC device backplane interface are: - · DC-feed characteristics - Ground-key detection - · Off-hook detection - Metering signal - · Longitudinal operating point - Subscriber line voltage and currents - Ring-trip detection - · Abrupt and smooth reversal - Subscriber line matching - Ringing generation - Sophisticated line and circuit tests To accomplish these functions, the VE790 series ISLIC device collects the following information and feeds it, in analog form, to the Le79228 Quad ISLAC device: - The metallic (IMT) and longitudinal (ILG) loop currents - The AC (VTX) and DC (VSAB) loop voltages The outputs supplied by the Le79228 Quad ISLAC device to the VE790 series ISLIC device are then: - A voltage (VHL<sub>i</sub>\*) that provides control for the following high-level VE790 series ISLIC device outputs: - DC loop current - Internal ringing signal - 12- or 16-kHz metering signal - A low-level voltage proportional to the voice signal (VOUT<sub>i</sub>) - A voltage that controls longitudinal offset for test purposes (VLB<sub>i</sub>) The Le79228 Quad ISLAC device performs the codec and filter functions associated with the four-wire section of the subscriber line circuitry in a digital switch. These functions involve converting an analog voice signal into digital PCM samples and converting digital PCM samples back into an analog signal. During conversion, digital filters are used to band-limit the voice signals. The user-programmable filters set the receive and transmit gain, perform the transhybrid balancing function, permit adjustment of the two-wire termination impedance and provide frequency attenuation adjustment (equalization) of the receive and transmit paths. Transhybrid balancing is also included. All programmable digital filter coefficients can be calculated using WinSLAC™ software. The PCM codes can be either 16-bit linear two's-complement or 8-bit companded A-law or µ-law. Besides the codec/filter functions, the Le79228 Quad ISLAC device provides all the sensing, feedback, and clocking necessary to completely control VE790 series ISLIC device functions with programmable parameters. System-level parameters under programmable control include active loop current limits, feed resistance, and feed mode voltages. The Le79228 Quad ISLAC device supplies complete mode control to the VE790 series ISLIC device using the control bus and (P1-P3) tri-level load signal (LD<sub>i</sub>). The Le79228 Quad ISLAC device provides extensive loop supervision capability including off-hook, ring-trip and ground-key detection. Detection thresholds for these functions are programmable. A programmable debounce timer is available that eliminates false detection due to contact bounce. For subscriber line diagnostics, AC and DC line conditions can be monitored using built in test tools. Measured parameters can be compared to programmed threshold levels to set a pass/fail bit. The user can choose to send the actual PCM measurement data directly to a higher level processor by way of the voice channel. Both longitudinal and metallic resistance and capacitance can be measured, which allows leakage resistance, line capacitance, and telephones to be identified. #### \*Note: "i" denotes channel number ### **OPTIONAL VCP FEATURES** Optional Voice Control Processor (VCP) features provide the following solutions to the VE790 series intelligent chip sets: - Integrated test software routines - DTMF detection - Aggregated codec/filter control # Le79228 Quad ISLAC™ Device Internal Block Diagram (80-Pin LQFP) ## Features of the Le79228 Quad ISLAC™ Chip Set - Performs all battery feed, ringing, signaling, hybrid and test (BORSCHT) functions - Two chip solution supports high density, multi-channel architecture - Single hardware design meets multiple country requirements through software programming of: - Ringing waveform and frequency (for balanced ringing) - DC loop-feed characteristics and current-limit - Loop-supervision detection thresholds - -Off-hook debounce circuit - -Ground-key and ring-trip filters - Off-hook detect de-bounce interval - Two-wire AC impedance - Transhybrid balance impedance - Transmit and receive gains - Equalization - Digital I/O pins - A-law/μ-law and linear selection - Supports internal and external battery-backed or earthbacked ringing - Self-contained ringing generation and control - Supports external ringing generator and ring relay - Ring relay operation synchronized to zero crossings of ringing voltage and current - Integrated ring-trip filter and software enabled manual or automatic ring-trip mode - · Supports metering generation with envelope shaping - Smooth or abrupt polarity reversal - Adaptive transhybrid balance - Continuous or adapt and freeze - Supports both loop-start and ground-start signaling - · Exceeds LSSGR and CCITT central office requirements - Selectable PCM or GCI interface - Supports most available master clock frequencies from 512 kHz to 8.192 MHz - On-hook transmission - Power/service denial mode - Line-feed characteristics independent of battery voltage - Only 5 V, 3.3 V and battery supplies needed - Low idle-power per line - Linear power-feed with intelligent power-management feature - Compatible with inexpensive protection networks; Accommodates low-tolerance fuse resistors while maintaining longitudinal balance - Monitors two-wire interface voltages and currents for subscriber line diagnostics - Tone generation - DTMF - FSK - Random noise - Arbitrary tone - · Built-in voice path test modes - Power-cross, fault, and foreign voltage detection - Meets GR-909 and GR-844 test requirements - Integrated line-test features - Leakage - Line and ringer capacitance - Loop resistance - Integrated self-test features - Echo gain, distortion, and noise - Small physical size - Up to three relay drivers per VE790 series ISLIC device - Configurable as test load switches ## **CONNECTION DIAGRAMS** Figure 1. 64-Pin TQFP Connection Diagram Figure 2. 80-Pin LQFP Connection Diagram # **PIN DESCRIPTIONS** | Pin Name | Туре | Description | |------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AGND <sub>1</sub> ,<br>AGND <sub>2</sub> | Ground | Analog circuitry ground returns | | CS/RST | Input | For PCM backplane operation, a logic Low on this pin for 16 or more DCLK cycles resets the sequential logic in the Le79228 Quad ISLAC device into a known mode. A logic low placed on this pin for less than 15 DCLK cycles is a chip select and enables serial data transmission into or out of the DIO port. For GCI operation, a logic low on this pin for 1 µs or longer resets the sequential logic into a known mode. This pin is 5-V tolerant. | | DCLK/S0 | Input | Provides data control for MPI interface control. For GCI operation, this pin is device address bit 0. This pin is 5-V tolerant. | | DGND <sub>1</sub> ,<br>DGND <sub>2</sub> | Ground | Digital ground returns | | DIN/S1 | Input | For PCM backplane operation, control data is serially written into the Le79228 Quad ISLAC device via the DIN pin with the MSB first. The data clock (DCLK) determines the data rate. For GCI operation, this pin is device address bit 1. This pin is 5 V tolerant. DIN/S1 is available only on the 80-pin LQFP package. | | DIO/S1 | Input/<br>Output | For PCM backplane operation, control data is serially written into and read out of the Le79228 Quad ISLAC device via the DIO pin with the MSB first. The data clock (DCLK) determines the data rate. DIO is high impedance except when data is being transmitted from the Le79228 Quad ISLAC device under control of CS/RST. For GCI operation, this pin is device address bit 1. This pin is 5-V tolerant. DIO/S1 is available only on the 64-pin TQFP package. | | DOUT | Output | For PCM backplane operation, control data is serially read out of the Le79228 Quad ISLAC device via the DOUT pin with the MSB first. The data clock (DCLK) determines the data rate. DOUT is high impedance except when data is being transmitted from the Le79228 Quad ISLAC device under control of CS/RST. This pin is 5-V tolerant. DOUT is available only on the 80-pin LQFP package. | | DRA/DD,<br>DRB | Input | For the PCM highway, the receive PCM data is input serially through the DRA or DRB pins. The data input is received every 125 µs and is shifted in, MSB first, in 8-bit PCM or 16-bit linear bursts at the PCLK rate. The receive port can receive information for direct control of the VE790 series ISLIC device. This mode is selected in Device Configuration Register 2 (RTSEN=1, RTSMD=1). When selected, this data is received in an independently programmable timeslot from the PCM data. For the GCI mode, downstream receive and control data is accepted on this pin. This pin is 5 V tolerant. The DRB pin is available only on the 80-pin LQFP package. | | DXA/DU,<br>DXB | Output | For the PCM highway, the transmit PCM data is transmitted serially through the DXA or DXB pins. The transmission data output is available every 125 µs and is shifted out, MSB first, in 8-bit PCM or 16-bit linear bursts at the PCLK rate. DXA and DXB are high impedance between bursts and while the device is in the inactive mode. Can also select a mode (RTSEN= 1, RTSMD=1 or 0 in Device Configuration Register 2) that transmits the Signaling Register MSB contents first, in an independently programmable timeslot from the PCM data. This data is transmitted in all modes except disconnect. For the GCI mode, upstream transmit and signaling data is transferred on this pin. This pin is 5 V tolerant. The DXB pin is available only on the 80-pin LQFP package. | | FS/DCL | Input | For PCM operation, pin is Frame Sync. PCM operation is selected by the presence of an 8 kHz Frame Sync signal on this pin in conjunction with the PCLK on the PCLK/FS pin (see below). This 8 kHz pulse identifies the beginning of a frame. The Le79228 Quad ISLAC device references individual timeslots with respect to this input, which must be synchronized to PCLK. GCI operation is selected by the presence of the downstream clock DCL, on this pin in conjunction with the presence of a FS on the PCLK/FS pin. In GCI mode, the data rate is 2 MHz and DCL must be either 2 or 4 MHz. This pin is 5-V tolerant. | | GS1 <sub>1</sub> -<br>GS1 <sub>4</sub> ,<br>GS2 <sub>1</sub> -<br>GS2 <sub>4</sub> | Output | Gain select nodes for VILG and VIMT inputs. This node provides a switched tie point to VREF. The GS pins are available only on the 80-pin LQFP package. | | VILG <sub>1</sub> –<br>VILG <sub>4</sub> | Input | Longitudinal current input from ISLIC device. Voltage generated by RLG is sensed by this pin. Tie pin to VREF if channel unused. | | VIMT <sub>1</sub> -<br>VIMT <sub>4</sub> | Input | Metallic current input from ISLIC device. Voltage generated by RMT is sensed by this pin. Tie pin to VREF if channel unused. | | ĪNT | Output | For PCM operation, when a subscriber line requires service, this pin goes to a logic 0 to interrupt a higher level processor. Several registers work together to control operation of the interrupt: Signaling and Global Interrupt Registers with their associated Mask Registers, and the Interrupt Register. See the description at channel configuration register 6 (Mask) for operation. Logic drive is selectable between open drain and TTL-compatible outputs. | | I/O <sub>1</sub> –I/O <sub>4</sub> | Input/<br>Output | General purpose, logic input/output connection for each of 4 channels. These control lines can be programmed as an input or output in the Global I/O Direction Register. When programmed as outputs, they can control an external logic device. When programmed as inputs, they can monitor external logic circuits. Data for these pins can be written or read individually (from the channel specific I/O Register) or as a group (from the Global I/O Data Register). The I/O pins are available only on the 80-pin LQFP package. | | IREF | Input | External resistor (R <sub>REF</sub> ) connected between this pin and analog ground generates an accurate, on-chip reference current for the A/D's and D/A's on the Le79228 Quad ISLAC device. | | Pin Name | Туре | Description | |----------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | The LD pins output 3-level voltages. When LD <sub>i</sub> is a logic 0 (< 0.4 V), the destination of the code on P <sub>1</sub> –P <sub>3</sub> is the | | LD <sub>1</sub> –LD <sub>4</sub> | Output | relay control latches in the VE790 series ISLIC device control register. When LD <sub>i</sub> is a logic 1 (>V <sub>CC</sub> -0.4 V), the | | | Output | destination of P <sub>1</sub> –P <sub>3</sub> is the mode control latches. LD <sub>i</sub> is driven to VREF when the contents of the VE790 series | | | | ISLIC device control register must not change. | | | | For PCM backplane operation, the DSP master clock may connect here. A signal is required only for PCM backplane operation when PCLK is not used as the master clock. MCLK can be a wide variety of frequencies, but | | MCLK | Input | must be synchronous to FS. Upon initialization, the MCLK input is disabled, and relevant circuitry is driven by a | | | | connection to PCLK. This pin is 5-V tolerant. | | | | For PCM operation, this is PCM Clock. PCM operation is selected by the presence of a PCLK signal on this pin | | | | in conjunction with the FS on the FS/DCL pin (see above). For PCM backplane operation, connect a data clock, | | PCLK/FS | Input | which determines the rate at which PCM data is serially shifted into or out of the PCM ports. PCLK can be any integer multiple of the FS frequency. The minimum clock frequency for linear/ companded data plus signaling data | | 1 OLIVI O | iliput | is 256 kHz. For GCI operation, this pin is Frame Sync. The FS signal is an 8 kHz pulse that identifies the beginning | | | | of a frame. The Le79228 Quad ISLAC device references individual timeslots with respect to this input, which must | | | | be synchronized to DCL. This pin is 5-V tolerant. | | P <sub>1</sub> –P <sub>3</sub> | Output | Control the operating modes of the VE790 series ISLIC devices connected to the Le79228 Quad ISLAC device. | | SHB, | | Resistors that sense the high, low and positive battery voltages connect here. If only one negative battery is used, connect both negative battery resistors to the same supply. If two negative batteries are used, SHB must be | | SLB, SPB | Input | connected to the battery intended to supply on-hook voltage, whether BATH or BATL. If the positive battery is not | | | | used, leave the SPB pin unconnected. These pins are current inputs whose voltage is held at VREF. | | | Output | For PCM backplane operation, TSCA is active low when PCM data is output on the DXA or DXB pins, | | TSCA/G | (PCM) | respectively. The outputs are open-drain and are normally inactive (high impedance). Pull-up loads should be | | | Input (GCI) | connected to VCCD. When GCI mode is selected, one of two GCI modes may be selected by connecting TSCA/ G to DGND or VCCD. | | | | For PCM backplane operation, TSCA or TSCB is active low when PCM data is output on the DXA or DXB pins, | | | | respectively. The outputs are open-drain and are normally inactive (high impedance). Pull-up loads should be | | TSCB | Output | connected to VCCD. TSCB is only available on the 80 pin LQFP package. When GCI mode is selected, one of | | | | two GCI modes may be selected by connecting TSCA/G to DGND or VCCD. TSCB is available only on the 80- | | 1/004 | | pin LQFP package. | | VCCA | Supply | +3.3 VDC supplies to the analog sections in each of the four channels. | | VCCA <sub>4</sub> | Cupply | ±2.2 VDC gupply to all digital costions | | VHL <sub>1</sub> - | Supply | +3.3 VDC supply to all digital sections. High-level loop control. Voltages on these pins are used to control DC-feed, internal ringing, metering and polarity | | VHL <sub>4</sub> | Output | reversal for each VE790 series ISLIC device. | | VIN <sub>1</sub> - | | Analog transmit signals (VTX) from each VE790 series ISLIC device connect to these pins. The Le79228 Quad | | VIN <sub>1</sub> -<br>VIN <sub>4</sub> | Input | ISLAC device converts these signals to digital words and processes them. After processing, they are multiplexed | | | | into serial time slots and sent out of the DXA/DU or DXB pin. Tie pin to VREF if channel unused. | | VOUT <sub>1</sub> - | Output | Analog receive voltage signals are sent out of the Le79228 Quad ISLAC device from these pins. A resistor | | VOUT <sub>4</sub> | T | converts these signals to currents which drive the VE790 series ISLIC device. | | VLB <sub>1</sub> – | Output | Normally connected to VCCA internally. They supply longitudinal reference voltages to the VE790 series ISLIC devices during certain test procedures. These outputs are connected internally to VCCA during VE790 series | | VLB <sub>4</sub> | Output | ISLIC Active, Standby, Ringing, and Disconnect modes. During test modes, it can be connected to the receive D/A. | | VREF | Output | This pin provides a 1.4-V, single-ended reference to the VE790 series ISLIC devices to which the Le79228 Quad | | | Output | ISLAC device is connected. | | VSAB <sub>1</sub> - | Input | Connect to the VSAB pins of four VE790 series ISLIC device channels. | | VSAB <sub>4</sub> | | | | XSB <sub>1</sub> - | Input | External ringing sense pin. This pin senses the current through R <sub>SRB</sub> to measure the ringing voltage on the line. | | XSB <sub>4</sub> | | | | XSC | Input | External ring generator sense. This pin senses the current R <sub>SRC</sub> to measure the ringing bus voltage. | | | Package Type | | | | | | |-------------------------------------------------------------------------|--------------|--------|--|--|--|--| | Pin Options | 80 pin | 64 pin | | | | | | I/O <sub>1</sub> -I/O <sub>4</sub> | V | х | | | | | | DRB, DXB, TSCB | √ | х | | | | | | DIN/S1 | $\sqrt{}$ | х | | | | | | DOUT | $\sqrt{}$ | х | | | | | | DIO/S1 | Х | √ | | | | | | GS1 <sub>1</sub> -GS1 <sub>4</sub> , GS2 <sub>1</sub> -GS2 <sub>4</sub> | V | x | | | | | Note: For the 80-pin LQFP package, DOUT and DIN/S1 can be connected together. ### **ELECTRICAL CHARACTERISTICS** ## **Absolute Maximum Ratings** Stresses greater than those listed under *Absolute Maximum Ratings* can cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods can affect device reliability. | Storage Temperature | $-60^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | |------------------------------------------------------|------------------------------------------------------------------------| | Ambient Temperature, under Bias | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | | Ambient relative humidity (non condensing) | 5 to 95% | | V <sub>CCA</sub> with respect to (AGND or DGND) | -0.4 to + 4.0 V | | V <sub>CCD</sub> with respect to (AGND or DGND) | -0.4 to + 4.0 V | | V <sub>CCA</sub> with respect to V <sub>CCD</sub> | ±0.4V | | VIN, VIMT, VILG, VSAB with respect to (AGND or DGND) | -0.4 to (V <sub>CCA</sub> + 0.4 V) | | 5-V tolerant pins | -0.4 to (V <sub>CCD</sub> + 2.37) or 5.5 V, whichever is less | | AGND | DGND ± 0.4 V | | Latch up immunity, 25°C (any pin) | ±100 mA | | Latch up immunity, 85°C (pin I/O <sub>4</sub> ) | ±50 mA | | Latch up immunity, 85°C (all other pins) | ±100 mA | | Any other pin with respect to DGND | -0.4 V to V <sub>CC</sub> | ## **Package Assembly** The green package devices are assembled with enhanced environmental compatible lead (Pb), halogen, and antimony-free materials. The leads possess a matte-tin plating which is compatible with conventional board assembly processes or newer lead-free board assembly processes. The peak soldering temperature should not exceed 245°C during printed circuit board assembly. Refer to IPC/JEDEC J-Std-020B Table 5-2 for the recommended solder reflow temperature profile. ## **Operating Ranges** Legerity guarantees the performance of this device over commercial (0° to 70°C) and industrial (-40° to 85°C) temperature ranges by conducting electrical characterization over each range and by conducting a production test with single insertion coupled to periodic sampling. These characterization and test procedures comply with section 4.6.2 of Bellcore TR-TSY-000357 Component Reliability Assurance Requirements for Telecommunications Equipment. ### **Environmental Ranges** | Ambient Temperature | −40 to +85°C | |---------------------------|--------------| | Ambient Relative Humidity | 15 to 85% | ### **Electrical Ranges** | Analog Supply V <sub>CCA</sub> | +3.3 V + 5%, - 10% | |----------------------------------------|--------------------| | Digital Supply V <sub>CCD</sub> | +3.3 V ± 5% | | DGND | 0 V | | AGND | DGND ±10 mV | | 5-V tolerant pins with respect to DGND | DGND to 5.25V | # **DC Specifications** | No. | Item | Condition | Min | Тур | Max | Unit | Note | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------|-------|----------------------|------|-----------| | | Input Low Voltage, I/O <sub>1</sub> –I/O <sub>4</sub> | | -0.05 | _ | 1.36 V | V | | | 1 | All other digital inputs | | -0.50 | | 0.80 V | _ v | | | | Digital input capacitance | | | | 4 | pF | <u>2.</u> | | 2 | Input High Voltage, I/O <sub>1</sub> –I/O <sub>4</sub> | | 2.46 | | V <sub>CC</sub> +0.4 | V | | | 2 | All other digital inputs | | 2.0 | _ | 5.25 | 1 V | | | | Input Leakage Current, I/O <sub>1</sub> –I/O <sub>4</sub> | 0 to V <sub>CC</sub> | -10 | | +10 | | | | 3 | All other digital inputs | 0 to 5.25 V | -120 | | +180 | μA | | | 4 | Input hysteresis (PCLK/FS, FS/DCL, MCLK, DIO, DRA, DRB) | | 0.15 | 0.225 | 0.30 | V | <u>2.</u> | | | Input hysteresis (I/O <sub>1</sub> –I/O <sub>4</sub> ) | | 0.16 | 0.25 | 0.34 | | | | | Ternary output voltages, LD <sub>1</sub> –LD <sub>4</sub> | | | • | | | | | 5 | High voltage | lout = 1 mA | V <sub>CC</sub> 4 | _ | _ | V | | | Э | Low voltage | lout = 2 mA | _ | _ | 0.4 | - V | | | | Medium voltage | ±10 μA | _ | VREF | _ | | | | 6 | Output Low Voltage (DXA/DU, DIO, I/O <sub>1</sub> -I/O <sub>4</sub> , INT, TSCA, TSCB, DXB) | Iol = 10mA | _ | | 0.4 | | | | 7 | Output Low Voltage (P <sub>1</sub> -P <sub>3</sub> ) | IoI = 5 mA | _ | _ | 0.4 | V | | | 8 | Output High Voltage (All digital outputs except INT in open drain mode and TSCA, TSCB) | loh = 400 μA | V <sub>CC</sub> -0.4 | _ | _ | - | | | 9 | Input Leakage Current (VIN <sub>1</sub> -VIN <sub>4</sub> , VSAB <sub>1</sub> -VSAB <sub>4</sub> , VILG <sub>1</sub> -VILG <sub>4</sub> , VIMT <sub>1</sub> -VIMT <sub>4</sub> , GS1 <sub>1</sub> -GS1 <sub>4</sub> , GS2 <sub>1</sub> -GS2 <sub>4</sub> ) | | -1 | ±0.2 | 1 | μА | | | | Full scale input voltage (VIN <sub>1</sub> –VIN <sub>4</sub> ) | | | ч | | | | | 10 | μ-law | 3.205 dBm0 | | VREF | | = | | | | A-law | 3.14 dBm0 | _ | ±1.02 | _ | V | | | 11 | Input Voltage (VSAB <sub>1</sub> –VSAB <sub>4</sub> or VIMT <sub>1</sub> –VIMT <sub>4</sub> or VILG <sub>1</sub> –VILG <sub>4</sub> ) | Vov–VREF where Vov<br>is input overload<br>voltage | _ | 1.02 | _ | | | | 12 | Offset voltage allowed on VIN <sub>1</sub> –VIN <sub>4</sub> | | -50 | _ | +50 | | | | 40 | VOLIT VOLIT offeet Veltere | DISN off | -40 | _ | +40 | mV | <u>4.</u> | | 13 | VOUT <sub>1</sub> –VOUT <sub>4</sub> offset Voltage | DISN on | -80 | _ | +80 | | | | 14 | VHL <sub>1</sub> -VHL <sub>4</sub> D/A absolute error | % of D/A code | -15 -2% | | +15 +2% | mV | | | 15 | Output voltage, VREF | Load current = 0 to 10<br>mA, Source or Sink | 1.32 | 1.4 | 1.48 | V | | | 16 | Capacitance load on VREF and GS1 <sub>1</sub> –GS1 <sub>4</sub> , GS2 <sub>1</sub> –GS2 <sub>4</sub> or VOUT <sub>1</sub> –VOUT <sub>4</sub> | | 0 | _ | 200 | pF | <u>2.</u> | | 17 | Output drive current, VOUT <sub>1</sub> -VOUT <sub>4</sub> or VLB <sub>1</sub> -VLB <sub>4</sub> | Source or Sink | -1 | _ | +1 | mA | | | 18 | Maximum output voltage, VOUT <sub>1</sub> – VOUT <sub>4</sub> | VOUT–VREF with peak digital input | _ | 1.02 | _ | | | | 19 | VLB <sub>1</sub> –VLB <sub>4</sub> operating voltage | Source current < 250µA<br>Sink current < 25 µA. | VREF<br>-1.02 | _ | VREF<br>+1.02 | V | <u>8.</u> | | 20 | Maximum output voltage on VHL | VHL–VREF with peak<br>digital input, VFD = 0 | _ | 1.02 | _ | | | | 21 | VSAB <sub>1</sub> –VSAB <sub>4</sub> , VIMT <sub>1</sub> –VIMT <sub>4</sub> ,<br>VILG <sub>1</sub> –VILG <sub>4</sub> A/D absolute error | % of input voltage | -5 <b>-</b> 2% | _ | +5 +2% | mV | <u>9.</u> | | 22 | Battery read A/D absolute error | % of input voltage | -2 -6% | _ | +2 +6% | V | <u>9.</u> | | No. | Item | Condition | Min | Тур | Max | Unit | Note | |-----|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------|------|-----------| | 23 | Gain from VSAB <sub>1</sub> –VSAB <sub>4</sub> to VHL <sub>1</sub> –<br>VHL <sub>4</sub> (KRFB) | VFD = 1 | -4.8 | <b>-</b> 5 | -5.2 | V/V | | | 24 | VSAB <sub>1</sub> -VSAB <sub>4</sub> to VHL <sub>1</sub> -VHL <sub>4</sub> output offset (KRFB) | | -50 | 0 | 50 | mV | | | 25 | Gain from VSAB <sub>1</sub> –VSAB <sub>4</sub> to VHL <sub>1</sub> –<br>VHL <sub>4</sub> | VFD = 0, hook bit feedback | - | -0.128 | - | V/V | | | 26 | % error of VLB <sub>1</sub> –VLB <sub>4</sub> voltage (For VLB equation, see the <i>Chip Set User's Guide</i> ) | % of input voltage | <b>-</b> 5 | 0 | +5 | % | | | 27 | Capacitance load on VLB <sub>1</sub> –VLB <sub>4</sub> | | 0 | _ | 120 | | <u>2.</u> | | 28 | Capacitance load on XSB <sub>1</sub> –XSB <sub>4</sub> , XSC | | 0 | _ | 400 | pF | | | | | One channel active<br>(VE790 series ISLIC<br>state register set to<br>active); three channels<br>inactive (VE790 series<br>ISLIC state register set<br>to Standby) | - | 183 | 235 | | | | 29 | Power Dissipation | All channels active<br>(VE790 series ISLIC<br>state register set to<br>Active) | _ | 264 | 340 | mW | | | | | All channels inactive<br>(VE790 series ISLIC<br>state register set to<br>Standby) | _ | 143 | 188 | | | # **Transmission Specifications** Table 1. 0 dBm0 Voltage Definitions with Unity Gain in X, R, GX, GR, AX, and AR | Signal at Digital Interface | Transmit | Receive | Unit | |-----------------------------------------|----------|---------|------| | A-law digital mW or equivalent (0 dBm0) | 0.5026 | 0.5026 | | | μ-law digital mW or equivalent (0 dBm0) | 0.4987 | 0.4987 | Vrms | | ±5,800 peak linear coded sine wave | 0.5026 | 0.5025 | | Note: Expressed voltage levels on VOUT or input to VIN are equivalent to a digital milliwatt on the digital interface. | No. | Item | Condition | Min | Тур | Max | Unit | Note | | |-----|----------------------------------------------------------|-----------------------------------------------------------------------------------------|------------|------|-----------------|---------|-----------------------------|--| | 1 | Insertion Loss<br>A-D, D-A | Input: 1014Hz, 0dBm0<br>AR = AX = GR = GX = 0 dB,<br>DISN, R, X, B and Z disabled | -0.25 | 0 | +0.25 | | | | | | A-D + D-A | Temperature = 25°C | -0.15 | 0 | +0.15 | | | | | | A-D D-A | Variation over temperature | -0.1 | 0 | +0.1 | dB | 3., 7. | | | 2 | Level set error (Error between setting and actual value) | A-D AX + GX<br>D-A AR + GR | -0.1 | 0 | 0.1 | | , | | | 3 | DR to DX gain in full digital loopback mode | DR Input: 1014 Hz, -10 dBm0<br>AR=AX=GR=GX=0 dB, DISN,<br>R, X, B and Z filters default | -0.3 | 0 | +0.3 | | | | | 4 | Idle Channel Noise, | A-D (PCM output) | _ | _ | -69 | dBm0p | | | | 4 | Psophometric Weighted (A-law) | D-A (V <sub>OUT</sub> ) | _ | _ | <del>-</del> 78 | иынор | <u>5.</u> | | | 5 | Idle Channel Noise, | A-D (PCM output) | _ | | +19 | dBrnC0 | <u>J.</u> | | | 3 | C Message weighted (μ-law) | D-A (V <sub>OUT</sub> ) | _ | _ | +12 | ubilico | | | | 6 | Coder Offset decision value, Xn | A-D, Input signal = 0 V | <b>-</b> 7 | 0 | +7 | Bits | <u>2.</u> | | | 7 | PSRR Image frequency (VCC)<br>A-D | Input: 4.8 to 7.8 kHz,<br>200 mVp-p | 37 | _ | _ | dB | | | | 8 | PSRR Image frequency (VCC)<br>D-A | Measure at:<br>8000 Hz – Input frequency | 37 | _ | _ | uв | 1 | | | 9 | DISN gain accuracy | Gdisn = $-0.9375$ to $0.9375$<br>Vin = 0 dBm0 | | +0.2 | | dB | | | | 10 | End-to-end group delay | 1014Hz; –10dBm0<br>B = Z = 0; X = R = 1 | _ | _ | 525 | μS | 2., <u>6.,</u><br><u>8.</u> | | | 11 | Crosstalk TX to RX | 0 dBm0 300 Hz to 3400 Hz | _ | _ | <b>-</b> 75 | dBm0 | | | | '' | same channel RX to TX | 0 dBm0 300 Hz to 3400 Hz | _ | _ | -/3 | UDITIO | <u>2.</u> | | | 12 | Crosstalk TX or RX to TX | 0 dBm0 1014 Hz | _ | _ | -76 | dBm0 | <u> </u> | | | '2 | other channel TX or RX to RX | 0 dBm0 1014 Hz | _ | _ | -78 | GDIIIO | 1 | | #### Notes: - 1. Not tested or partially tested in production. This parameter is guaranteed by characterization or correlation to other tests. - 2. Guaranteed by design. - 3. Overall 1.014 kHz insertion loss error of the Le79228 Quad ISLAC device is guaranteed to be 0.34 dB - 4. These voltages are referred to VREF. - 5. When relative levels (dBm0) are used, the specification holds for any setting of (AX + GX) gain from 0 to 12 dB or (AR + GR) from 0 to –12 dB - 6. Group delay spec valid only when Channels 1–4 occupy consecutive slots in the frame. Programming channels in non-consecutive timeslots can add up to 1 frame delay in the Group delay measurements. The Group delay specification is defined as the sum of the minimum values of the group delays for transmit and the receive paths when the B, X, R, and Z filters are disabled with null coefficients. See Figure 5, on page 16. - 7. Requires that the calibration command (7Ch) must be performed to achieve this performance. - 8. An additional frame of delay can be added if PCLK frequencies less than 1.536 MHz are used. - In the absence of any error, the analog level of VREF + 1.02 V represents a digital code of 7FFFh, and the analog level of VREF 1.02 V represents a digital code of 8000h. ## **Transmit and Receive Paths** In this section, the transmit path is defined as the analog input to the Le79228 Quad ISLAC device $(VIN_n)$ to the PCM voice output of the Le79228 Quad ISLAC device A-law/ $\mu$ -law speech compressor. The receive path is defined as the PCM voice input to the Le79228 Quad ISLAC device speech expander to the analog output of the Le79228 Quad ISLAC device $(VOUT_n)$ . All limits defined in this section are tested with B = 0, Z = 0 and X = R = GR = 1. When AR is enabled, a nominal gain of -6.02 dB is added to the analog section of the receive path. When AX is enabled, a nominal gain of +6.02 dB is added to the analog section of the transmit path. When relative levels (dBm0) are used in any of the following transmission characteristics, the specification holds for any setting of (AX + GX) gain from 0 to 12 dB or (AR + GR) from 0 to –12 dB. These transmission characteristics are valid for 0 to 70° C. 0.125 -0.125 ### **Attenuation Distortion** The attenuation of the signal in either path is nominally independent of the frequency. The deviations from nominal attenuation will stay within the limits shown in Figure 3 and Figure 4. The reference signal level is –10 dBm0. The minimum transmit attenuation at 60 Hz is 24 dB. 2 — 0.80 — 0.65 — 0.22 Acceptable Region Figure 3. Transmit Path Attenuation vs. Frequency # **Group Delay Distortion** For either transmission path, the group delay distortion is within the limits shown in Figure 5. The minimum value of the group delay is taken as the reference. The signal level is -10 dBm0. Figure 5. Group Delay Distortion # **Single Frequency Distortion** The output signal level, at any single frequency in the range of 300 to 3400 Hz, other than that due to an applied 0 dBm0 sine wave signal with frequency f in the same frequency range, is less than –46 dBm0. With f swept between 0 to 300 Hz and 3.4 to 12 kHz, any generated output signals other than f are less than –28 dBm0. This specification is valid for either transmission path. # **Gain Linearity** The gain deviation relative to the gain at -10 dBm0 is within the limits shown in Figure 6 (A-law) and Figure 7 ( $\mu$ -law) for either transmission path when the input is a sine wave signal of 1014 Hz. 0.55 - Acceptable Region Input Level -55 -50 -40 -10 0 +3 (dBm0) Figure 6. A-law Gain Linearity with Tone Input (Both Paths) # **Total Distortion Including Quantizing Distortion** -1.5 The signal to total distortion ratio will exceed the limits shown in <u>Figure 8</u> for either path when the input signal is a sine wave signal of frequency 1014 Hz. Acceptable Region В Α μ-Law A-Law 35.5dB 35.5dB В 35.5dB 35.5dB С 30dB 31dB 25dB 27dB Signal-to-Total Distortion (dB) -45 -40 -30 0 Input Level (dBm0) Figure 8. Total Distortion with Tone Input, Both Paths ## **Overload Compression** <u>Figure 9</u> shows the acceptable region of operation for input signal levels above the reference input power (0 dBm0). The conditions for this figure are: (1) 1 dB < $GX \le +12$ dB; (2) -12 dB $\le GR < -1$ dB; (3) Digital voice output connected to digital voice input; and (4) measurement analog to analog. Figure 9. A/A Overload Compression ## **Discrimination Against Out-of-Band Input Signals** When an out-of-band sine wave signal with frequency and level A is applied to the analog input, there may be frequency components below 4 kHz at the digital output which are caused by the out-of-band signal. These components are at least the specified dB level below the level of a signal at the same output originating from a 1014 Hz sine wave signal with a level of A dBm0 also applied to the analog input. The minimum specifications are shown in the following table Table 2. Minimum Specifications for Out-of-Band Input Signals | Frequency of Out-of-Band Signal | Amplitude of Out-of-Band Signal | Level below A | |---------------------------------|---------------------------------|---------------| | 16.6 Hz < f < 45 Hz | -25 dBm0 < A ≤ 0 dBm0 | 18 dB | | 45 Hz < f < 65 Hz | -25 dBm0 < A ≤ 0 dBm0 | 25 dB | | 65 Hz < f < 100 Hz | -25 dBm0 < A ≤ 0 dBm0 | 10 dB | | 3400 Hz < f < 4600 Hz | -25 dBm0 < A ≤ 0 dBm0 | see Figure 10 | | 4600 Hz < f < 100 kHz | -25 dBm0 < A ≤ 0 dBm0 | 32 dB | Figure 10. Discrimination Against Out-of-Band Signals #### Note: The attenuation of the waveform below amplitude A between 3400 Hz and 4600 Hz is given by the formula: -50 Attenuation (db) = $$14 - 14 \sin\left(\frac{\pi(4000 - f)}{1200}\right)$$ 4.0 Frequency (kHz) 4.6 3.4 # **Spurious Out-of-Band Signals at the Analog Output** With PCM code words representing a sine wave signal in the range of 300 Hz to 3400 Hz at a level of 0 dBm0 applied to the digital input, the level of the spurious out-of-band signals at the analog output is less than the limits shown below. Table 3. Limits for Spurious Out-of-Band Signals | Frequency | Level | |-------------------|----------| | 4.6 kHz to 40 kHz | –32 dBm0 | | 40 kHz to 240 kHz | –46 dBm0 | | 240 kHz to 1 MHz | -36 dBm0 | With code words representing any sine wave signal in the range 3.4 kHz to 4.0 kHz at a level of 0 dBm0 applied to the digital input, the level of the signals at the analog output are below the limits in Figure 11. The amplitude of the spurious out-of-band signals between 3400 Hz and 4600 Hz is given by the formula: $$A \, = \, \left[ -\, 14 - 14 \, \text{sin} \Big( \frac{\pi (f - 4000)}{1200} \Big) \right] \, dBm0$$ Figure 11. Spurious Out-of-Band Signals ### **SWITCHING CHARACTERISTICS** Figure 12. Switching Characteristics $VCC = 3.3 \text{ V} \pm 5\%$ , AGND = DGND = 0 V. # **Microprocessor Interface** Min and max values are valid for all digital outputs with a 150 pF load. Pictorial definitions for these parameters can be found in Figure 14, on page 23 and Figure 15, on page 24. | No. | Symbol | Parameter | Min | Тур | Max | Unit | Note | |-----|-------------------|--------------------------------------|------|-------------------|----------------------|------|-----------------------| | 1 | t <sub>DCY</sub> | Data clock period | 122 | _ | _ | | | | 2 | t <sub>DCH</sub> | Data clock HIGH pulse width | 48 | _ | _ | | <u>1.</u> | | 3 | t <sub>DCL</sub> | Data clock LOW pulse width | 48 | _ | _ | | <u>1.</u> | | 4 | t <sub>DCR</sub> | Rise time of clock | _ | _ | 25 | | | | 5 | t <sub>DCF</sub> | Fall time of clock | _ | _ | 25 | | | | 6 | t <sub>ICSS</sub> | Chip select setup time, Input mode | 30 | _ | t <sub>DCY</sub> -10 | | | | 7 | t <sub>ICSH</sub> | Chip select hold time, Input mode | 0 | _ | t <sub>DCY</sub> -20 | | | | 8 | t <sub>ICSL</sub> | Chip select pulse width, Input mode | _ | 8t <sub>DCY</sub> | _ | | <u>7.</u> | | 9 | t <sub>ICSO</sub> | Chip select off time, Input mode | 2000 | _ | _ | | <u>1.</u> , <u>6.</u> | | 10 | t <sub>IDS</sub> | Input data setup time | 25 | _ | t <sub>DCY</sub> -10 | ns | | | 11 | t <sub>IDH</sub> | Input data hold time | 30 | _ | t <sub>DCY</sub> -10 | | | | 13 | tocss | Chip select setup time, Output mode | 30 | _ | t <sub>DCY</sub> -10 | | | | 14 | tocsh | Chip select hold time, Output mode | 0 | _ | t <sub>DCH</sub> -20 | | | | 15 | t <sub>OCSL</sub> | Chip select pulse width, Output mode | _ | 8t <sub>DCY</sub> | _ | | | | 16 | tocso | Chip select off time, output Mode | 2000 | _ | _ | | <u>1.</u> , <u>6.</u> | | 17 | t <sub>ODD</sub> | Output data turn on delay | _ | _ | 35 | 1 | <u>5.</u> | | 18 | t <sub>ODH</sub> | Output data hold time | 3 | _ | _ | | | | 19 | t <sub>ODOF</sub> | Output data turn off delay | 3 | _ | 35 | | | | 20 | t <sub>ODC</sub> | Output data valid | 3 | _ | 35 | | | ## **PCM** Interface Min and max values are valid for TSCA and TSCB with an 150 pF load and are valid for DXA and DXB with an 80 pF load. Pictorial definitions for these parameters can be found on Figure 16, on page 24 and Figure 17, on page 25. | No. | Symbol | Parameter | Min. | Тур | Max | Unit | Note | |-----|------------------|---------------------------------|------|-----|----------------------------------|------|---------------| | 22 | t <sub>PCY</sub> | PCM clock period | 122 | _ | 7812.5 | | <u>2., 9.</u> | | 23 | t <sub>PCH</sub> | PCM clock HIGH pulse width | 48 | _ | _ | | | | 24 | t <sub>PCL</sub> | PCM clock LOW pulse width | 48 | _ | _ | | | | 25 | t <sub>PCF</sub> | Fall time of clock | _ | _ | 15 | | | | 26 | t <sub>PCR</sub> | Rise time of clock | _ | _ | 15 | | | | 27 | t <sub>FSS</sub> | FS setup time | 30 | _ | t <sub>PCY</sub> -30 | | | | 28 | t <sub>FSH</sub> | FS hold time | 50 | _ | 125000-<br>3t <sub>PCY</sub> -30 | | | | 29 | t <sub>TSD</sub> | Delay to TSCX valid | 5 | _ | 40 | ns | <u>3.</u> | | 30 | t <sub>TSO</sub> | Delay to TSCX off | 5 | _ | 40 | | <u>4.</u> | | 31 | t <sub>DXD</sub> | PCM data output delay | 5 | _ | 40 | | | | 32 | t <sub>DXH</sub> | PCM data output hold time | 5 | _ | 40 | | | | 33 | t <sub>DXZ</sub> | PCM data output delay to high-Z | 10 | _ | 40 | | <u>4.</u> | | 34 | t <sub>DRS</sub> | PCM data input setup time | 25 | _ | t <sub>PCY</sub> -10 | | | | 35 | t <sub>DRH</sub> | PCM data input hold time | 5 | _ | t <sub>PCY</sub> -20 | | | | 36 | t <sub>FST</sub> | PCM or frame sync jitter time | -97 | _ | 97 | | | ### **Master Clock** Master Clock can be sourced by MCLK or PCLK input by appropriate configuration of DCRI (see Figure 13). For a 2.048 mHz $\pm$ 100 PPM, 4.096 mHz $\pm$ 100 PPM, or 8.192 $\pm$ 100 PPM operation: | No. | Symbol | Parameter | Min | Тур | Max | Unit | No | |-----|------------------|-------------------------------|-----|-----|------|------|-----------------------------| | 37 | t <sub>MCY</sub> | Period | 122 | _ | 7812 | | 2., <u>8.,</u><br><u>9.</u> | | 38 | t <sub>MCR</sub> | Rise time of clock | _ | _ | 15 | | | | 39 | t <sub>MCF</sub> | Fall time of clock | _ | _ | 15 | ns | | | 40 | t <sub>MCH</sub> | Master Clock HIGH pulse width | 48 | _ | _ | | | | 41 | t <sub>MCL</sub> | Master Clock LOW pulse width | 48 | _ | _ | | | #### Note: - 1. DCLK may be stopped in the High or Low state indefinitely without loss of information. When $\overline{\text{CS}}$ makes a transition to the High state, the last byte received will be interpreted by the Microprocessor Interface logic. - 2. The PCM clock (PCLK) frequency must be an integer multiple of the frame sync (FS) frequency and synchronous to the MCLK frequency. The actual PCLK rate is dependent on the number of channels allocated within a frame. A PCLK of 1.544 mHz can be used for standard US transmission systems. The minimum clock frequency is 128 kHz. - 3. TSCX is delayed from FS by a typical value of N t<sub>PCY</sub>, where N is the value stored in the time/clock slot register. - 4. $\overline{TSCX}$ is an open drain driver. $t_{TSO}$ is defined as the delay time the output driver turns off after the PCLK transaction. The actual delay time is dependent on the load circuitry. The maximum load capacitance on $\overline{TSCX}$ is 150 pF and the minimum pull-up resistance is 360 $\Omega$ . - 5. The first data bit is enabled on the falling edge of $\overline{CS}$ or on the falling edge of DCLK, whichever occurs last. - The Le79228 Quad ISLAC device requires 2.0 μs between MPI operations. If the MPI is being accessed while the MCLK (or PCLK if combined with MCLK) input is not active, a Chip Select Off time of 20 μs is required when accessing coefficient RAM. Immediately after reset, $$t_{ICSO} = \frac{2\mu s \cdot 8.192 \text{ MHz}}{f_{PCLK}}$$ , where $f_{PCLK}$ is the applied PCLK frequency. Once DCR1 is programmed for the applied PCLK and MCLK, $t_{ICSO}$ is per table specification. - 7. If chip select is held low for 16 or more DCLK cycles, the part will reset. - Master Clock's frequency can range from 512 kHz to 8.192 MHz and can be set with: Write/Read Device Configuration Register 1, and if necessary Write/Read Master Clock Correction Register. - If PCLK is greater or equal to 512 kHz, the preferred configuration is Master Clock derived from PCLK. If a separate MCLK is used, it must be synchronous to PCLK. If PCLK is less than 512 kHz, a separate MCLK (synchronous with PCLK) with f<sub>0</sub> greater or equal to 512 kHz must be used. # **WAVEFORMS** Figure 13. Master Clock Timing Figure 14. Microprocessor Interface (Input Mode) Figure 15. Microprocessor Interface (Output Mode) Figure 16. PCM Highway Timing for XE = 0 (Transmit on Negative PCLK Edge) Figure 17. PCM Highway Timing for XE = 1 (Transmit on Positive PCLK Edge) # **GCI Timing Specifications** For a 2.048 mHz $\pm$ 100 PPM, 4.096 mHz $\pm$ 100 PPM, or 8.192 $\pm$ 100 PPM operation: | Symbol | Signal | Parameter | Min | Тур | Max | Unit | |-----------------------------------|--------|--------------------------------------------------------------------|------------|-----|----------------------|------| | t <sub>R</sub> , t <sub>F</sub> | DCL | Rise/fall time | _ | _ | 60 | | | <sup>t</sup> DCL | DCL | Period, F <sub>DCL</sub> = 2048 kHz<br>F <sub>DCL</sub> = 4096 kHz | 478<br>239 | _ | 498<br>249 | | | <sup>t</sup> wH <sup>, t</sup> w∟ | DCL | Pulse width | 90 | _ | _ | | | t <sub>R</sub> , t <sub>F</sub> | FS | Rise/fall time | _ | _ | 60 | | | t <sub>SF</sub> | FS | Setup time | 70 | _ | t <sub>DCL</sub> -50 | 20 | | tHF | FS | Hold time | 50 | _ | _ | ns | | <sup>t</sup> WFH | FS | High pulse width | 130 | _ | _ | | | t <sub>DDC</sub> | DU | Delay from DCL edge | _ | _ | 100 | | | <sup>t</sup> DDF | DU | Delay from FS edge | _ | _ | 150 | | | t <sub>SD</sub> | DD | Data setup | 20 | _ | _ | | | <sup>t</sup> HD | DD | Data hold | 50 | _ | _ | |