Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### **LED1642GW** # 16 channel LED driver with error detection current gain control and 12/16-bit PWM brightness control Datasheet - production data #### **Features** - 16 constant current output channels - Output current: from 3 mA to 40 mA - Current programmable through external resistor - 7-bit global current gain adjustment in two ranges - 12/16-bit PWM grayscale brightness control - · Programmable output turn-on/off time - Error detection mode (both open and shorted-LED) - Programmable shorted-LED detection thresholds - Auto power saving/auto-wakeup - Selectable SDO synchronization on the CLK falling edge - Gradual output delay (selectable) - Supply voltage: 3 V to 5.5 V - Thermal shutdown and overtemperature alert - 30 MHz 4-wires interface - 20 V current generator rated voltage ### **Applications** - Full color/monochrome large displays - LED signage ### **Description** The LED1642GW is a monolithic, low voltage, low current power 16-bit shift register designed for LED panel displays. The LED1642GW guarantees 20 V output driving capability allowing the user to connect several LEDs in series. In the output stage, sixteen regulated current sources provide from 3 mA to 40 mA constant current to drive the LEDs. The current is programmed through an external resistor and can be adjusted by a 7-bit current gain register in two subranges. The brightness can be adjusted separately for each channel through 12/16-bit grayscale control. Programmable turn-on and turn-off time (four different values available) improves the low noise generation performance of the system. Open/short error detection mode is available in the LED1642GW. The auto power-shutdown and auto power-on features (selectable) allow the device to save power without external intervention. Thermal management includes an overtemperature data alert and output thermal shutdown (170 °C). The high clock frequency is up to 30 MHz and it makes the device suitable for high data rate transmission. A selectable gradual output delay reduces the inrush current, whereas the selectable SDO synchronization feature works when the device is used in daisy-chain configuration. The supply voltage range is between 3 V and 5.5 V. Contents LED1642GW # **Contents** | 1 | Pin | description6 | |----|-------|--------------------------------------------------------------| | 2 | Abso | olute maximum ratings | | 3 | Ther | mal characteristics | | 4 | Elec | trical characteristics 8 | | 5 | Swit | ching characteristics 12 | | 6 | Sim | olified internal block diagram15 | | | 6.1 | Equivalent circuits of inputs and outputs | | 7 | Digit | tal blocks | | 8 | Con | figuration register | | | 8.1 | Gain control (from CFG 0 to 5) and current ranges (CFG-6) 19 | | | 8.2 | Error detection mode (CFG-7) | | | 8.3 | Error detection conditions | | | 8.4 | Auto-wakeup/auto power shutdown (CFG-10) | | | 8.5 | Programmable turn-on/turn-off time (CFG-11/12) | | | 8.6 | SDO delay (CFG-13) | | | 8.7 | Gradual output delay (CFG-14) | | | 8.8 | PWM counter setting and brightness register (CFG-15) | | 9 | Ther | mal flag | | 10 | Drop | oout voltage | LED1642GW Contents | 11 | Pack | age information | 31 | |----|------|-----------------------------------------------------|----| | | 11.1 | QSOP-24 package information | 32 | | | 11.2 | QFN-24 package information | 34 | | | 11.3 | TSSOP24 package information | 36 | | | 11.4 | TSSOP24 exposed pad package information | 37 | | | 11.5 | TSSOP24 and TSSOP24 exposed pad packing information | 39 | | 12 | Orde | ring information | 40 | | 13 | Revi | sion history | 41 | List of tables LED1642GW # List of tables | Table 1. | Pin description | 6 | |-----------|---------------------------------------------------------------|-----| | Table 2. | Absolute maximum ratings | | | Table 3. | Thermal characteristics | 8 | | Table 4. | Electrical characteristics | 8 | | Table 5. | Switching characteristics | 12 | | Table 6. | Programmable TON/TOFF (output rise and fall time) | 13 | | Table 7. | Digital key summary | 16 | | Table 8. | Configuration register | 18 | | Table 9. | Example of current ranges | 20 | | Table 10. | Gain steps for the current range selected by REXT = 11 kW | 20 | | Table 11. | Diagnostic thresholds | 24 | | Table 12. | Minimum dropout voltage for some current values | 30 | | Table 13. | QSOP-24 mechanical data | | | Table 14. | QFN-24 mechanical data | 35 | | Table 15. | TSSOP24 mechanical data | 36 | | Table 16. | TSSOP24 exposed pad mechanical data | 38 | | Table 17. | TSSOP24 and TSSOP24 exposed pad tape and reel mechanical data | 39 | | Table 18. | Ordering information | | | Tahla 10 | Document revision history | /11 | LED1642GW List of figures # **List of figures** | Figure 1. | TSSOP24, TSSOP24EP, QSOP-24 pinout | |------------|---------------------------------------------------------------------| | Figure 2. | QFN-24 pinout | | Figure 3. | Typical chip-to-chip accuracy | | Figure 4. | Typical application schematic | | Figure 5. | Timing for clock, serial in, serial out, latch enable and outputs14 | | Figure 6. | LED1642GW simplified block diagram | | Figure 7. | Input and output equivalent circuits | | Figure 8. | Digital keys | | Figure 9. | Channel data and write switch | | Figure 10. | Channel current vs. gain register value | | Figure 11. | Error detection action sequence | | Figure 12. | Error detection power-on timing | | Figure 13. | Configuration register reading sequence | | Figure 14. | Configuration register reading sequence (zoom) | | Figure 15. | Configuration register reading sequence - SDO delay actives | | Figure 16. | Configuration register reading sequence - SDO delay actives (zoom) | | Figure 17. | Output TON (current rise time) CFG -12 = CFG - 11 = 0 | | Figure 18. | Output TOFF (current fall time) CFG - 2 = CFG - 11 = 0 | | Figure 19. | Output TON (current rise time) CFG -12 = CFG - 11 = 1 | | Figure 20. | Output TOFF (current fall time) CFG -12 = CFG - 11 = 1 | | Figure 21. | SDO delay | | Figure 22. | Gradual output delay | | Figure 23. | PWCLK counter and comparator | | Figure 24. | Brightness register setting | | Figure 25. | Thermal flag status | | Figure 26. | Typical channel dropout voltage vs. output current (VDD = 3.3 V)30 | | Figure 27. | QSOP-24 package outline | | Figure 28. | QFN-24 package outline | | Figure 29. | TSSOP24 package outline | | Figure 30. | TSSOP24 exposed pad outline | | Figure 31. | TSSOP24 and TSSOP24 exposed pad tape and reel outline | Pin description LED1642GW # 1 Pin description Figure 1. TSSOP24, TSSOP24EP, QSOP-24 pinout Figure 2. QFN-24 pinout Table 1. Pin description | TSSOP24<br>TSSOP24EP<br>QSOP-24 | QFN-24 | Symbol | Name and function | |---------------------------------|--------|------------|-----------------------------| | 1 | 22 | GND | Ground terminal | | 2 | 23 | SDI | Serial data input terminal | | 3 | 24 | CLK | Clock input terminal | | 4 | 1 | LE | Latch input terminal | | 5-20 | 2-17 | OUT0-OUT15 | Output terminals | | 21 | 18 | PWCLK | Clock input for PWM counter | | | (00.000) | | | | | | | | |---------------------------------|----------|--------|-----------------------------------------------------------------|--|--|--|--|--| | TSSOP24<br>TSSOP24EP<br>QSOP-24 | QFN-24 | Symbol | Name and function | | | | | | | 22 | 19 | SDO | Serial data output terminal | | | | | | | 23 | 20 | R-EXT | Terminal for external resistor for constant current programming | | | | | | | 24 | 21 | VDD | Supply voltage terminal | | | | | | Table 1. Pin description (continued) # 2 Absolute maximum ratings Stressing the device above the ratings listed in the *Table 2* may cause the device permanent damage. Operating under conditions above those indicated in the operating section is not implied. Exposure to absolute maximum rating conditions for extended periods may affect the device reliability. Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |------------------|------------------------------------------------------------|------------------------------|------| | $V_{DD}$ | Supply voltage | 0 to 7 | V | | V <sub>OUT</sub> | Output voltage | -0.5 to 20 | V | | I <sub>OUT</sub> | Output current | 50 | mA | | V <sub>i</sub> | Input voltage | -0.4 to V <sub>DD</sub> +0.4 | V | | I <sub>GND</sub> | GND terminal current | 1400 | mA | | ESD | Electrostatic discharge protection<br>HBM human body model | ±2 | kV | Thermal characteristics LED1642GW ### 3 Thermal characteristics **Table 3. Thermal characteristics** | Symbol | Parameter | | Value | Unit | |------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|-------------|--------| | T <sub>a</sub> | Operative free-air temperature | -40 to +85 | | | | T <sub>OPR</sub> | Operative junction temperatu | Operative junction temperature range | | °C | | T <sub>STG</sub> | Storage ambient temperatur | e range | -55 to +150 | | | | | QFN-24 <sup>(2)</sup> | 30 | | | D | Thermal registance investion ambient | TSSOP24 | 85 | °C/W | | Tthj-amb | Thermal resistance junction-ambient | QFN-24 <sup>(2)</sup> 30 | 37.5 | - O/VV | | T <sub>STG</sub> Storage ambient temperature range QFN-24 <sup>(2)</sup> TSSOP24 Thermal resistance junction-ambient | 72 | | | | This data must be considered in adequate power dissipation conditions, the junction temperature must be maintained below 125 °C. ### 4 Electrical characteristics $\mbox{V}_{\mbox{DD}}$ = 3.3 V, $\mbox{T}_{j}$ = 25 °C, unless otherwise specified. **Table 4. Electrical characteristics** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |--------------------|----------------------------|------------------------------------------|-----------------------|------|-----------------------|------| | $V_{DD}$ | Supply voltage | | 3 | | 5.5 | | | V <sub>OUT</sub> | Output voltage | Out 0 - out 15 | - | - | 19 | | | V <sub>IH</sub> | Input voltage | | 0.7 x V <sub>DD</sub> | - | $V_{DD}$ | V | | V <sub>IL</sub> | Input voltage | | GND | - | 0.3 x V <sub>DD</sub> | V | | V <sub>OL</sub> | Serial data output voltage | V <sub>DD</sub> = 3 to 5.5 V | - | - | 0.4 | | | V <sub>OH</sub> | (SDO) | I = +/- 1 mA | V <sub>DD</sub> -0.4 | - | - | | | I <sub>Oleak</sub> | Output leakage current | V <sub>OUT</sub> = 19 V, all outputs OFF | - | - | 0.5 | μΑ | | V | UVLO threshold (rising) | | | 2.7 | 2.9 | ٧ | | $V_{uvlo}$ | UVLO threshold (falling) | | 2.2 | 2.3 | | V | | Hy <sub>uvlo</sub> | UVLO hysteresis | | | 400 | | mV | <sup>2.</sup> The exposed pad should be soldered directly to the PCB to get the thermal benefits. The exposed pad can be attached to a metal land electrically isolated or connected to ground. Table 4. Electrical characteristics (continued) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | ∆l <sub>OL1</sub> | | $V_{OUT} = 0.1 \text{ V}; (I_{OUT} = 3 \text{ mA})$ $R_{EXT} = 11 \text{ k}\Omega$ CFG-0CFG-5= "000000" CFG-6 = "0" | - | - | ±4 | | | Δl <sub>OL2</sub> | Output current precision channel-to-channel (all outputs ON) <sup>(1)(2)</sup> | $V_{OUT} = 0.5 \text{ V; } (I_{OUT} = 20 \text{ mA})$ $R_{EXT} = 11 \text{ k}\Omega$ CFG-0CFG-5 = "011010" CFG-6 = "1" | - | - | ±3 | % | | $\Delta l_{OL3}$ | | $V_{OUT} = 0.8 \text{ V; } (I_{OUT} = 36 \text{ mA})$ $R_{EXT} = 11 \text{ k}\Omega$ CFG-0CFG-5 = "111111" CFG-6 = "1" | - | - | ±3 | | | Δl <sub>OL2a</sub> | Output current precision device-to-device (all outputs ON) <sup>(1)</sup> | $V_{OUT} = 0.5 \text{ V; } (I_{OUT} = 20 \text{ mA})$ $R_{EXT} = 1.1 \text{ k}\Omega$ CFG-0CFG-5 = "011010" CFG-6 = "1" | - | - | ±6 | % | | %/dV <sub>OUT</sub> | Output current vs. output voltage regulation (3) | $V_{OUT}$ from 1 V to 3 V; ( $I_{OUT}$ = 36 mA) $R_{EXT}$ = 11 k $\Omega$ CFG-0CFG-5 = "1111111" CFG-6 = "1" | - | ±0.1 | - | | | %/dV <sub>DD</sub> | Output current vs. supply voltage regulation <sup>(4)</sup> | $V_{DD}$ from 3 V to 5.5 V $V_{OUT}$ = 0.8 V; ( $I_{OUT}$ = 36 mA) $R_{EXT}$ = 11 k $\Omega$ CFG-0CFG-5 = "111111" CFG-6 = "1" | - | ±1 | - | %/V | | Rup | Pull-up resistor for PWCLK pin | | 400 | 500 | 600 | | | Rdw | Pull-down resistor for LE pin | | 400 | 500 | 600 | ΚΩ | | R <sub>EXT</sub> | External current setup resistance | | | | 100 | | | I <sub>DD</sub> (OFF1) | Supply current (OFF) | $R_{EXT}$ = 11 k $\Omega$<br>OUT 0 to 15 = OFF<br>CFG = default | - | - | 6 | | | I <sub>DD</sub> (ON1) | Supply current (ON) | $R_{EXT} = 11 \text{ k}\Omega; I_{OUT} = 20 \text{ mA}$ OUT 0 to 15 = ON CFG-0CFG-5 = "011010" CFG-6 = "1" | - | | 8 | mA | | I <sub>DD</sub> (ON2) | Зирріу сипені (Оіч) | $R_{EXT} = 11 \text{ k}\Omega; I_{OUT} = 36 \text{ mA}$ OUT 0 to 15 = ON CFG-0CFG-5 = "1111111" CFG-6 = "1" | - | | 10 | | Electrical characteristics LED1642GW | Table ii Eloction characterione (continuou) | | | | | | | | | | |---------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------|------|------|------|------|--|--|--| | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | | | | I <sub>DD</sub> (auto<br>OFF) | Supply current (auto OFF) | R <sub>EXT</sub> = 11 kΩ;<br>OUT 0 to 15 = OFF<br>CFG-0CFG-5 = "111111"<br>CFG-6 = "1" | - | 200 | 500 | μА | | | | | T <sub>flg</sub> | Thermal flag | | | 150 | | | | | | | T <sub>sd</sub> | Thermal shutdown <sup>(5)</sup> | | | 170 | | °C | | | | | T <sub>sd-hy</sub> | Thermal shutdown | | | 15 | 20 | | | | | Table 4. Electrical characteristics (continued) - 1. Tested with just one output loaded. - 2. ((loutn loutavg1-15)/ loutavg1-15) x 100. 3. $$\Delta(\%/V) = \frac{(\text{Ioutn @ Voutn} = 3.0V) - (\text{Ioutn @ Voutn} = 1.0V)}{(\text{Ioutn @ Voutn} = 1.0V)} \times \frac{100}{3-1}$$ 4. $$\Delta(\%/V) = \frac{(Ioutn @ V dd = 5.5V) - (Ioutn @ V dd = 3.0V)}{(Ioutn @ V dd = 3.0V)} \times \frac{100}{5.5 - 3}$$ 5. Not tested, guaranteed by design. Figure 4. Typical application schematic # 5 Switching characteristics $\rm V_{DD}$ = 3.3 V, $\rm T_{j}$ = 25 °C, unless otherwise specified. Table 5. Switching characteristics<sup>(1)</sup> | Symbol | Para | meter | Conditions | Min. | Тур. | Max. | Unit | |------------------------|---------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|-------| | f <sub>clk</sub> | Clock fi | requency | Cascade operation | - | - | 30 | MHz | | f <sub>pwclk</sub> | PWclock | frequency | | - | - | 30 | IVITZ | | tr <sub>(SDO)</sub> | SDO r | ise time | $R_{EXT}$ = 11 k $\Omega$ ; $I_{OUT}$ = 20 mA $V_{OUT}$ = 0.8 V | - | 5 | - | | | tf <sub>(SDO)</sub> | SDO · | fall time | VIH = $V_{DD}$ ; VIL = GND<br>RL = 3.3 K $\Omega$ ; CL = 10 pF<br>CFG-0CFG-5 = "011010"<br>CFG-6 = "1" | - | 5 | - | | | tPLHLE | LE - OUTn <sup>(2)</sup> | Propagation delay | | - | 200 | - | | | tPLH | CLK - SDO<br>CFG-13 = '0' | time<br>("L to "H") | $R_{EXT}$ = 11 kΩ; $I_{OUT}$ = 20 mA $V_{OUT}$ = 0.8 V | 8 | 15 | 25 | | | tPHLLE | LE - OUTn <sup>(2)</sup> | Propagation delay | | - | 100 | - | | | tPHL | CLK - SDO<br>CFG-13 = '0' | time<br>("H" to "L") | | 8 | 15 | 25 | ns | | tw(CLK) | CLK | | | 20 | - | - | | | t <sub>W</sub> (PWCLK) | PWCLK | Pulse width | V <sub>OUT</sub> = 0.8 V<br>VIH = V <sub>DD</sub> ; VIL = GND | 20 | - | - | | | tw(L) | LE | | RL = $50 \Omega$ ; CL = $10 pF$ | 20 | - | - | | | t <sub>gr-d</sub> | Gradual de | elay ch-to-ch | CFG-0CFG-5 = "011010"<br>CFG-6 = "1" | | 10 | | | | t <sub>su(L)</sub> | Setup ti | me for LE | CFG-6 = "I" | 5 | - | - | | | t <sub>h(L)</sub> | Hold tir | ne for LE | | 5 | - | - | | | t <sub>su(D)</sub> | Setup tir | me for SDI | | 5 | - | ı | | | t <sub>h(D)</sub> | Hold tim | ne for SDI | | 10 | - | - | | | tclkr <sup>(3)</sup> | Maximum ( | CLK rise time | | - | - | 5 | 116 | | tclkf <sup>(3)</sup> | Maximum | CLK fall time | | - | - | 5 | μs | | I <sub>out-ov</sub> | Output current t | turn-on overshoot | V <sub>OUT</sub> = 0.6 to 3 V<br>CL = 10 pF; I <sub>OUT</sub> = 3 to 36 mA | - | - | 10 | % | | t <sub>n-err</sub> | | or detection<br>utput ON time | | - | - | 1 | μs | Table 5. Switching characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-----------------------|-------------------------------------|--------------------------------------------------------------------|------|------|------|------| | t <sub>shutdown</sub> | Auto power shutdown time (auto OFF) | From LE falling edge to R <sub>EXT</sub> voltage reference at -10% | - | 100 | - | ns | | t <sub>wakeup</sub> | Auto-wakeup | From LE falling edge to R <sub>EXT</sub> voltage reference at 90% | - | 3 | - | μs | - 1. Not tested in production. All table limits are guaranteed by design. - 2. CFG -11= 0 and CFG -12 = 0 (output tr = 30 ns; output tf = 20 ns); CFG-14=1 (no output gradual delay). - 3. If devices are connected in cascade and tclkr or tclkf is large, it may be critical to achieve the timing required for data transfer between two cascaded devices. Table 6. Programmable T<sub>ON</sub>/T<sub>OFF</sub> (output rise and fall time) | Configuration bits | Conditions | Typ. (20% | Unit | | | |--------------------|----------------------------------------------------------------------------------------------|-----------|----------|-------|--| | (CFG-12 - CFG-11) | Conditions | Turn-on | Turn-off | Offic | | | 0 - 0 | $R_{EXT} = 11 \text{ k}\Omega; I_{OUT} = 20 \text{ mA}$ | 30 ns | 20 ns | | | | 0 - 1 | $V_{OUT} = 0.8 \text{ V}$ | 100 ns | 40 ns | | | | 1 - 0 | VIH= $V_{DD}$ ; VIL= GND<br>RL = 50 $\Omega$ ; CL=10pF<br>CFG-0CFG-5="011010"<br>CFG-6 = "1" | 140 ns | 80 ns | ns | | | 1 - 1 | | 180 ns | 150 ns | | | Figure 5. Timing for clock, serial in, serial out, latch enable and outputs The correct sampling of the data depends on the stability of the data at SDI on the rising edge of the clock signal and it is assured by a proper data setup and hold time ( $t_{SU(D)}$ ) and $t_{h(D)}$ ), as shown in *Figure 5*. The same figure shows the propagation delay from CLK to SDO ( $t_{PLH}/t_{PHL}$ ). *Figure 5* describes also the minimum duration of CLK, LE pulses ( $t_{W(CLK)}$ ) and $t_{W(L)}$ respectively and the propagation delay from LE to OUT<sub>n</sub> ( $t_{PLHLE}$ and $t_{PHLLE}$ ) in the hypothesis that all channels have already been enabled by PWM counter. # 6 Simplified internal block diagram Figure 6. LED1642GW simplified block diagram ### 6.1 Equivalent circuits of inputs and outputs LE and PWCLK input terminals have pull-down and pull-up connection respectively. CLK and SDI must be connected to the external circuit to fix the logic level. Figure 7. Input and output equivalent circuits Digital blocks LED1642GW ### 7 Digital blocks The data input arrives through the serial Interface at each CLK rising edge. The LE signal is used to latch the loaded data and also to address data loading to the appropriate register, thermal flag reading and error detection. The access to the different registers or functions of the device (configuration register, brightness register or current gain, error detection, etc.) is achieved by using different digital keys, defined as a number of CLK pulses during which the LE signal is asserted. The available digital keys are listed in *Table 7* and *Figure 8*. A typical channel data input is shown in *Figure 9*. Table 7. Digital key summary | Number | # CLK rising edge when the LE is "1" | Command description | |--------|--------------------------------------|-----------------------------------------------| | 1 | 1 – 2 | Write switch (to turn on/off output channels) | | 2 | 3 – 4 | Brightness data latch | | 3 | 5 – 6 | Brightness global latch | | 4 | 7 | Write configuration register | | 5 | 8 | Read configuration register | | 6 | 9 | Start open error detection mode | | 7 | 10 | Start short error detection mode | | 8 | 11 | Start combined error detection mode | | 9 | 12 | End error detection mode | | 10 | 13 | Thermal error reading | | 11 | 14 | Reserved | | 12 | 15 | Reserved | LED1642GW Digital blocks Figure 8. Digital keys Figure 9. Channel data and write switch ### 8 Configuration register The configuration register is used to enable or disable some device features, to program some parameters and to change other settings. The access to this register (read or write) is managed to find a description for each bit as described in *Table 8*. The default value of the configuration register (when the device is switched on or after a reset) is "0" for all bits. To change anything in the configuration register, a 16-bit digital word must be sent (CFG - 0 represents LSB, CFG -15 the MSB). **Table 8. Configuration register** | Bit | Definition | R/W | | Desc | ription | | | Default | | |--------|-----------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|---------|-----------|---------|---| | CFG-0 | | | | | | | | 0 | | | CFG-1 | 1 | | 6-bit DAC allows adjusting the device output current in 64 | | | | | 0 | | | CFG-2 | Current gain | Current gain | | | | | | 0 | | | CFG-3 | adjustment | H/VV | steps for each range (defined by CFG-6) | | | | | | 0 | | CFG-4 | 1 | | | | | | | 0 | | | CFG-5 | | | | | | | | 0 | | | CFG-6 | Current range | R/W | _ | "0" low current range "1" high current range | | | | 0 | | | CFG-7 | Error detection mode | R/W | "0" normal mode "1" reserved mode | | | | 0 | | | | | Shorted-LED detection | R/W | Programmable output | | CFG-9 | CFG-8 | Th. volt. | 0 | | | CFG-8 | | | | | 0 | 0 | 1.8 V | | | | | | | shorted-LED detect | 0 | 1 | 2.5 V | | | | | CFG-9 | thresholds | R/W | thresholds | | 1 | 0 | 3 V | - 0 | | | CFG-9 | | | 1 1 3.5 V | | | | 3.5 V | U<br> | | | CFG-10 | Auto OFF<br>shutdown | R/W | "0" device always O | | re (auto O | FF) | | 0 | | | | | | | CFG-12 | CFG-11 | Turn-on | Turn-off | 0 | | | CFG-11 | | R/W | Programmable output rise and fall | 0 | 0 | 30 ns | 20 ns | | | | | Output turn-<br>on/off time | | | 0 | 1 | 100 ns | 40 ns | | | | 050.10 | | R/W time (20% to 80%) | 1 | 0 | 140 ns | 80 ns | 0 | | | | CFG-12 | | | | 1 | 1 | 180 ns | 150 ns | 0 | | | CFG-13 | SDO delay | R/W | If "0" no delay is present on SDO If "1" the data are shifted out and they are synchronized with the falling edge of the CLK signal | | | 0 | | | | | grand grand grand (community) | | | | | | |-------------------------------|-------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--| | Bit | Definition | R/W | Description | Default | | | CFG-14 | Gradual output<br>delay | R/W | "0" a progressive delay is applied to output (10 ns per channel) "1" no delay is applied to output | 0 | | | CFG-15 | 12/16 PWM<br>counter | R/W | "0" to select 16-bit brightness register (65536 grayscale rightness steps). "1" to select 12-bit brightness register (4096 grayscale brightness steps) | 0 | | Table 8. Configuration register (continued) ### 8.1 Gain control (from CFG 0 to 5) and current ranges (CFG- 6) The LED current can be programmed using an external resistor connected to GND from $R_{\text{EXT}}$ pin and can be fixed using the dedicated bits of the configuration register (from CFG - 0 to CFG - 5 bits define the gain, while CFG - 6 bit defines the current range within the which the gain can be adjusted). The device can regulate the current up to 36 mA and down to 0.5 mA. The accuracy of the LED current depends on the selected range and it is guaranteed in the ranges indicated in the static electrical characteristics only (see *Table 3* and *9*). When the device is switched on, the selected current range and the resistor connected to the $R_{\text{EXT}}$ pin fix the default LED current: $$I_{\mathit{OL\_default}} = \frac{V_{\mathit{REF}}}{R_{\mathit{FXT}}} \cdot K$$ Where $V_{REF}$ =1.23 V is the voltage of the $R_{EXT}$ pin and K is the mirroring current ratio, whose value depends on the selected current range: - K = 28 with low current range selected (CFG 6 = "0") - K = 80 with high current range selected (CFG 6 = "1") The relation between the programmed current and the current gain settings is the following: $$I_{\scriptscriptstyle OL} = (I_{\scriptscriptstyle OL\_default} + G \cdot \Delta I_{\scriptscriptstyle step})$$ where G is the current gain value (decimal value) defined by the dedicated bits of the current gain register. The current gain is managed by 6-bits of the configuration register (CFG - 0 to CFG - 5, CFG - 0 is LSB and CFG - 5 is MSB) and can be adjusted within two ranges (selectable through the bit CFG - 6) over 64 steps. The width of each step depends on the default current ( $I_{ol\_default}$ ) as well as the selected $R_{EXT}$ . Finally, each step is as follows: $$\Delta I_{step} = \frac{I_{OL\_default}}{21}$$ The *Table 9* shows an example of the current setting with an external resistance ( $R_{EXT}$ ) = 11 $K\Omega$ : | rabio of Example of Garront ranges | | | | | | | |------------------------------------|-----------------------|-------|----------------|---------------------------------|---------------|--| | | R <sub>EXT</sub> [KΩ] | CFG-6 | CFG-0 to CFG-5 | LED current <sup>(1)</sup> [mA] | Accuracy | | | Low range High range | 11 | 0 | 000000 | 3.1 mA | ± 4% ch-to-ch | | | | 11 | 0 | 111111 | 12.5 mA | _ | | | | 11 | 1 | 000000 | 8.9 mA | - | | | | 11 | 1 | 011010 | 20 mA | ± 3% ch-to-ch | | Table 9. Example of current ranges The *Table 10* shows an example of current setting and gain control with $R_{EXT} = 11 \text{ k}\Omega$ , see also *Figure 10*. | | • | <u> </u> | LAI | |------------|-------|-------------|---------------------------------| | | CFG-6 | CFG(0 to 5) | LED current <sup>(1)</sup> [mA] | | | 0 | 000000 | 3.131 | | Low rango | 0 | 000001 | 3.280 | | Low range | | | | | | 0 | 111111 | 12.524 | | | 1 | 000000 | 8.945 | | High range | 1 | 000001 | 9.371 | | High range | | | | | | 1 | 111111 | 35.78 | Table 10. Gain steps for the current range selected by $R_{EXT}$ = 11 $k\Omega$ The external programming resistance must be connected as close as possible to the related device pins ( $R_{EXT}$ and GND) to reduce as minimum as possible the routing length and prevent reference noise injection and electromagnetic interferences. Moreover, a direct connection to the device GND pin reduces the possible output current variation when the total device ground current changes (load effect). **577** <sup>1.</sup> The indicated values may be slightly different on the current device. $<sup>1. \</sup>quad \text{The indicated values may be slightly different on the current device}.$ Figure 10. Channel current vs. gain register value ### 8.2 Error detection mode (CFG-7) Stopping the normal activity of the display and turning on all driver channels allows the error detection to be performed and failed LED or display defects to be checked. The error detection is active when the CFG -7 bit of the configuration register is "0". The diagnostics is performed as shown in *Figure 11*: - The LED has to be selected turning on the relative channel on the switch register (powering on or off the output channels); the brightness register value for this channel cannot be zero. - The normal error detection has to be selected in the configuration register (CFG-7= "0"). The appropriate digital key to choose the type of detection (open, short or combined) must be sent (see *Table 7*). - After the error detection starts, the channel under testing has to be turned on at least 1 μs (the LED is at the nominal current). Please note that, the output power-on depends on PWCLK signal and in several applications this signal is not synchronized with the serial interface clock (CLK pin). Therefore, to be sure that, between the detection start and the detection end, the output power-on is 1 μs and moreover, that last power-on, in the interval, starts at least 0.5 μs before the detection end pattern (see *Figure 12*), it is suggested that the error detection should be performed just after the device startup (brightness counter reset) with all channels ON, before applying PWCLK signal. - The result of the detection ("0" indicates a fault condition) is shifted out SDO, in 16 clock pulses after the "detection end command" is provided, first output bit represents channel 15 (error data can be read in a way similar to configuration register data reading as shown on *Figure 13*, *14*, *15* and *16*). Please note that (with SDO delay off) output 15 detection result will be available just after 1st clock pulse rising edge, so it can be sampled on the rising edge of second clock pulse. In the same way output 0 detection result will be available just after 16th clock pulse rising edge, so it can be sampled on the rising edge of 17th CLK pulse. Figure 11. Error detection action sequence Figure 12. Error detection power-on timing #### 8.3 Error detection conditions During the error detection phases for each channel, the following checks have to be performed: - The output current in open detection mode (digital key: 9 CLK rising edges when LE is "1") - The output voltage in short detection (digital key: 10 CLK rising edges when LE is "1") - Both parameters (output voltage and current) in combined error detection mode (digital key: 11 CLK rising edges when LE is "1"). The thresholds for the error diagnostics are listed in *Table 11*: | Error detection modes | | Checked | CFG-9 CFG-8 | | Thresholds (V) | | | | |-----------------------|----------|----------------------------------|------------------------------------|-------------------|----------------|------------------------------------------------------|------|--| | | | malfunction | 01 0-9 | Ci G-0 | Min. | Тур. | Max. | | | Open<br>detection | mode | Open line or output short to GND | Х | Х | - | I <sub>OUT</sub> ≤ 0.5 x I <sub>OUT</sub> programmed | - | | | | _ | | 0 | 0 | 1.15 | V <sub>OUT</sub> ≥ 1.8 | 2.05 | | | Short | bine | Short on LED or short | rt 0 1 2.25 V <sub>OUT</sub> ≥ 2.5 | $V_{OUT} \ge 2.5$ | 2.75 | | | | | detection | Combined | to V-LED | 1 | 0 | 2.75 | $V_{OUT} \ge 3.0$ | 3.25 | | | | | | 1 | 1 | 3.25 | V <sub>OUT</sub> ≥ 3.5 | 3.80 | | Table 11. Diagnostic thresholds ### 8.4 Auto-wakeup/auto power shutdown (CFG-10) This feature reduces the power consumption when all outputs are OFF. It is active when the CFG -10 bit of configuration register is "1". The auto power shutdown (auto OFF) starts when the data latched is "0" for all channels, and device is active again (wakeup) at the first latched data string including at least one bit = "1" (at least one channel ON). Timings for shutdown and wakeup are present in the dynamics feature table. While the auto power shutdown is active, the device ignores any other command except the channel power-on. ### 8.5 Programmable turn-on/turn-off time (CFG-11/12) The device gives the possibility to program the turn-on and turn-off time of the current generators. Four different values can be selected using CFG -12 and CFG-11 bits of the configuration register (see *Table 8*) to fit the application requirements: 30/20 ns (00), 100/40 ns (01), 140/80 ns (10) and 180/150 ns (11). The selected value refers to $T_{ON}$ (current rise time) and $T_{OFF}$ (current fall time). 47/ ### 8.6 SDO delay (CFG-13) Usually in SDO terminal, data are shifted out the rising edge of CLK signal (with a propagation delay of about 15 ns - signal (a) in *Figure 21*). The device has the possibility to shift data out the falling edge of the CLK signal (with few ns of propagation delay - signal (b) in *Figure 21*). This feature is active when CFG -13 bit of the configuration register is "1". Default setting for this bit is "0" hence the SDO delay is not activated by default. This feature is particularly useful when some devices are connected in daisy chain configuration with mismatched propagation delays, between CLK and SDO data path (board routing).