

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### LIS35DE

MEMS motion sensor

3-axis - ±2g/±8g smart digital output "piccolo" accelerometer

#### **Feature**

- 2.16 V to 3.6 V supply voltage
- 1.8V compatible IOs
- < 1 mW power consumption</p>
- ±2g/±8g dynamically selectable full-scale
- I<sup>2</sup>C/SPI digital output interface
- Programmable multiple interrupt generator
- Click and double click recognition
- Embedded high pass filter
- 10000g high shock survivability
- ECOPACK® RoHS and "Green" compliant (see Section 8)

#### **Applications**

- Free-fall detection
- Motion activated functions
- Gaming and virtual reality input devices
- Vibration monitoring and compensation

### **Description**

The LIS35DE is an ultra compact low-power three axis linear accelerometer. It includes a sensing element and an IC interface able to provide the measured acceleration to the external world through I<sup>2</sup>C/SPI serial interface.

The sensing element, capable of detecting the acceleration, is manufactured using a dedicated



process developed by ST to produce inertial sensors and actuators in silicon.

The IC interface is manufactured using a CMOS process that allows to design a dedicated circuit which is trimmed to better match the sensing element characteristics.

The LIS35DE has dynamically user selectable full scales of ±2g/±8g and it is capable of measuring accelerations with an output data rate of 100 Hz or 400 Hz.

The device may be configured to generate inertial wake-up/free-fall interrupt signals when a programmable acceleration threshold is crossed at least in one of the three axes. Thresholds and timing of interrupt generators are programmable by the end user on the fly.

The LIS35DE is available in plastic Thin Land Grid Array package (TGA) and it is designed to operate over an extended temperature range from -40°C to +85°C.

Table 1. Device summary

| Order code | Order code Temp range, ° C |       | Packing       |  |
|------------|----------------------------|-------|---------------|--|
| LIS35DE    | -40 to +85                 | LGA14 | Tray          |  |
| LIS35DETR  | -40 to +85                 | LGA14 | Tape and reel |  |

Contents LIS35DE

## **Contents**

| 1 | Bloc | k diagr   | am and pin description               | 5  |
|---|------|-----------|--------------------------------------|----|
|   | 1.1  | Block     | diagram                              | 5  |
|   | 1.2  | Pin de    | escription                           | 5  |
| 2 | Мес  | hanical   | and electrical specifications        | 7  |
|   | 2.1  | Mecha     | anical characteristics               | 7  |
|   | 2.2  | Electri   | ical characteristics                 | 8  |
|   | 2.3  | Comm      | nunication interface characteristics | 9  |
|   |      | 2.3.1     | SPI - serial peripheral interface    | 9  |
|   |      | 2.3.2     | I2C - Inter IC Control Interface     | 10 |
|   | 2.4  | Absolu    | ute maximum ratings                  | 11 |
|   | 2.5  | Termir    | nology                               | 12 |
|   |      | 2.5.1     | Sensitivity                          | 12 |
|   |      | 2.5.2     | Zero-g level                         |    |
|   |      | 2.5.3     | Click and double click recognition   | 12 |
| 3 | Fund | ctionalit | ty                                   | 13 |
|   | 3.1  | Sensir    | ng element                           | 13 |
|   | 3.2  | IC inte   | erface                               | 13 |
|   | 3.3  | Factor    | ry calibration                       | 13 |
| 4 | Арр  | lication  | hints                                | 14 |
|   | 4.1  | Solder    | ring information                     | 14 |
| 5 | Digi | tal inter | faces                                | 15 |
|   | 5.1  | I2C se    | erial interface                      | 15 |
|   |      | 5.1.1     | I2C operation                        | 16 |
|   | 5.2  | SPI bu    | us interface                         | 17 |
|   |      | 5.2.1     | SPI read                             | 19 |
|   |      | 5.2.2     | SPI write                            | 19 |
|   |      | 5.2.3     | SPI read in 3-wires mode             | 20 |
| 6 | Reai | ister ma  | apping                               | 21 |

| 7 | Regis | ster description                          |
|---|-------|-------------------------------------------|
|   | 7.1   | CTRL_REG1 (20h)                           |
|   | 7.2   | CTRL_REG2 (21h)                           |
|   | 7.3   | CTRL_REG3 [interrupt CTRL register] (22h) |
|   | 7.4   | HP_FILTER_RESET (23h)                     |
|   | 7.5   | STATUS_REG (27h)                          |
|   | 7.6   | OUT_X (29h) 26                            |
|   | 7.7   | OUT_Y (2Bh) 26                            |
|   | 7.8   | OUT_Z (2Dh) 27                            |
|   | 7.9   | FF_WU_CFG_1 (30h)                         |
|   | 7.10  | FF_WU_SRC_1 (31h)                         |
|   | 7.11  | FF_WU_THS_1 (32h)                         |
|   | 7.12  | FF_WU_DURATION_1 (33h)                    |
|   | 7.13  | FF_WU_CFG_2 (34h)                         |
|   | 7.14  | FF_WU_SRC_2 (35h)                         |
|   | 7.15  | FF_WU_THS_2 (36h)                         |
|   | 7.16  | FF_WU_DURATION_2 (37h)                    |
|   | 7.17  | CLICK_CFG (38h) 32                        |
|   | 7.18  | CLICK_SRC (39h) 33                        |
|   | 7.19  | CLICK_THSY_X (3Bh)                        |
|   | 7.20  | CLICK_THSZ (3Ch)                          |
|   | 7.21  | CLICK_TimeLimit (3Dh)                     |
|   | 7.22  | CLICK_Latency (3Eh)                       |
|   | 7.23  | CLICK_Window (3Fh)                        |
| 8 | Packa | age information                           |
| 9 | Revis | ion history                               |

List of tables LIS35DE

# List of tables

| Table 1.  | Device summary                                                                | 1    |
|-----------|-------------------------------------------------------------------------------|------|
| Table 2.  | Pin description                                                               | 7    |
| Table 3.  | Mechanical characteristics @ Vdd=2.5 V                                        | 8    |
| Table 4.  | Electrical characteristics @ Vdd=2.5 V                                        | 9    |
| Table 5.  | SPI slave timing values                                                       | . 10 |
| Table 6.  | I2C slave timing values                                                       | . 11 |
| Table 7.  | Absolute maximum ratings                                                      | . 12 |
| Table 8.  | Serial interface pin description                                              | . 16 |
| Table 9.  | Serial interface pin description                                              |      |
| Table 10. | SAD+Read/Write patterns                                                       |      |
| Table 11. | Transfer when Master is writing one byte to slave                             |      |
| Table 12. | Transfer when Master is writing multiple bytes to slave                       |      |
| Table 13. | Transfer when Master is receiving (reading) one byte of data from slave       |      |
| Table 14. | Transfer when Master is receiving (reading) multiple bytes of data from slave |      |
| Table 15. | Transfer when Master is receiving (reading) multiple bytes of data from slave |      |
| Table 16. | Register address map                                                          |      |
| Table 18. | CTRL_REG1 (20h) register description                                          | . 24 |
| Table 19. | CTRL_REG2 (21h) register                                                      | . 25 |
| Table 20. | CTRL_REG2 (21h) register description                                          |      |
| Table 21. | High pass filter cut-off frequency configuration                              | . 25 |
| Table 22. | CTRL_REG3 [interrupt CTRL register] (22h) register                            |      |
| Table 23. | CTRL_REG3 [interrupt CTRL register] (22h) register description                |      |
| Table 24. | Data signal on Int pad control bits                                           |      |
| Table 25. | STATUS_REG (27h) register                                                     | . 27 |
| Table 26. | STATUS_REG (27h) register description                                         | . 27 |
| Table 27. | OUT_X (29h) register                                                          |      |
| Table 28. | OUT_Y (2Bh) register                                                          | . 27 |
| Table 29. | OUT_Z (2Dh) register                                                          | . 28 |
| Table 30. | FF_WU_CFG_1 (30h) register                                                    | . 28 |
| Table 31. | FF_WU_CFG_1 (30h) register description                                        | . 28 |
| Table 32. | FF_WU_SRC_1 (31h) register                                                    |      |
| Table 33. | FF_WU_SRC_1 (31h) register description                                        | . 29 |
| Table 34. | FF_WU_THS_1 (32h) register                                                    | . 29 |
| Table 35. | FF_WU_THS_1 (32h) register description                                        | . 29 |
| Table 36. | FF_WU_DURATION_1 (33h) register                                               | . 30 |
| Table 37. | FF_WU_DURATION_1 (33h) register description                                   | . 30 |
| Table 38. | FF_WU_CFG_2 (34h) register                                                    |      |
| Table 39. | FF_WU_CFG_2 (34h) register description                                        | . 30 |
| Table 40. | FF_WU_SRC_2 (35h) register                                                    |      |
| Table 41. | FF_WU_SRC_2 (35h) register description                                        | . 31 |
| Table 42. | FF_WU_THS_2 (36h) register                                                    | . 31 |
| Table 43. | FF_WU_THS_2 (36h) register description                                        | . 31 |
| Table 44. | FF_WU_DURATION_2 (37h) register                                               |      |
| Table 45. | FF_WU_DURATION_2 (37h) register description                                   |      |
| Table 46. | CLICK_CFG (38h) register                                                      | . 33 |
| Table 47. | CLICK_CFG (38h) register description                                          | . 33 |
| Table 48. | Click interrupt configurations                                                |      |
| Table 49. | CLICK SRC (39h) register                                                      |      |

**47/** 

| IS35DE | List of tables |
|--------|----------------|
| 1333DE | LISI UI IADIE: |

| Table 50. | CLICK_SRC (39h) register description    | 34 |
|-----------|-----------------------------------------|----|
| Table 51. | CLICK_THSY_X (3Bh) register             | 34 |
|           | CLICK_THSY_X (3Bh) register description |    |
|           | CLICK_THSZ (3Ch) register               |    |
|           |                                         |    |
|           | CLICK_TimeLimit (3Dh) register          |    |
| Table 56. | CLICK_Latency (3Eh) register            |    |
| Table 57. | CLICK_Window (3Fh) register             |    |
|           | Document revision history               |    |
|           |                                         |    |

List of figures LIS35DE

# **List of figures**

| Figure 1.  | Block diagram                                       | 7    |
|------------|-----------------------------------------------------|------|
| Figure 2.  | Pin connection                                      | 7    |
| Figure 3.  | SPI slave timing diagram                            | . 11 |
| Figure 4.  | I2C Slave timing diagram                            | . 12 |
| Figure 5.  | LIS35DE electrical connection                       |      |
| Figure 6.  | Read and write protocol                             | . 20 |
| Figure 7.  | SPI read protocol                                   | . 21 |
| Figure 8.  | Multiple bytes SPI Read protocol (2 bytes example)  | . 21 |
| Figure 9.  | SPI write protocol                                  |      |
| Figure 10. | Multiple bytes SPI Write protocol (2 bytes example) | . 22 |
| Figure 11. | SPI read protocol in 3-wires mode                   |      |
| Figure 12  | I GA14: mechanical data and nackage dimensions      |      |

# 1 Block diagram and pin description

### 1.1 Block diagram

Figure 1. Block diagram



### 1.2 Pin description

Figure 2. Pin connection



Table 2. Pin description

| Pin# | Name     | Function                                                                                  |
|------|----------|-------------------------------------------------------------------------------------------|
| 1    | Vdd_IO   | Power supply for I/O pins                                                                 |
| 2    | GND      | 0V supply                                                                                 |
| 3    | Reserved | Connect to Vdd                                                                            |
| 4    | GND      | 0V supply                                                                                 |
| 5    | GND      | 0V supply                                                                                 |
| 6    | Vdd      | Power supply                                                                              |
| 7    | CS       | SPI enable I <sup>2</sup> C/SPI mode selection (1: I <sup>2</sup> C mode; 0: SPI enabled) |
| 8    | INT 1    | Inertial interrupt 1                                                                      |
| 9    | INT 2    | Inertial interrupt 2                                                                      |
| 10   | GND      | 0V supply                                                                                 |
| 11   | Reserved | Connect to Gnd                                                                            |
| 12   | SDO      | SPI serial data output I <sup>2</sup> C less significant bit of the device address        |
|      | SDA      | I <sup>2</sup> C serial data (SDA)                                                        |
| 13   | SDI      | SPI serial data input (SDI)                                                               |
|      | SDO      | 3-wire interface serial data output (SDO)                                                 |
| 14   | SCL      | I <sup>2</sup> C serial clock (SCL)                                                       |
| 14   | SPC      | SPI serial port clock (SPC)                                                               |

# 2 Mechanical and electrical specifications

#### 2.1 Mechanical characteristics

T = 25°C unless otherwise noted

Table 3. Mechanical characteristics @ Vdd=2.5 V<sup>(1)</sup>

| Symbol | Parameter                          | Test conditions                | Min. | Typ. <sup>(2)</sup> | Max. | Unit     |
|--------|------------------------------------|--------------------------------|------|---------------------|------|----------|
| FS     | Management                         | FS bit set to 0 <sup>(3)</sup> | ±2.0 | ±2.3                |      | _        |
| F3     | Measurement range                  | FS bit set to 1                |      | ±9.2                |      | g        |
| Dres   | Device resolution                  | FS bit set to 0                |      | 72                  |      | mg       |
| So     | Concitivity                        | FS bit set to 0                | 15   | 18                  | 21   | mg/digit |
| 30     | Sensitivity                        | FS bit set to 1                | 61   | 72                  | 83   |          |
| TCSO   | Sensitivity change vs temperature  | FS bit set to 0                |      | ±0.01               |      | %/°C     |
| TyOff  | Typical zero-g level offset        | FS bit set to 0                |      | ±60                 |      | mg       |
| TyOn   | accuracy <sup>(4)</sup>            | FS bit set to 1                |      | ±80                 |      | mg       |
| TCOff  | Zero-g level change vs temperature | Max delta from 25°C            |      | ±0.5                |      | mg/°C    |
| BW     | System bandwidth <sup>(5)</sup>    |                                |      | ODR/2               |      | Hz       |
| Тор    | Operating temperature range        |                                | -40  |                     | +85  | °C       |
| Wh     | Product weight                     |                                |      | 20                  |      | mgram    |

<sup>1.</sup> The product is factory calibrated at 2.5 V. The device can be used from 2.16 V to 3.6 V.

5. ODR is output data rate. Refer to *Table 4* for specifications.

<sup>2.</sup> Typical specifications are not guaranteed.

<sup>3.</sup> Verified by wafer level test and measurement of initial offset and sensitivity.

<sup>4.</sup> Typical zero-g level offset value after MSL3 preconditioning.

#### 2.2 Electrical characteristics

T = 25°C unless otherwise noted

Table 4. Electrical characteristics @ Vdd=2.5 V (1)

| Symbol | Parameter                              | Test conditions      | Min.           | Typ. <sup>(2)</sup> | Max.           | Unit |
|--------|----------------------------------------|----------------------|----------------|---------------------|----------------|------|
| Vdd    | Supply voltage                         |                      | 2.16           | 2.5                 | 3.6            | ٧    |
| Vdd_IO | I/O pins supply voltage <sup>(3)</sup> |                      | 1.71           |                     | Vdd+0.1        | ٧    |
| ldd    | Supply current                         | T = 25°C, ODR=100 Hz |                | 0.3                 | 0.45           | mA   |
| IddPdn | Current consumption in power-down mode | T = 25°C             |                | 1                   | 5              | μΑ   |
| VIH    | Digital high level input voltage       |                      | 0.8*Vdd<br>_IO |                     |                | V    |
| VIL    | Digital low level input voltage        |                      |                |                     | 0.2*Vdd<br>_IO | V    |
| VOH    | High level output voltage              |                      | 0.9*Vdd<br>_IO |                     |                | V    |
| VOL    | Low level output voltage               |                      |                |                     | 0.1*Vdd<br>_IO | V    |
| ODR    | Output data rate                       | DR=0                 |                | 100                 |                | Hz   |
| ODA    |                                        | DR=1                 |                | 400                 |                |      |
| BW     | System bandwidth <sup>(4)</sup>        |                      |                | ODR/2               |                | Hz   |
| Ton    | Turn-on time <sup>(5)</sup>            |                      |                | 3/ODR               |                | S    |
| Тор    | Operating temperature range            |                      | -40            |                     | +85            | °C   |

<sup>1.</sup> The product is factory calibrated at 2.5 V. The device can be used from 2.16 V to 3.6 V.

10/39 Doc ID 15594 Rev 1

<sup>2.</sup> Typical specification are not guaranteed.

<sup>3.</sup> It is possible to remove Vdd maintaining Vdd\_IO without blocking the communication busses, in this condition the measurement chain is powered off.

<sup>4.</sup> Filter cut-off frequency.

<sup>5.</sup> Time to obtain valid data after exiting power-down mode.

#### 2.3 Communication interface characteristics

#### 2.3.1 SPI - serial peripheral interface

Subject to general operating conditions for Vdd and Top.

Table 5. SPI slave timing values

| Symbol   | Parameter               | Valu | Unit |      |
|----------|-------------------------|------|------|------|
|          |                         | Min. | Max. | Onit |
| tc(SPC)  | SPI clock cycle         | 100  |      | ns   |
| fc(SPC)  | SPI clock frequency     |      | 10   | MHz  |
| tsu(CS)  | CS setup time           | 5    |      |      |
| th(CS)   | CS hold time            | 8    |      |      |
| tsu(SI)  | SDI input setup time    | 5    |      |      |
| th(SI)   | SDI input hold time     | 15   |      | ns   |
| tv(SO)   | SDO valid output time   |      | 50   |      |
| th(SO)   | SDO output hold time    | 6    |      |      |
| tdis(SO) | SDO output disable time |      | 50   |      |

<sup>1.</sup> Values are guaranteed at 10 MHz clock frequency for SPI with both 4 and 3 wires, based on characterization results, not tested in production

CS (3) (3) SPC (3) (3) t<sub>su(SI)</sub>  $t_{h(SI)} \\$ LSB IN MSB IN SDI (3) (3) MSB OUT LSB OUT SDO - (3) (3) •

Figure 3. SPI slave timing diagram (a)

5/

<sup>3.</sup> When no communication is on-going, data on CS, SPC, SDI and SDO are driven by internal pull-up resistors

a. Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both input and output port

### 2.3.2 I<sup>2</sup>C - Inter IC control interface

Subject to general operating conditions for Vdd and top.

Table 6. I<sup>2</sup>C slave timing values

| Symbol                                  | Parameter                                      | I <sup>2</sup> C standard mode <sup>(1)</sup> |      | I <sup>2</sup> C fast mode <sup>(1)</sup> |     | Unit |  |
|-----------------------------------------|------------------------------------------------|-----------------------------------------------|------|-------------------------------------------|-----|------|--|
| Symbol                                  | Parameter                                      | Min                                           | Max  | Min                                       | Max | Unit |  |
| f <sub>(SCL)</sub>                      | SCL clock frequency                            | 0                                             | 100  | 0                                         | 400 | KHz  |  |
| t <sub>w(SCLL)</sub>                    | SCL clock low time                             | 4.7                                           |      | 1.3                                       |     |      |  |
| t <sub>w(SCLH)</sub>                    | SCL clock high time                            | 4.0                                           |      | 0.6                                       |     | μs   |  |
| t <sub>su(SDA)</sub>                    | SDA setup time                                 | 250                                           |      | 100                                       |     | ns   |  |
| t <sub>h(SDA)</sub>                     | SDA data hold time                             | 0.01                                          | 3.45 | 0.01                                      | 0.9 | μs   |  |
| t <sub>r(SDA)</sub> t <sub>r(SCL)</sub> | SDA and SCL rise time                          |                                               | 1000 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup>     | 300 | 200  |  |
| t <sub>f(SDA)</sub> t <sub>f(SCL)</sub> | SDA and SCL fall time                          |                                               | 300  | 20 + 0.1C <sub>b</sub> <sup>(2)</sup>     | 300 | ns   |  |
| t <sub>h(ST)</sub>                      | START condition hold time                      | 4                                             |      | 0.6                                       |     |      |  |
| t <sub>su(SR)</sub>                     | Repeated START condition setup time            | 4.7                                           |      | 0.6                                       |     |      |  |
| t <sub>su(SP)</sub>                     | STOP condition setup time                      | 4                                             |      | 0.6                                       |     | μs   |  |
| t <sub>w(SP:SR)</sub>                   | Bus free time between STOP and START condition | 4.7                                           |      | 1.3                                       |     |      |  |

- 1. Data based on standard  $I^2C$  protocol requirement, not tested in production
- 2. Cb = total capacitance of one bus line, in pF

Figure 4. I<sup>2</sup>C Slave timing diagram (b)



b. Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both port

### 2.4 Absolute maximum ratings

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 7. Absolute maximum ratings

| Symbol           | Ratings                                                     | Maximum value       | Unit |
|------------------|-------------------------------------------------------------|---------------------|------|
| Vdd              | Supply voltage                                              | -0.3 to 6           | V    |
| Vdd_IO           | I/O pins supply voltage                                     | -0.3 to 6           | V    |
| Vin              | Input voltage on any control pin (CS, SCL/SPC, SDA/SDI/SDO) | -0.3 to Vdd_IO +0.3 | V    |
| ^                | Acceleration (any axis, newered Vdd-2 EV)                   | 3000g for 0.5 ms    |      |
| A <sub>POW</sub> | Acceleration (any axis, powered, Vdd=2.5V)                  | 10000g for 0.1 ms   |      |
| ^                | Acceleration (any axis, upperwored)                         | 3000g for 0.5 ms    |      |
| A <sub>UNP</sub> | Acceleration (any axis, unpowered)                          | 10000g for 0.1 ms   |      |
| T <sub>OP</sub>  | Operating temperature range                                 | -40 to +85          | °C   |
| T <sub>STG</sub> | Storage temperature range                                   | -40 to +125         | °C   |
|                  |                                                             | 4 (HBM)             | kV   |
| ESD              | Electrostatic discharge protection                          | 1.5 (CDM)           | kV   |
|                  |                                                             | 200 (MM)            | V    |

Note: Supply voltage on any pin should never exceed 6.0 V



This is a mechanical shock sensitive device, improper handling can cause permanent damages to the part



This is an ESD sensitive device, improper handling can cause permanent damages to the part

#### 2.5 Terminology

#### 2.5.1 Sensitivity

Sensitivity describes the gain of the sensor and can be determined e.g. by applying 1g acceleration to it. As the sensor can measure DC accelerations this can be done easily by pointing the axis of interest towards the center of the Earth, noting the output value, rotating the sensor by 180 degrees (point to the sky) and noting the output value again. By doing so,  $\pm 1g$  acceleration is applied to the sensor. Subtracting the larger output value from the smaller one and dividing the result by 2 leads to the actual sensitivity of the sensor. This value changes very little over temperature and also very little over time. The Sensitivity Tolerance describes the range of Sensitivities of a large population of sensor.

#### 2.5.2 Zero-g level

Zero-g level Offset (Off) describes the deviation of an actual output signal from the ideal output signal if there is no acceleration present. A sensor in a steady state on a horizontal surface will measure 0g in X axis and 0g in Y axis whereas the Z axis will measure 1g. The output is ideally in the middle of the dynamic range of the sensor (content of OUT registers 00h, data expressed as 2's complement number). A deviation from ideal value in this case is called Zero-g offset. Offset is to some extent a result of stress to a precise MEMS sensor and therefore the offset can slightly change after mounting the sensor onto a printed circuit board or exposing it to extensive mechanical stress. Offset changes little over temperature, see "Zero-g level change vs. temperature". The Zero-g level of an individual sensor is stable over lifetime. The Zero-g level tolerance describes the range of Zero-g levels of a population of sensors.

#### 2.5.3 Click and double click recognition

The click and double click recognition functions help to create man-machine interface with little software overload. The device can be configured to output an interrupt signal on dedicated pin when tapped in any direction.

If the sensor is exposed to a single input stimulus it generates an interrupt request on inertial interrupt pin (INT1 and/or INT2). A more advanced feature allows to generate and interrupt request when a "double click" with programmable time between the two events enabling a "mouse button like" use.

This function can be fully programmed by the user in terms of expected amplitude and timing of the stimuli.

LIS35DE Functionality

### 3 Functionality

The LIS35DE is a ultracompact, low-power, digital output 3-axis linear accelerometer packaged in a LGA package. The complete device includes a sensing element and an IC interface able to take the information from the sensing element and to provide a signal to the external world through an I<sup>2</sup>C/SPI serial interface.

#### 3.1 Sensing element

A proprietary process is used to create a surface micro-machined accelerometer. The technology allows to carry out suspended silicon structures which are attached to the substrate in a few points called anchors and are free to move in the direction of the sensed acceleration. To be compatible with the traditional packaging techniques a cap is placed on top of the sensing element to avoid blocking the moving parts during the moulding phase of the plastic encapsulation.

When an acceleration is applied to the sensor the proof mass displaces from its nominal position, causing an imbalance in the capacitive half-bridge. This imbalance is measured using charge integration in response to a voltage pulse applied to the sense capacitor.

At steady state the nominal value of the capacitors are few pF and when an acceleration is applied the maximum variation of the capacitive load is in fF range.

#### 3.2 IC interface

The complete measurement chain is composed by a low-noise capacitive amplifier which converts into an analog voltage the capacitive unbalancing of the MEMS sensor and by analog-to-digital converters.

The acceleration data may be accessed through an I<sup>2</sup>C/SPI interface thus making the device particularly suitable for direct interfacing with a microcontroller.

The LIS35DE features a Data-Ready signal (RDY) which indicates when a new set of measured acceleration data is available thus simplifying data synchronization in the digital system that uses the device.

The LIS35DE may also be configured to generate an inertial Wake-Up and Free-Fall interrupt signal accordingly to a programmed acceleration event along the enabled axes. Both Free-Fall and Wake-Up can be available simultaneously on two different pins.

### 3.3 Factory calibration

The IC interface is factory calibrated for sensitivity (So) and Zero-g level (Off).

The trimming values are stored inside the device by a non volatile memory. Any time the device is turned on, the trimming parameters are downloaded into the registers to be used during the normal operation. This allows the user to use the device without further calibration.

Application hints LIS35DE

### 4 Application hints

Figure 5. LIS35DE electrical connection

The device core is supplied through Vdd line while the I/O pads are supplied through Vdd\_IO line. Power supply decoupling capacitors (100 nF ceramic, 10 µF AI) should be placed as near as possible to the pin 6 of the device (common design practice).

All the voltage and ground supplies must be present at the same time to have proper behavior of the IC (refer to *Figure 5*). It is possible to remove Vdd maintaining Vdd\_IO without blocking the communication busses, in this condition the measurement chain is powered off.

The functionality of the device and the measured acceleration data is selectable and accessible through the  $I^2C/SPI$  interface. When using the  $I^2C$ , CS must be tied high.

The functions, the threshold and the timing of the two interrupt pins (INT 1 and INT 2) can be completely programmed by the user though the  $I^2C/SPI$  interface.

### 4.1 Soldering information

The LGA package is compliant with the ECOPACK®, RoHS and "Green" standard. It is qualified for soldering heat resistance according to JEDEC J-STD-020C.

Leave "Pin 1 Indicator" unconnected during soldering.

Land pattern and soldering recommendation are available at www.st.com.

LIS35DE Digital interfaces

# 5 Digital interfaces

The registers embedded inside the LIS35DE may be accessed through both the I<sup>2</sup>C and SPI serial interfaces. The latter may be SW configured to operate either in 3-wire or 4-wire interface mode.

The serial interfaces are mapped onto the same pads. To select/exploit the I<sup>2</sup>C interface, CS line must be tied high (i.e connected to Vdd\_IO).

| Table 8. | Serial interface pin description |
|----------|----------------------------------|
|----------|----------------------------------|

| PIN Name    | PIN description                                                                                          |
|-------------|----------------------------------------------------------------------------------------------------------|
| CS          | SPI enable I <sup>2</sup> C/SPI mode selection (1: I <sup>2</sup> C mode; 0: SPI enabled)                |
| SCL/SPC     | I <sup>2</sup> C serial clock (SCL)<br>SPI Serial port clock (SPC)                                       |
| SDA/SDI/SDO | I <sup>2</sup> C serial data (SDA) SPI serial data input (SDI) 3-wire interface serial data output (SDO) |
| SDO         | SPI serial data output (SDO)                                                                             |

### 5.1 I<sup>2</sup>C serial interface

The LIS35DE I<sup>2</sup>C is a bus slave. The I<sup>2</sup>C is employed to write the data into the registers whose content can also be read back.

The relevant I<sup>2</sup>C terminology is given in the table below.

Table 9. Serial interface pin description

| Term        | Description                                                                              |
|-------------|------------------------------------------------------------------------------------------|
| Transmitter | The device which sends data to the bus                                                   |
| Receiver    | The device which receives data from the bus                                              |
| Master      | The device which initiates a transfer, generates clock signals and terminates a transfer |
| Slave       | The device addressed by the master                                                       |

There are two signals associated with the I<sup>2</sup>C bus: the Serial Clock Line (SCL) and the Serial DAta line (SDA). The latter is a bidirectional line used for sending and receiving the data to/from the interface. Both the lines are connected to Vdd\_IO through a pull-up resistor embedded inside the LIS35DE. When the bus is free both the lines are high.

The I<sup>2</sup>C interface is compliant with fast mode (400 kHz) I<sup>2</sup>C standards as well as the normal mode.

Digital interfaces LIS35DE

#### 5.1.1 I<sup>2</sup>C operation

The transaction on the bus is started through a START (ST) signal. A START condition is defined as a HIGH to LOW transition on the data line while the SCL line is held HIGH. After this has been transmitted by the Master, the bus is considered busy. The next byte of data transmitted after the start condition contains the address of the slave in the first 7 bits and the eighth bit tells whether the Master is receiving data from the slave or transmitting data to the slave. When an address is sent, each device in the system compares the first seven bits after a start condition with its address. If they match, the device considers itself addressed by the Master.

The Slave ADdress (SAD) associated to the LIS35DE is 001110xb. **SDO** pad can be used to modify less significant bit of the device address. If SDO pad is connected to voltage supply LSb is '1' (address 0011101b) else if SDO pad is connected to ground LSb value is '0' (address 0011100b). This solution permits to connect and address two different accelerometer to the same I<sup>2</sup>C lines.

Data transfer with acknowledge is mandatory. The transmitter must release the SDA line during the acknowledge pulse. The receiver must then pull the data line LOW so that it remains stable low during the HIGH period of the acknowledge clock pulse. A receiver which has been addressed is obliged to generate an acknowledge after each byte of data has been received.

The I<sup>2</sup>C embedded inside the LIS35DE behaves like a slave device and the following protocol must be adhered to. After the start condition (ST) a salve address is sent, once a slave acknowledge (SAK) has been returned, a 8-bit sub-address is transmitted: the 7 LSb represent the actual register address while the MSB enables address auto increment. If the MSb of the SUB field is 1, the SUB (register address) is automatically incremented to allow multiple data read/write.

The slave address is completed with a Read/Write bit. If the bit is '1' (Read), a repeated START (SR) condition must be issued after the two sub-address bytes; if the bit is '0' (Write) the Master will transmits to the slave with direction unchanged. *Table 10* explains how the SAD+Read/Write bit pattern is composed, listing all the possible configurations.

| Table 10. | SAD+Read/Write | patterns |
|-----------|----------------|----------|
|-----------|----------------|----------|

| Command | SAD[6:1] | SAD[0] = SDO | R/W | SAD+R/W        |
|---------|----------|--------------|-----|----------------|
| Read    | 001110   | 0            | 1   | 00111001 (39h) |
| Write   | 001110   | 0            | 0   | 00111000 (38h) |
| Read    | 001110   | 1            | 1   | 00111011 (3Bh) |
| Write   | 001110   | 1            | 0   | 00111010 (3Ah) |

Table 11. Transfer when Master is writing one byte to slave

| Master | ST | SAD + W |     | SUB |     | DATA |     | SP |
|--------|----|---------|-----|-----|-----|------|-----|----|
| Slave  |    |         | SAK |     | SAK |      | SAK |    |

LIS35DE Digital interfaces

Table 12. Transfer when Master is writing multiple bytes to slave

| Maste | ST | SAD + W |     | SUB |     | DATA |     | DATA |     | SP |
|-------|----|---------|-----|-----|-----|------|-----|------|-----|----|
| Slave |    |         | SAK |     | SAK |      | SAK |      | SAK |    |

Table 13. Transfer when Master is receiving (reading) one byte of data from slave

|   | Master | ST | SAD + W |     | SUB |     | SR | SAD + R |     |      | NMAK | SP |
|---|--------|----|---------|-----|-----|-----|----|---------|-----|------|------|----|
| F | Slave  |    |         | SAK |     | SAK |    |         | SAK | DATA |      |    |

Table 14. Transfer when Master is receiving (reading) multiple bytes of data from slave

| Master | ST | SAD + W |     | SUB |     | SR | SAD + R |     |      | MAK |
|--------|----|---------|-----|-----|-----|----|---------|-----|------|-----|
| Slave  |    |         | SAK |     | SAK |    |         | SAK | DATA |     |

Table 15. Transfer when Master is receiving (reading) multiple bytes of data from slave

| Master |      | MAK |      | NMAK | SP |
|--------|------|-----|------|------|----|
| Slave  | DATA |     | DATA |      |    |

Data are transmitted in byte format (DATA). Each data transfer contains 8 bits. The number of bytes transferred per transfer is unlimited. Data is transferred with the Most Significant bit (MSb) first. If a receiver can't receive another complete byte of data until it has performed some other function, it can hold the clock line, SCL LOW to force the transmitter into a wait state. Data transfer only continues when the receiver is ready for another byte and releases the data line. If a slave receiver doesn't acknowledge the slave address (i.e. it is not able to receive because it is performing some real time function) the data line must be left HIGH by the slave. The Master can then abort the transfer. A LOW to HIGH transition on the SDA line while the SCL line is HIGH is defined as a STOP condition. Each data transfer must be terminated by the generation of a STOP (SP) condition.

In order to read multiple bytes, it is necessary to assert the most significant bit of the sub-address field. In other words, SUB(7) must be equal to 1 while SUB(6-0) represents the address of first register to read.

In the presented communication format MAK is Master Acknowledge and NMAK is No Master Acknowledge.

#### 5.2 SPI bus interface

The LIS35DE SPI is a bus slave. The SPI allows to write and read the registers of the device.

The Serial Interface interacts with the outside world with 4 wires: CS, SPC, SDI and SDO.

Digital interfaces LIS35DE

Figure 6. Read and write protocol

**CS** is the Serial Port Enable and it is controlled by the SPI master. It goes low at the start of the transmission and goes back high at the end. **SPC** is the Serial Port Clock and it is controlled by the SPI master. It is stopped high when **CS** is high (no transmission). **SDI** and **SDO** are respectively the Serial Port Data Input and Output. Those lines are driven at the falling edge of **SPC** and should be captured at the rising edge of **SPC**.

Both the Read Register and Write Register commands are completed in 16 clock pulses or in multiple of 8 in case of multiple byte read/write. Bit duration is the time between two falling edges of **SPC**. The first bit (bit 0) starts at the first falling edge of **SPC** after the falling edge of **CS** while the last bit (bit 15, bit 23, ...) starts at the last falling edge of SPC just before the rising edge of **CS**.

**bit 0**: RW bit. When 0, the data DI(7:0) is written into the device. When 1, the data DO(7:0) from the device is read. In latter case, the chip will drives **SDO** at the start of bit 8.

**bit 1**: MS bit. When 0, the address will remains unchanged in multiple read/write commands. When 1, the address is auto incremented in multiple read/write commands.

bit 2-7: address AD(5:0). This is the address field of the indexed register.

bit 8-15: data DI(7:0) (write mode). This is the data that is written into the device (MSb first).

**bit 8-15**: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

In multiple read/write commands further blocks of 8 clock periods will be added. When  $\overline{\text{MS}}$  bit is 0 the address used to read/write data remains the same for every block. When  $\overline{\text{MS}}$  bit is 1 the address used to read/write data is incremented at every block.

The function and the behavior of SDI and SDO remain unchanged.

LIS35DE Digital interfaces

#### **5.2.1** SPI read

Figure 7. SPI read protocol



The SPI read command is performed with 16 clock pulses. Multiple byte read command is performed adding blocks of 8 clock pulses at the previous one.

bit 0: READ bit. The value is 1.

**bit 1**:  $\overline{MS}$  bit. When 0 do not increment address, when 1 increment address in multiple reading.

bit 2-7: address AD(5:0). This is the address field of the indexed register.

*bit 8-15*: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

bit 16-...: data DO(...-8). Further data in multiple byte reading.

Figure 8. Multiple bytes SPI Read protocol (2 bytes example)



#### 5.2.2 SPI write

Figure 9. SPI write protocol



Digital interfaces LIS35DE

The SPI write command is performed with 16 clock pulses. Multiple byte write command is performed adding blocks of 8 clock pulses at the previous one.

bit 0: WRITE bit. The value is 0.

bit 1: MS bit. When 0 do not increment address, when 1 increment address in multiple writing.

bit 2 -7: address AD(5:0). This is the address field of the indexed register.

**bit 8-15**: data DI(7:0) (write mode). This is the data that will be written inside the device (MSb first).

bit 16-...: data DI(...-8). Further data in multiple byte writing.

Figure 10. Multiple bytes SPI Write protocol (2 bytes example)



#### 5.2.3 SPI read in 3-wires mode

3-wires mode is entered by setting to 1 bit SIM (SPI serial interface mode selection) in CTRL\_REG2.

Figure 11. SPI read protocol in 3-wires mode



The SPI read command is performed with 16 clock pulses:

bit 0: READ bit. The value is 1.

bit 1: MS bit. When 0 do not increment address, when 1 increment address in multiple reading.

bit 2-7: address AD(5:0). This is the address field of the indexed register.

**bit 8-15**: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

Multiple read command is also available in 3-wires mode.

LIS35DE Register mapping

# 6 Register mapping

The table given below provides a listing of the 8 bit registers embedded in the device and the related address:

Table 16. Register address map

| Nome                     | Tuna | Registe | r address | Default  | Commont        |
|--------------------------|------|---------|-----------|----------|----------------|
| Name                     | Туре | Hex     | Binary    | Default  | Comment        |
| Reserved (do not modify) |      | 00-1F   |           |          | Reserved       |
| Ctrl_Reg1                | rw   | 20      | 010 0000  | 00000111 |                |
| Ctrl_Reg2                | rw   | 21      | 010 0001  | 00000000 |                |
| Ctrl_Reg3                | rw   | 22      | 010 0010  | 00000000 |                |
| HP_filter_reset          | r    | 23      | 010 0011  | dummy    | Dummy register |
| Reserved (do not modify) |      | 24-26   |           |          | Reserved       |
| Status_Reg               | r    | 27      | 010 0111  | 00000000 |                |
|                          | r    | 28      | 010 1000  |          | Not used       |
| OutX                     | r    | 29      | 010 1001  | output   |                |
|                          | r    | 2A      | 010 1010  |          | Not used       |
| OutY                     | r    | 2B      | 010 1011  | output   |                |
|                          | r    | 2C      | 010 1100  |          | Not used       |
| OutZ                     | r    | 2D      | 010 1101  | output   |                |
| Reserved (do not modify) |      | 2E-2F   |           |          | Reserved       |
| FF_WU_CFG_1              | rw   | 30      | 011 0000  | 00000000 |                |
| FF_WU_SRC_1(ack1)        | r    | 31      | 011 0001  | 00000000 |                |
| FF_WU_THS_1              | rw   | 32      | 011 0010  | 00000100 |                |
| FF_WU_DURATION_1         | rw   | 33      | 011 0011  | 00000000 |                |
| FF_WU_CFG_2              | rw   | 34      | 011 0100  | 00000000 |                |
| FF_WU_SRC_2 (ack2)       | r    | 35      | 011 0101  | 00000000 |                |
| FF_WU_THS_2              | rw   | 36      | 011 0110  | 00000000 |                |
| FF_WU_DURATION_2         | rw   | 37      | 011 0111  | 00000000 |                |
| CLICK_CFG                | rw   | 38      | 011 1000  | 00000000 |                |
| CLICK_SRC (ack)          | r    | 39      | 011 1001  | 00000000 |                |
|                          |      | 3A      |           |          | Not used       |
| CLICK_THSY_X             | rw   | 3B      | 011 1011  | 00000000 |                |
| CLICK_THSZ               | rw   | 3C      | 011 1100  | 00000000 |                |
| CLICK_TimeLimit          | rw   | 3D      | 011 1101  | 00000000 |                |

Register mapping LIS35DE

Table 16. Register address map (continued)

| Name          | Туре | Register address |          | Default  | Comment |
|---------------|------|------------------|----------|----------|---------|
| Name          |      | Hex              | Binary   | Delault  | Comment |
| CLICK_Latency | rw   | 3E               | 011 1110 | 00000000 |         |
| CLICK_Window  | rw   | 3F               | 011 1111 | 00000000 |         |

Registers marked as *Reserved* must not be changed. The writing to those registers may cause permanent damages to the device.

The content of the registers that are loaded at boot should not be changed. They contain the factory calibration values. Their content is automatically restored when the device is powered-up.

### 7 Register description

The device contains a set of registers which are used to control its behavior and to retrieve acceleration data. The registers address, made of 7 bits, is used to identify them and to write the data through serial interface.

#### 7.1 CTRL\_REG1 (20h)

Table 17. CTRL\_REG1 (20h) register

| DR | PD | FS | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | Zen | Yen | Xen |
|----|----|----|------------------|------------------|-----|-----|-----|

<sup>1.</sup> CTRL\_REG1[4:3] value is loaded at boot, '0' value must not be changed.

Table 18. CTRL\_REG1 (20h) register description

| DR  | Data rate selection. Default value: 0<br>(0: 100 Hz output data rate; 1: 400 Hz output data rate) |  |
|-----|---------------------------------------------------------------------------------------------------|--|
| PD  | Power Down Control. Default value: 0 (0: power down mode; 1: active mode)                         |  |
| FS  | Full Scale selection. Default value: 0 (refer to <i>Table 2</i> for typical full scale value)     |  |
| Zen | Z axis enable. Default value: 1<br>(0: Z axis disabled; 1: Z axis enabled)                        |  |
| Yen | Y axis enable. Default value: 1<br>(0: Y axis disabled; 1: Y axis enabled)                        |  |
| Xen | X axis enable. Default value: 1<br>(0: X axis disabled; 1: X axis enabled)                        |  |

**DR** bit allows to select the data rate at which acceleration samples are produced. The default value is 0 which corresponds to a data-rate of 100Hz. By changing the content of DR to "1" the selected data-rate will be set equal to 400Hz.

**PD** bit allows to turn on the turn the device out of power-down mode. The device is in power-down mode when PD = "0" (default value after boot). The device is in normal mode when PD is set to 1.

**Zen** bit enables the generation of Data Ready signal for Z-axis measurement channel when set to 1. The default value is 1.

**Yen** bit enables the generation of Data Ready signal for Y-axis measurement channel when set to 1. The default value is 1.

**Xen** bit enables the generation of Data Ready signal for X-axis measurement channel when set to 1. The default value is 1.