Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # LNBH25S # LNB supply and control IC with step-up and I2C interface Datasheet - production data ### **Features** - Complete interface between LNB and I<sup>2</sup>C bus - Built-in DC-DC converter for single 12 V supply operation and high efficiency (typ. 93% @ 0.5 A) - Selectable output current limit by external resistor - Compliant with main satellite receiver output voltage specifications (15 programmable levels) - Accurate built-in 22 kHz tone generator suits widely accepted standards - 22 kHz tone waveform integrity guaranteed at no-load condition - Low drop post regulator and high efficiency step-up PWM with integrated power NMOS allowing low power losses - LPM function (low power mode) to reduce dissipation - Overload and overtemperature internal protections with I<sup>2</sup>C diagnostic bits - LNB short-circuit dynamic protection - +/- 4 kV ESD tolerant on output power pins ### **Applications** - STB satellite receivers - TV satellite receivers - PC card satellite receivers ### **Description** Intended for analog and digital satellite receivers/Sat-TV and Sat-PC cards, the LNBH25S is a monolithic voltage regulator and interface IC, assembled in QFN24L (4x4 mm) specifically designed to provide 13/18 V power supply and 22 kHz tone signaling to the LNB down-converter in the antenna dish or to the multi-switch box. In this application field, it offers a complete solution with extremely low component count and low power dissipation together with a simple design and I<sup>2</sup>C standard interface. Table 1: Device summary | Order code | Package | Packing | |------------|--------------|---------------| | LNBH25SPQR | QFN24L (4x4) | Tape and reel | Contents LNBH25S # **Contents** | 1 | Block di | agram | 6 | |---|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 2 | Applicat | ion information | 7 | | | 2.1 | DiSEqC data encoding (DSQIN pin) | | | | 2.2 | Data encoding by external 22 kHz tone TTL signal | 7 | | | 2.3<br>DSQIN | Data encoding by external DiSEqC envelope control through the | ) | | | 2.4 | LPM (low power mode) | 8 | | | 2.5 | DiSEqC 2.0 implementation | 8 | | | 2.6 | Output current limit selection | 9 | | | 2.7 | Output voltage selection | 9 | | | 2.8 | Diagnostic and protection functions | 9 | | | 2.9 | Surge protections and TVS diodes | 9 | | | 2.10 | FLT (fault flag) | 10 | | | 2.11 | VMON (output voltage diagnostic) | 10 | | | 2.12 | TMON (22 kHz tone diagnostic) | 10 | | | 2.13 | TDET (22 kHz tone detection) | 10 | | | 2.14 | IMON (minimum output current diagnostic) | 10 | | | 2.15 | PDO (overcurrent detection on output pull-down stage) | 11 | | | 2.16 | Power-on I <sup>2</sup> C interface reset and undervoltage lockout | 11 | | | 2.17 | PNG (input voltage minimum detection) | 11 | | | 2.18 | ISW (inductor switching current limit) | 11 | | | 2.19 | COMP (boost capacitors and inductor) | 11 | | | 2.20 | OLF (overcurrent and short-circuit protection and diagnostic) | 12 | | | 2.21 | OTF (thermal protection and diagnostic) | 12 | | 3 | Pin conf | iguration | 13 | | 4 | Maximui | m ratings | 15 | | 5 | | application circuits | | | 6 | | nterface | | | • | 6.1 | Data validity | | | | 6.2 | Start and stop condition | | | | 6.3 | Byte format | | | | 6.4 | Acknowledge | | | | 0.1 | , is a second dispersion of the second secon | 10 | | LNB | 1255 | | Contents | |-----|------------------------|-------------------------------------|----------| | | 6.5 | Transmission without acknowledge | 19 | | 7 | I <sup>2</sup> C inter | rface protocol | 21 | | | 7.1 | Write mode transmission | 21 | | | 7.2 | Read mode transmission | 21 | | | 7.3 | Data registers | 23 | | | 7.4 | Status registers | 26 | | 8 | Electric | al characteristics | 28 | | 9 | Package | e information | 33 | | | 9.1 | QFN24L (4x4 mm) package information | 34 | | 10 | Revisio | n history | 36 | | | | | | List of tables LNBH25S # List of tables | Table 1: Device summary | | |-----------------------------------------------------------------------------------|----| | Table 1: Device summary | 13 | | Table 3: Absolute maximum ratings | 15 | | Table 4: Thermal data | 15 | | Table 5: DiSEqC 1.x bill of material | 16 | | Table 6: DiSEqC 2.x bill of material | 18 | | Table 7: Data 1 (read/write register. Register address = 0X2) | 23 | | Table 8: Data 2 (read/write register. Register address = 0X3) | 23 | | Table 9: Data 3 (read/write register. Register address = 0X4) | 24 | | Table 10: Data 4 (read/write register. Register address = 0X5) | | | Table 11: Status 1 (read register. Register address = 0X0) | 26 | | Table 12: Status 2 (read register. Register address = 0X1) | 27 | | Table 13: Electrical characteristics | 28 | | Table 14: Output voltage selection table (data1 register, write mode) | 30 | | Table 15: I <sup>2</sup> C electrical characteristics | 30 | | Table 16: Address pin characteristics | 31 | | Table 17: Output voltage diagnostic (VMON bit, status 1 register) characteristics | 31 | | Table 18: Output current diagnostic (IMON bit, status 2 register) characteristics | 31 | | Table 19: 22 kHz tone diagnostic (TMON bit, status 2 register) characteristics | 32 | | Table 20: QFN24L (4x4 mm) mechanical data | 35 | | Table 21: Document revision history | 36 | | | | LNBH25S List of figures # **List of figures** | Figure 1: Block diagram | 6 | |--------------------------------------------------------------------------------|----| | Figure 2: Tone enable and disable timing (using external waveform) | | | Figure 3: Tone enable and disable timing (using envelope signal) | 8 | | Figure 4: Surge protection circuit | | | Figure 5: Pin connection (top view) | 13 | | Figure 6: DiSEqC 1.x application circuit | 16 | | Figure 7: DiSEqC 2.x application circuit | | | Figure 8: Data validity on the I <sup>2</sup> C bus | 20 | | Figure 9: Timing diagram of I <sup>2</sup> C bus | 20 | | Figure 10: Acknowledge on the I2C bus | 20 | | Figure 11: Example of writing procedure starting with first data address 0X2 | 21 | | Figure 12: Example of reading procedure starting with first status address 0X0 | 22 | | Figure 13: QFN24L (4x4 mm) package outline | 34 | | Figure 14: QFN24L (4x4 mm) recommended footprint | 35 | Block diagram LNBH25S # 1 Block diagram Figure 1: Block diagram # 2 Application information This IC has a built-in DC-DC step-up converter that, from a single source (8 V to 16 V), generates voltages ( $V_{UP}$ ) which let the integrated LDO post-regulator (generating13 V/18 V LNB output voltages plus 22 kHz DiSEqC<sup>™</sup> tone) work with a minimum dissipated power of 0.5 W typ. @ 500 mA load (the LDO drop voltage is internally kept at $V_{UP}$ - $V_{OUT}$ = 1 V typ.). The LDO power dissipation can be reduced when 22 kHz tone output is disabled by setting the LPM bit to "1" see *Section 2.4: "LPM (low power mode)"*. The IC is also provided with an undervoltage lockout circuit that disables the whole circuit when the supplied $V_{CC}$ drops below a fixed threshold (4.7 V typ.). The step-up converter soft-start function reduces the inrush current during startup. SS time is internally fixed at 4 ms typ. to switch from 0 to 13 V and 6 ms typ. switch from 0 to 18 V. ### 2.1 DiSEqC data encoding (DSQIN pin) The internal 22 kHz tone generator is factory trimmed in accordance with DiSEqC standards, and can be active in 3 different ways: - 1. By an external 22 kHz source DiSEqC data connected to the DSQIN logic pin (TTL compatible). In this case I<sup>2</sup>C tone control bits have to be set: EXTM = TEN = 1. - 2. By an external DiSEqC data envelope source connected to the DSQIN logic pin. In this case I<sup>2</sup>C tone control bits must be set: EXTM = 0 and TEN = 1. - 3. Through TEN I<sup>2</sup>C bit if the 22 kHz presence is requested in continuous mode. In this case the DSQIN TTL pin must be pulled high and EXTM bit is set to "0". Each of the above solutions requires that during the 22 kHz tone activation and/or DiSEqC data transmission, the LPM bit has to be set to "0" see *Section 2.4: "LPM (low power mode)"*. ### 2.2 Data encoding by external 22 kHz tone TTL signal In order to improve design flexibility, an external tone signal can be input to the DSQIN pin by setting the EXTM bit to "1". The DSQIN is a logic input pin, which activates the 22 kHz tone to the VOUT pin, by using the LNBH25S integrated tone generator. The output tone waveforms are internally controlled by the LNBH25S tone generator in terms of rise/fall time and tone amplitude, while, the external 22 kHz signal on the DSQIN pin is used to define the frequency and the duty cycle of the output tone. A TTL compatible 22 kHz signal is required for the proper control of the DSQIN pin function. Before sending the TTL signal to the DSQIN pin, the EXTM and TEN bits have to be previously set to "1". As soon as the DSQIN internal circuit detects the 22 kHz TTL external signal code, the LNBH25S activates the 22 kHz tone on the $V_{\text{OUT}}$ output with about 1 $\mu$ s delay from TTL signal activation, and it stops with about 60 $\mu$ s delay after the 22 kHz TTL signal on DSQIN has expired, refer to Figure 2: "Tone enable and disable timing (using external waveform)". Figure 2: Tone enable and disable timing (using external waveform) # 2.3 Data encoding by external DiSEqC envelope control through the DSQIN pin If an external DiSEqC envelope source is available, the internal 22 kHz generator can be activated during the tone transmission by connecting the DiSEqC envelope source to the DSQIN pin. In this case the I²C tone control bits must be set: EXTM = 0 and TEN = 1. In this manner, the internal 22 kHz signal is superimposed to the $V_{\text{OUT}}$ DC voltage to generate the LNB output 22 kHz tone. During the period in which the DSQIN is kept high, the internal control circuit activates the 22 kHz tone output. The 22 kHz tone on the VOUT pin is active with about 6 µs delay from the DSQIN TTL signal rising edge, and it stops with a delay time in the range from 15 µs to 60 µs after the 22 kHz TTL signal on DSQIN has expired, refer to *Figure 3: "Tone enable and disable timing (using envelope signal)"*. Figure 3: Tone enable and disable timing (using envelope signal) # 2.4 LPM (low power mode) In order to reduce the total power loss, the LNBH25S is provided with the LPM I²C bit that can be activated (LPM=1) in applications where the 22 kHz tone can be disabled for long time periods. The LPM bit can be set to "1" when the DiSEqC data transmission is not requested (no 22 kHz tone output is present); the drop voltage across the integrated LDO regulator (Vup-Vout) is reduced to 0.6 V typ. and, consequently, the power loss inside the LNBH25S linear regulator is reduced as well. For example: at 500 mA load, LPM=1 allowing a minimum LDO dissipated power of 0.3 W typ. It is recommended to set the LPM bit to "0" before starting the 22 kHz DiSEqC data transmission; at this condition the drop voltage across the LDO is kept to 1 V typ. LPM=0 if the LPM function is not used. # 2.5 DiSEqC 2.0 implementation The built-in 22 kHz tone detector completes the fully bi-directional DiSEqC 2.0 interfacing. The input pin (DETIN) has to be AC coupled to the DiSEqC bus, and extracted PWK data is available on the DSQOUT pin. To comply with the bi-directional DiSEqC 2.0 bus hardware requirements, an output RL filter is needed. In order to avoid 22 kHz waveform 577 distortion during tone transmission, the LNBH25S is provided with the BPSW pin to be connected to an external transistor, which allows the output RL filter to be bypassed in DiSEqC 2.x applications while in transmission mode. Before starting tone transmission, TEN bit has to be set to "1" and after ending tone transmission, TEN bit has to be set to "0". ### 2.6 Output current limit selection The linear regulator current limit threshold can be set by an external resistor connected to the ISEL pin. The resistor value defines the output current limit by the equation: $$I_{LIM}$$ (typ.) = $\frac{13915}{RSEL^{1.111}}$ with ISET=0 $$I_{LIM}$$ (typ.) = $\frac{6808}{RSEL^{1.068}}$ with ISET=1 see ISET bit description in *Table 9: "Data 3 (read/write register. Register address = 0X4)"*, where RSEL is the resistor connected between ISEL and GND expressed in $k\Omega$ and $L_{LIM}$ (typ.) is the typical current limit threshold expressed in mA. $L_{LIM}$ can be set up to 1 A. ### 2.7 Output voltage selection The linear regulator output voltage level can be easily programmed in order to accomplish application specific requirements, using 4 bits of an internal data 1 register, see *Section 7.3: "Data registers"* for exact programmable values. Register writing is accessible via I<sup>2</sup>C bus. # 2.8 Diagnostic and protection functions The LNBH25S has 8 diagnostic internal functions provided by I<sup>2</sup>C bus, by reading 8 bits on two status registers (in read mode). All the diagnostic bits are, in normal operation (that is no failure detected), set to low. Two diagnostic bits are dedicated to the overtemperature and overload protection status (OTF and OLF) while the remaining 6 bits are dedicated to the output voltage level (VMON), to 22 kHz tone characteristics (TMON), to the minimum load current (IMON), to external voltage source presence on the VOUT pin (PDO), to the input voltage power not good function (PNG) and to the 22 kHz tone presence on the DETIN pin (TDET). Once the OLF (or OTF or PNG) bit has been activated (set to "1"), it is latched to "1" until relevant cause is removed and a new register reading operation is performed. # 2.9 Surge protections and TVS diodes The LNBH25S device is directly connected to the antenna cable in a set-top box. Atmospheric phenomenon can cause high voltage discharges on the antenna cable causing damage to the attached devices. Surge pulses occur due to direct or indirect lightning strikes to an external (outdoor) circuit. This leads to currents or electromagnetic fields causing high voltage or current transients. Transient voltage suppressor (TVS) devices are usually placed, as shown in the following schematic, to protect the STB output circuits where the LNBH25S and other devices are electrically connected to the antenna cable. Figure 4: Surge protection circuit For this purpose, the use of the LNBTVSxx surge protection diodes specifically designed by ST is recommended. The selection of the LNBTVSxx diodes should be based on the maximum peak power dissipation supported by the diode (see the LNBTVS datasheet for further details). #### 2.10 FLT (fault flag) In order to get an immediate feedback on diagnostic status, the LNBH25S is equipped with a dedicated fault flag pin (FLT). In case of overload (OLF bit=1) or overheating (OTF bit=1) or if "power no good" (PNG bit=1) condition is detected, the FLT pin (open drain output) is set to low and is kept low until the relevant activating diagnostic bit is cleared. Diagnostic bits: OLF, OTF and PNG, once activated, are kept latched to "1" until the root cause is removed and a new register reading operation is performed by the microprocessor. The FLT pin has to be connected to a positive voltage (5 V max.) by a pull-up resistor. #### 2.11 VMON (output voltage diagnostic) When the device output voltage is activated (VOUT pin), its value is internally monitored and, as long as the output voltage level is below the guaranteed limits, VMON I2C bit is set to "1". See Table 17: "Output voltage diagnostic (VMON bit, status 1 register) characteristics" for more details. #### 2.12 TMON (22 kHz tone diagnostic) The 22 kHz tone can be internally detected and monitored if DETIN pin is connected to the LNB output bus, see typical application circuit in Figure 7: "DiSEqC 2.x application circuit", through a decoupling capacitor. The tone diagnostic function is provided with TMON I2C bit. If the 22 kHz tone amplitude and/or the tone frequency is out of the guaranteed limits, see Table 19: "22 kHz tone diagnostic (TMON bit, status 2 register) characteristics", TMON I2C bit is set to "1". #### 2.13 TDET (22 kHz tone detection) When a 22 kHz tone presence is detected on DETIN pin, TDET I2C bit is set to "1". #### 2.14 IMON (minimum output current diagnostic) In order to detect the output load absence (no LNB connected on the bus or cable not connected to the IRD) the LNBH25S is provided with a minimum output current flag by the IMON I2C bit, accessible in read mode, which is set to "1" if the output current is lower than 12 mA (typ.). IMON function should be used with the 22 kHz tone transmission deactivated. otherwise the IMON bit could be set to "0" even if the output current is below the minimum current threshold. To activate IMON diagnostic function, set to "1" the EN IMON I2C bit in 10/37 DocID026736 Rev 3 the data 4 register. As soon as the IMON function is active by EN\_IMON = 1, $V_{OUT}$ rises 21 V (typ.) on the VSEL bit setting. This operation is applied to be sure that the LNBH25S output has the higher voltage in the LNB bus. Do not use this function in an application environment where 21 V voltage level is not supported by other peripherals connected to the LNB bus. ### 2.15 PDO (overcurrent detection on output pull-down stage) When an overcurrent occurs on the pull-down output stage due to an external voltage source greater than the LNBH25S nominal $V_{OUT}$ and for a time longer than $I_{SINK\_TIME-OUT}$ (10 ms typ.), PDO I<sup>2</sup>C bit is set to "1". This may happen due to an external voltage source on the LNB output (VOUT pin). For current threshold and deglitch time details, see Table 13: "Electrical characteristics". ### 2.16 Power-on I<sup>2</sup>C interface reset and undervoltage lockout The I²C interface, built into the LNBH25S, is automatically reset at power-on. As long as the $V_{\rm CC}$ is below the undervoltage lockout (UVLO) threshold (4.7 V typ.), the interface does not respond to any I²C command and all data register bits are initialized to zero, therefore the power blocks are disabled. Once $V_{\rm CC}$ rises above 4.8 V typ. the I²C interface becomes operative and data registers can be configured by the main microprocessor. ### 2.17 PNG (input voltage minimum detection) When input voltage (VCC pin) is lower than LPD (low power diagnostic) minimum thresholds, the PNG I<sup>2</sup>C bit is set to "1" and the FLT pin is set low. See *Table 13: "Electrical characteristics"* for threshold details. ### 2.18 ISW (inductor switching current limit) In order to allow low saturation current inductors to be used, the maximum DC-DC inductor switching current limit threshold can be set by one $I^2C$ bit (ISW). Two values are available: 2.5 A typ. (with ISW = 1) and 4 A typ. (with ISW = 0). # 2.19 COMP (boost capacitors and inductor) The DC-DC converter compensation loop can be optimized to properly work with both ceramic and electrolytic capacitors (VUP pin). For this purpose, one I<sup>2</sup>C bit in the data 4 register, see table 10, where COMP can be set to "1" or "0" as follows: - COMP = 0 for electrolytic capacitors - COMP = 1 for ceramic capacitors For recommended DC-DC capacitor and inductor values see Section 5: "Typical application circuits" and the BOM in and Table 6: "DiSEgC 2.x bill of material". # 2.20 OLF (overcurrent and short-circuit protection and diagnostic) To reduce the total power dissipation during an overload or a short-circuit condition, the device is provided with a dynamic short-circuit protection. It is possible to set the shortcircuit current protection either statically (simple current clamp) or dynamically by the PCL bit of I2C data 3 register. When the PCL (pulsed current limiting) bit is set low, the overcurrent protection circuit works dynamically: as soon as an overload is detected, the output current is provided for Ton time (90 ms or 180 ms typ., according to the TIMER bit programmed in the data 3 register) and after that, the output is set in shutdown for TOFF time of typically 900 ms. Simultaneously, the diagnostic OLF I2C bit of the system register is set to "1" and the FLT pin is set to low level. After this time has elapsed, the output is resumed for a time Ton. At the end of Ton, if the overload is still detected, the protection circuit cycles again through Toff and Ton. At the end of a full Ton in which no overload is detected, normal operation is resumed and the OLF diagnostic bit is reset to low after a register reading. Typical Ton +Toff time is 990 ms (if TIMER=0) or 1080 ms (if TIMER=1) and it is determined by an internal timer. This dynamic operation can reduce the power dissipation in short-circuit condition, assuring excellent power-on startup in most conditions. However, there may be some cases in which a highly capacitive load on the output may cause a difficult startup when the dynamic protection is chosen. This can be solved by initiating any power startup in static mode (PCL=1) and, then, switching to the dynamic mode (PCL=0) after a specified period of time depending on the output capacitance. Also in static mode, the diagnostic OLF bit goes to "1" (and the FLT pin is set to low) when the current clamp limit is reached and returns low when the overload condition is cleared and register reading is performed. After the overload condition is removed, normal operation can be resumed in two ways, according to the OLR I<sup>2</sup>C bit on the data 4 register. If OLR=1, all VSEL 1..4 bits are reset to "0" and LNB output (VOUT pin) is disabled. To reenable the output stage, VSEL bits have to be set again by the microprocessor, and the OLF bit is reset to "0" after a register reading operation. If OLR=0, output is automatically re-enabled as soon as the overload condition is removed, and the OLF bit is reset to "0" after a register reading operation. # 2.21 OTF (thermal protection and diagnostic) The LNBH25S is also protected against overheating: when the junction temperature exceeds 150 °C (typ.), the step-up converter and the linear regulator shut off, the diagnostic OTF bit in the status 1 register is set to "1" and the FLT pin is set to low level. After the overtemperature condition is removed, normal operation can be resumed in two ways, according to the THERM I<sup>2</sup>C bit on the data 4 register. If THERM=1, all VSEL 1..4 bits are reset to "0" and LNB output (VOUT pin) is disabled. To re-enable the output stage, VSEL bits must be set again by the microprocessor, while the OTF bit is reset to "0" after a register reading operation. If THERM=0, output is automatically re-enabled as soon as the overtemperature condition is removed, while the OTF bit is reset to "0" after a register reading operation. LNBH25S Pin configuration # 3 Pin configuration Figure 5: Pin connection (top view) Table 2: Pin description | Pin | Symbol | Name | Pin function | |-----|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | FLT | FLT | Open drain output for IC fault conditions. It is set low in case of overload (OLF bit) or overheating status (OTF bit) or power not good (PNG) is detected. To be connected to pull-up resistor (5 V max.) | | 3 | LX | NMOS drain | Integrated N-channel power MOSFET drain | | 4 | PGND | Power ground | DC-DC converter power ground. To be connected directly to exposed pad | | 6 | ADDR | Address setting | Two I <sup>2</sup> C bus addresses available by setting the address pin level voltage. | | 7 | SCL | Serial clock | Clock from I <sup>2</sup> C bus | | 8 | SDA | Serial data | Bi-directional data from/to I <sup>2</sup> C bus | | 9 | ISEL | Current selection | The resistor "RSEL" connected between ISEL and GND defines the linear regulator current limit threshold. Refer to Section 2.6: "Output current limit selection" and ISET bit description in Table 9: "Data 3 (read/write register. Register address = 0X4)" | | 15 | GND | Analog<br>ground | Analog circuit ground. To be connected directly to the exposed pad | | 16 | VBYP | Bypass<br>capacitor | Needed for internal pre-regulator filtering. The VBYP pin connects an external ceramic capacitor. Any connection of this pin to external current or voltage sources may cause permanent damage to the device | | 17 | VCC | Supply input | 8 to 16 V IC DC-DC power supply | Pin configuration LNBH25S | Pin | Symbol | Name | Pin function | |------------------------------------|--------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18 | BPSW | Switch<br>control | To be connected to an external transistor to be used to bypass the output RL filter needed in DiSEqC 2.x applications during DiSEqC transmitting mode, see Section 5: "Typical application circuits". Set to ground if it is not used. Open drain pin | | 19 | DETIN | Tone<br>detector<br>input | 22 kHz tone decoder input open drain pin has to be AC coupled to the DiSEqC 2.0 bus. Set to ground if it is not used | | 20 | VOUT | LNB output port | Output of the integrated very low drop linear regulator. | | 21 | VUP | Step-up<br>voltage | Input of the linear post-regulator. The voltage on this pin is monitored by the internal step-up controller to keep a minimum dropout across the linear pass transistor | | 22 | DSQIN | DSQIN for<br>DiSEqC<br>envelope<br>input<br>or<br>external 22<br>kHz TTL<br>input | It can be used as DiSEqC envelope input or external 22 kHz TTL input depending on EXTM I²C bit setting as follows: EXTM=0, TEN=1. It accepts the DiSEqC envelope code from the main microcontroller. The LNBH25S uses this code to modulate the internally generated 22 kHz carrier. If EXTM=TEN=1. It accepts external 22 kHz logic signals which activate the 22 kHz tone output, refer to Section 2.3: "Data encoding by external DiSEqC envelope control through the DSQIN pin". Pull-up high if the tone output is activated by the TEN I²C bit only | | 23 | DSQOUT | DiSEqC<br>output | Open drain output of the tone detector to the main microcontroller for DiSEqC 2.0 data decoding. It is low when tone is detected to the DETIN input pin. Set to ground if it is not used | | Epad | Epad | Exposed pad | To be connected with power ground and to the ground layer through vias to dissipate heat | | 1, 5, 10,<br>11, 12, 13,<br>14, 24 | NC | Not internally connected | Not internally connected. These pins can be connected to GND to improve thermal performance | 14/37 LNBH25S Maximum ratings # 4 Maximum ratings Table 3: Absolute maximum ratings | Symbol | Parameter | Value | Unit | |--------------------|---------------------------------------------------------------------------|--------------------|------| | Vcc | DC power supply input voltage pins | -0.3 to 20 | V | | V <sub>UP</sub> | DC input voltage | -0.3 to 40 | V | | Іоит | Output current | Internally limited | mA | | Vout | DC output pin voltage | -0.3 to 40 | V | | Vı | Logic input pin voltage (SDA, SCL, DSQIN, ADDR pins) | -0.3 to 7 | V | | Vo | Logic output pin voltage (FLT, DSQOUT) | -0.3 to 7 | V | | $V_{BPSW}$ | BPSW pin voltage | -0.3 to 40 | V | | V <sub>DETIN</sub> | Detector input signal amplitude | -0.6 to 2 | V | | lo | Logic output pin current (FLT, DSQOUT, BPSW) | 10 | mA | | LX | LX input voltage | -0.3 to 30 | V | | V <sub>BYP</sub> | Internal reference pin voltage | -0.3 to 4.6 | V | | ISEL | Current selection pin voltage | -0.3 to 3.5 | V | | Tstg | Storage temperature range | -50 to 150 | °C | | TJ | Operating junction temperature range | -25 to 125 | °C | | ESD | ESD rating with human body model (HBM) all pins, unless power output pins | 2 | kV | | | ESD rating with human body model (HBM) for power output pins | 4 | | Table 4: Thermal data | Symbol | Parameter | Value | Unit | |--------|-------------------------------------------------------------------------------------------------------------------------------|-------|------| | RthJC | Thermal resistance junction-case | 2 | °C/W | | RthJA | Thermal resistance junction-ambient with the device soldered on 2s2p 4-layer PCB provided with thermal vias below exposed pad | 40 | °C/W | Absolute maximum ratings are those values beyond which damage to the device may occur. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect the device reliability. All voltage values are referred to network ground terminal. #### Typical application circuits 5 V<sub>OUT</sub> 20 21 V<sub>UP</sub> O LNBOUT LNBH25S BPSW L1 DiSEqC 22 KHz TTL Tone enable control DSQIN 22 12 V DiSEqC envelope TTL C4**T** DSQOUT 23 Open drain to I<sup>2</sup>C Bus FLT 2 ADDR 6 DETIN 1 P-GND A-GND GIPG0907141453LM Figure 6: DiSEqC 1.x application circuit Table 5: DiSEqC 1.x bill of material | Component | Notes | |-----------|------------------------------------------------------------------------------------------------------------------------------------| | R1 (RSEL) | SMD resistor. Refer to <i>Table 13: "Electrical characteristics"</i> and ISEL pin description in <i>Table 2: "Pin description"</i> | | | > 25 V electrolytic capacitor, 100 μF or higher is suitable | | C1 | or | | | > 25 V ceramic capacitor, 10 μF or higher is suitable | | | With COMP = 0, > 25 V electrolytic capacitor, 100 μF or higher is suitable | | C2 | or | | 02 | with COMP = 1, > 35 V ceramic capacitor, 22 $\mu F$ (or 2 x 10 $\mu F$ ) or higher is suitable | | C3 | From 470 nF to 2.2 μF ceramic capacitor placed as closer as possible to VUP pins. Higher values allow lower DC-DC noise | | C5 | From 100 nF to 220 nF ceramic capacitor placed as close as possible to VOUT pins. Higher values allow lower DC-DC noise | | C4, C7 | 220 nF ceramic capacitors. To be placed as close as possible to VOUT pin | | D1 | STPS130A or similar Schottky diode | | D2 | 1N4001-07, S1A-S1M, or any similar general purpose rectifier | | Component | Notes | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D3 | BAT54, BAT43, 1N5818, or any low power Schottky diode with $I_F(AV) > 0.2$ A, $V_{RRM} > 25$ V, $V_F < 0.5$ V. To be placed as close as possible to VOUT pin | | L1 | With COMP=0, use 10 $\mu$ H inductor with I <sub>SAT</sub> > I <sub>PEAK</sub> where I <sub>PEAK</sub> is the boost converter peak current, or with COMP=1 and C2 = 22 $\mu$ F, use 6.8 $\mu$ H inductor with I <sub>SAT</sub> > I <sub>PEAK</sub> where I <sub>PEAK</sub> is the boost converter peak current | D2 L2 LNBOUT D3 $21 V_{UP}$ $V_{\text{OUT}}$ 15W **二** C3 LNBH25S (optional) BPSW [ TR1 **3** ∟x DETIN 19 10k C6 L1 DiSEqC 122 KHz TTL Tone enable control DSQIN 22 Vin 12V DiSEqC Envelope C4 ± TTL $I^2C$ Bus ${$ DSQOUT 23 SCL R1 (RSEL) FLT 2 ISEL Open drains to µcontroller ADDR 6 A-GND 15 GIPG0907140314LM Figure 7: DiSEqC 2.x application circuit Table 6: DiSEqC 2.x bill of material | Component | Notes | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Component | | | R1 (RSEL) | SMD resistor. Refer to <i>Table 13: "Electrical characteristics"</i> and ISEL pin description in <i>Table 2: "Pin description"</i> | | | > 25 V electrolytic capacitor, 100 μF or higher is suitable | | C1 | or | | | > 25 V ceramic capacitor, 10 μF or higher is suitable | | | With COMP = 0, > 25 V electrolytic capacitor, 100 μF or higher is suitable | | C2 | or | | | with COMP = 1, > 35 V ceramic capacitor, 22 $\mu$ F (or 2 x10 $\mu$ F) or higher is suitable | | C3 | From 470 nF to 2.2 $\mu$ F ceramic capacitor placed as closer as possible to VUP pin. Higher values allow lower DC-DC noise | | C5 | From 100 nF to 220 nF ceramic capacitor placed as closer as possible to VOUT pin. Higher values allow lower DC-DC noise | | C4, C7 | 220 nF ceramic capacitors. To be placed as closer as possible to VOUT pin | | C6 | 10 nF ceramic capacitors | | D1 | STPS130A or similar Schottky diode | | D2 | 1N4001-07, S1A-S1M, or any similar general purpose rectifier | | D3 | BAT54, BAT43, 1N5818, or any low power Schottky diode with $I_F(AV) > 0.2$ A, $V_{RRM} > 25$ V, $V_F < 0.5$ V. To be placed as closer as possible to VOUT pin | | | With COMP = 0, use 10 μH inductor with I <sub>SAT</sub> > I <sub>PEAK</sub> where I <sub>PEAK</sub> is the boost converter peak current | | L1 | or | | | with COMP=1 and C2 = 22 $\mu$ F, use 6.8 $\mu$ H inductor with I <sub>SAT</sub> > I <sub>PEAK</sub> where I <sub>PEAK</sub> is the boost converter peak current | | L2 | 220 μH - 270 μH inductor as per DiSEqC 2.x specification | | TR1 | MMBTA92, 2STR2160 or any low power PNP with $I_{\text{C}}$ > 250 mA, $V_{\text{CE}}$ > 30 V, can be used. | | 1131 | Also any small power PMOS with $I_D > 250$ mA, $R_{\text{DS(on)}} < 0.5$ W, $V_{\text{DS}} > 20$ V, can be used | LNBH25S IºC bus interface ### 6 I<sup>2</sup>C bus interface Data transmission from the main microprocessor to the LNBH25S and vice versa takes place through the 2-wire I<sup>2</sup>C bus interface, consisting of the 2-line SDA and SCL (pull-up resistors to positive supply voltage must be externally connected). ### 6.1 Data validity As shown in *Figure 8: "Data validity on the I<sup>2</sup>C bus"*, the data on the SDA line must be stable during the high semi-period of the clock. The high and low state of the data line can only change when the clock signal on the SCL line is low. ### 6.2 Start and stop condition As shown in *Figure 9: "Timing diagram of I<sup>2</sup>C bus"*, a start condition is a transition from high to low of the SDA line while SCL is high. The stop condition is a transition from low to high of the SDA line while SCL is high. A stop condition must be sent before each start condition. ### 6.3 Byte format Every byte transferred to the SDA line must contain 8 bits. Each byte must be followed by an acknowledge bit. The MSB is the first to be transferred. ### 6.4 Acknowledge The master (microprocessor) puts a resistive high level on the SDA line during the acknowledge clock pulse, see *Figure 10: "Acknowledge on the I²C bus"*. The peripheral (LNBH25S), which acknowledges, must pull down (low) the SDA line during the acknowledge clock pulse, so that the SDA line is stable low during this clock pulse. The peripheral, which has been addressed, has to generate acknowledge after the reception of each byte, otherwise the SDA line remains at high level during the nin<sup>th</sup> clock pulse time. In this case, the master transmitter can generate the stop information in order to abort the transfer. The LNBH25S doesn't generate acknowledge if the V<sub>CC</sub> supply is below the undervoltage lockout threshold (4.7 V typ.). # 6.5 Transmission without acknowledge If the detection of the LNBH25S acknowledges is not necessary, the microprocessor can use a simpler transmission: it simply waits for one clock without checking the slave acknowledging, and sends the new data. This approach is less protected from misworking and decreases noise immunity. I<sup>2</sup>C bus interface LNBH25S Figure 8: Data validity on the I<sup>2</sup>C bus Figure 9: Timing diagram of I<sup>2</sup>C bus Figure 10: Acknowledge on the I<sup>2</sup>C bus LNBH25S I<sup>2</sup>C interface protocol # 7 I<sup>2</sup>C interface protocol ### 7.1 Write mode transmission The LNBH25S interface protocol is made up of: - A start condition (S) - A chip address byte with the LSB bit R/W = 0 - A register address (internal address of the first register to be accessed) - A sequence of data (byte to write to the addressed internal register + acknowledge) - The following bytes, if any, to be written to successive internal registers - A stop condition (P). The transfer lasts until a stop bit is encountered - The LNBH25S, as slave, acknowledges every byte transfer Figure 11: Example of writing procedure starting with first data address 0X2 ACK = acknowledge S = start P = stop R/W = 1/0, read/write bit X = 0/1, set the values to select the chip address for pin selection and to select the register address, see *Table 7: "Data 1 (read/write register. Register address = 0X2)"*. The writing procedure can start from any register address by simply setting X values in the register address byte (after the chip address). It can be also stopped by the master by sending a stop condition after any acknowledge bit. ### 7.2 Read mode transmission In read mode the byte sequence as follows: - A start condition (S) - A chip address byte with the LSB bit R/W=0 - The register address byte of the internal first register to be accessed - A stop condition (P) - A new master transmission with the chip address byte and the LSB bit R/W=1 I<sup>2</sup>C interface protocol LNBH25S After the acknowledge, the LNBH25S starts to send the addressed register content. As long as the master keeps the acknowledge low, the LNBH25S transmits the next address register byte content The transmission is terminated when the master sets the acknowledge high with the following stop bit REGISTER ADDRESS CHIP ADDRESS **CHIP ADDRESS** MSB MSB LSB MSB LSB ACK 0 s 0 0 X 0 0 STATUS 1 Add=0x0 STATUS 2 Add=0x1 MSB MSB LSB ACK DATA 3 Add=0x4 DATA 1 Add=0x2 DATA 4 Add=0x5 MSB LSB MSB LSB MSB LSB MSB LSB GIPG1107141218LM Figure 12: Example of reading procedure starting with first status address 0X0 ACK = acknowledge S = start P = stop R/W = 1/0, read/write bit X = 0/1, set the values to select the chip address, see *Table 16: "Address pin characteristics"* for pin selection and to select the register address see *Table 7: "Data 1 (read/write register. Register address = 0X2)"*. The writing procedure can start from any register address (status 1,2 or data 1..4) by simply setting X values in the register address byte (after the chip address). It can be also stopped by the master by sending a stop condition after any acknowledge bit. LNBH25S I<sup>2</sup>C interface protocol ## 7.3 Data registers The data 1..4 registers can be addressed both to write and read mode. In read mode they return the last writing byte status received in the previous write transmission. The following tables provide the register address values of data 1..4 and a function description of each bit. Table 7: Data 1 (read/write register. Register address = 0X2) | Bit | Name | Value | Description | | |----------------|-------|-------|-------------------------------|--| | Bit 0<br>(LSB) | VSEL1 | 0/1 | | | | Bit 1 | VSEL2 | 0/1 | Output voltage selection bits | | | Bit 2 | VSEL3 | 0/1 | | | | Bit 3 | VSEL4 | 0/1 | | | | Bit 4 | N/A | 0 | Reserved. Keep to "0" | | | Bit 5 | N/A | 0 | Reserved. Keep to "0" | | | Bit 6 | N/A | 0 | Reserved. Keep to "0" | | | Bit 7<br>(MSB) | N/A | 0 | Reserved. Keep to "0" | | N/A = reserved bit All bits reset to "0" at power-on Table 8: Data 2 (read/write register. Register address = 0X3) | Bit | Name | Value | Description | | |----------------------|------|-------|----------------------------------------------------------------------------------|--| | Bit 0<br>(LSB) | TEN | 1 | 22 kHz tone enabled. Tone output controlled by DSQIN pin | | | | | 0 | 22 kHz tone output disabled | | | Bit 1 | LPM | 1 | Low power mode active (used with 22 kHz tone output disabled only) | | | | | 0 | Low power mode deactivated (keep always LPM = 0 during 22 kHz tone transmission) | | | Bit 2 | EXTM | 1 | DSQIN input pin is set to receive external 22 kHz TTL signal source | | | | | 0 | DSQIN input pin is set to receive external DiSEqC envelope TTL signal | | | Bit 3 | N/A | 0 | Reserved. Keep to "0" | | | Bit 4 | N/A | 0 | Reserved. Keep to "0" | | | Bit 5 | N/A | 0 | Reserved. Keep to "0" | | | Bit 6 | N/A | 0 | Reserved. Keep to "0" | | | Bit 7(MSB) N/A 0 Res | | 0 | Reserved. Keep to "0" | | N/A = reserved bit All bits reset to 0 at power-on I<sup>2</sup>C interface protocol LNBH25S Table 9: Data 3 (read/write register. Register address = 0X4) | Table 3. Data 3 (read/write register, negister address = 0.44) | | | | | | | |----------------------------------------------------------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Name | Value | Description | | | | | Bit 0<br>(LSB) | ISET | 1 | Current limit of LNB output (VOUT pin) set to lower current range (see Section 2.6: "Output current limit selection") | | | | | | | 0 | Current limit of LNB output (VOUT pin) set to default range (see Section 2.6: "Output current limit selection") | | | | | Bit 1 | ISW | 1 | DC-DC, inductor switching current limit set to 2.5 A typ. | | | | | | | 0 | DC-DC, inductor switching current limit set to 4 A typ. | | | | | Bit 2 | PCL | 1 | Pulsed (dynamic) LNB output current limiting is deactivated | | | | | | | 0 | Pulsed (dynamic) LNB output current limiting is active | | | | | Bit 3 | TIMER | 1 | Pulsed (dynamic) LNB output current T <sub>ON</sub> time set to 180 ms typ. | | | | | | | 0 | Pulsed (dynamic) LNB output current Ton time set to 90 ms typ. | | | | | Bit 4 | N/A | 0 | Reserved. Keep to "0" | | | | | Bit 5 | N/A | 0 | Reserved. Keep to "0" | | | | | Bit 6 | N/A | 0 | Reserved. Keep to "0" | | | | | Bit 7 (MSB) N/A 0 | | 0 | Reserved. Keep to "0" | | | | N/A = reserved bit All bits reset to 0 at power-on LNBH25S I<sup>2</sup>C interface protocol Table 10: Data 4 (read/write register. Register address = 0X5) | Bit | Name | Value | Description | |----------------|---------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 0<br>(LSB) | EN_IMON | 1 | IMON diagnostic function is enabled. (V <sub>OUT</sub> is set to 21 V typ.) | | | | 0 | IMON diagnostic function is disabled, keep always at "0" if IMON is not used | | Bit 1 | N/A | - | Reserved | | Bit 2 | N/A | 1 | Reserved | | Bit 3 | OLR | 1 | In case of overload protection activation (OLF=1), all VSEL 14 bits are reset to "0" and LNB output (VOUT pin) is disabled. VSEL bits have to be set again by the master after the overcurrent condition is removed (OLF=0) | | | | 0 | In case of overload protection activation (OLF=1) the LNB output (VOUT pin) is automatically enabled as soon as the overload condition is removed (OLF=0) with the previous VSEL bits setting | | Bit 4 | N/A | - | Reserved | | Bit 5 | N/A | ı | Reserved | | Bit 6 | THERM | 1 | If thermal protection is active (OTF=1), all VSEL 14 bits are reset to "0" and LNB output (VOUT pin) is disabled. VSEL bits have to be set again by the master after the overtemperature condition is removed (OTF=0) | | | | 0 | If thermal protection is active (OTF=1) the LNB output (VOUT pin) is automatically enabled as soon as the overtemperature condition is removed (OTF=0) with the previous VSEL bits setting | | Bit<br>7(MSB) | COMP | 1 | DC-DC converter compensation: set to use very low ESR capacitors or ceramic caps on VUP pin | | | | 0 | DC-DC converter compensation: set to use standard electrolytic capacitors on VUP pin | N/A = reserved bit All bits reset to 0 at power-on