# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





32-bit ARM Cortex-M0 MCU; up to 32 kB flash, 8 kB SRAM; 8-bit ADC

Rev. 2 — 10 October 2012

**Product data sheet** 

### 1. General description

The LPC111xLV/LPC11xxLVUK is an ARM Cortex-M0-based, low-cost 32-bit MCU family, designed for 8/16-bit microcontroller applications, offering performance, low power, simple instruction set and memory addressing together with reduced code size compared to existing 8/16-bit architectures.

The LPC111xLV/LPC11xxLVUK operate at CPU frequencies of up to 50 MHz.

The peripherals of the LPC111xLV/LPC11xxLVUK include up to 32 kB of flash memory, up to 8 kB of SRAM data memory, a Fast-mode Plus I<sup>2</sup>C-bus interface, one SSP/SPI interface, one UART, four general-purpose counter/timers, an 8-bit ADC, and up to 27 general-purpose I/O pins.

### 2. Features and benefits

- System:
  - ARM Cortex-M0 processor, running at frequencies of up to 50 MHz.
  - ARM Cortex-M0 built-in Nested Vectored Interrupt Controller (NVIC).
  - Serial Wire Debug.
  - System tick timer.
- Memory:
  - Up to 32 kB on-chip flash programming memory with a 256 byte page erase function.
  - Up to 8 kB SRAM.
  - In-System Programming (ISP) and In-Application Programming (IAP) via on-chip bootloader software.
- Digital peripherals:
  - Up to 27 General-Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors and a configurable open-drain mode.
  - GPIO pins can be used as edge and level sensitive interrupt sources.
  - High-current output driver on one pin.
  - High-current sink drivers on two I<sup>2</sup>C-bus pins in Fast-mode Plus.
  - Four general-purpose counter/timers with up to 7 capture inputs and 13 match outputs.
  - Programmable windowed WDT.
- Analog peripherals:

8-bit ADC with input multiplexing among up to 8 pins.

Serial interfaces:



#### 32-bit ARM Cortex-M0 microcontroller

- UART with fractional baud rate generation and internal FIFO.
- One SPI controller with SSP features and with FIFO and multi-protocol capabilities.
- I<sup>2</sup>C-bus interface supporting full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of 1 Mbit/s with multiple address recognition and monitor mode.
- Clock generation:
  - ◆ 12 MHz internal RC oscillator trimmed to 2.5 % accuracy for T<sub>amb</sub> = -20 °C to +85 °C and to 5 % accuracy for T<sub>amb</sub> = -40 °C to -20 °C. The IRC can optionally be used as a system clock.
  - Crystal oscillator with an operating range of 1 MHz to 25 MHz.
  - Programmable watchdog oscillator with a frequency range of 9.4 kHz to 2.3 MHz.
  - PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator or the internal RC oscillator.
  - Clock output function with divider that can reflect the system oscillator clock, IRC clock, CPU clock, and the Watchdog clock.
- Power control:
  - Two reduced power modes: Sleep and Deep-sleep mode.
  - Ultra-low power consumption in Deep-sleep mode ( $\leq$  1.6  $\mu$ A).
  - 5 μs wake-up time from Deep-sleep mode.
  - Processor wake-up from Deep-sleep mode via a dedicated start logic using up to 13 of the functional pins.
  - Power-On Reset (POR).
  - Brown-Out Detection (BOD) causing a forced reset.
- Unique device serial number for identification.
- Single power supply (1.65 V to 1.95 V)
- Available as WLCSP25, HVQFN24, and HVQFN33 package. Other package options are available for high-volume customers.

### 3. Applications

- Mobile phones
- Mobile accessories
- Cameras

- Tablets/Ultra books
- Active cables
- Portable medical electronics

### 4. Ordering information

**Ordering information** 

| Type number           | Package | Package                                                                                            |                              |  |  |  |  |  |  |
|-----------------------|---------|----------------------------------------------------------------------------------------------------|------------------------------|--|--|--|--|--|--|
|                       | Name    | Description                                                                                        | Version                      |  |  |  |  |  |  |
| LPC1101LVUK           | WLCSP25 | wafer level chip-size package; 25 bumps; 2.17 $\times$ 2.32 $\times$ 0.56 mm                       | -                            |  |  |  |  |  |  |
| LPC1102LVUK           | WLCSP25 | wafer level chip-size package; 25 bumps; 2.17 $\times$ 2.32 $\times$ 0.56 mm                       | -                            |  |  |  |  |  |  |
| LPC1112LVFHN24/003    | HVQFN24 | plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body 4 x 4 x 0.85 mm | SOT616-3                     |  |  |  |  |  |  |
| LPC1114LVFHN24/103    | HVQFN24 | plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body 4 x 4 x 0.85 mm | SOT616-3                     |  |  |  |  |  |  |
| LPC111XLV_LPC11XXLVUK |         | All information provided in this document is subject to legal disclaimers.                         | V. 2012. All rights reserved |  |  |  |  |  |  |

Table 1.

#### 32-bit ARM Cortex-M0 microcontroller

| Type number        | Package | Package                                                                                                          |          |  |  |  |  |  |  |
|--------------------|---------|------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|                    | Name    | Description                                                                                                      | Version  |  |  |  |  |  |  |
| LPC1114LVFHN24/303 | HVQFN24 | plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body $4 \times 4 \times 0.85$ mm   | SOT616-3 |  |  |  |  |  |  |
| LPC1112LVFHI33/103 | HVQFN33 | plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 5 $\times$ 5 $\times$ 0.85 mm | n/a      |  |  |  |  |  |  |
| LPC1114LVFHI33/303 | HVQFN33 | plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 5 $\times$ 5 $\times$ 0.85 mm | n/a      |  |  |  |  |  |  |

#### Table 1. Ordering information ...continued

#### 4.1 Ordering options

#### Table 2. Ordering options

| Type number        | Flash<br>in kB | Total<br>SRAM in<br>kB | SPI/<br>SSP | I2C | UART | ADC       | GPI<br>O<br>pins | Package |
|--------------------|----------------|------------------------|-------------|-----|------|-----------|------------------|---------|
| LPC1101LVUK        | 32             | 2                      | 1           | 1   | 1    | 6-channel | 21               | WLCSP25 |
| LPC1102LVUK        | 32             | 8                      | 1           | 1   | 1    | 6-channel | 21               | WLCSP25 |
| LPC1112LVFHN24/003 | 16             | 2                      | 1           | 1   | 1    | 6-channel | 20               | HVQFN24 |
| LPC1114LVFHN24/103 | 32             | 4                      | 1           | 1   | 1    | 6-channel | 20               | HVQFN24 |
| LPC1114LVFHN24/303 | 32             | 8                      | 1           | 1   | 1    | 6-channel | 20               | HVQFN24 |
| LPC1112LVFHI33/103 | 16             | 4                      | 1           | 1   | 1    | 8-channel | 27               | HVQFN33 |
| LPC1114LVFHI33/303 | 32             | 8                      | 1           | 1   | 1    | 8-channel | 27               | HVQFN33 |

32-bit ARM Cortex-M0 microcontroller

### 5. Block diagram



(3) DSR on WLCSP25 package only. DTR on HVQFN33 package only. CTS on HVQFN24 and HVQFN33 packages only.

Fig 1. LPC111xLV/LPC11xxLVUK block diagram

32-bit ARM Cortex-M0 microcontroller

### 6. Pinning information

### 6.1 Pinning



#### **NXP Semiconductors**

## LPC111xLV/LPC11xxLVUK

32-bit ARM Cortex-M0 microcontroller



32-bit ARM Cortex-M0 microcontroller



32-bit ARM Cortex-M0 microcontroller

### 6.2 Pin description

| Symbol                        | WLCSP25 | HVQFN24       | HVQFN33       |            | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                        |
|-------------------------------|---------|---------------|---------------|------------|-------------------------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET/PIO0_0                  | ►<br>D1 | <b>£</b><br>2 | <b>H</b><br>2 | [2]        | yes                     | I    | I; PU                 | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. |
|                               |         |               |               |            |                         | I/O  | -                     | <b>PIO0_0</b> — General purpose digital input/output pin with 10 ns glitch filter.                                                                                                                                                                 |
| PIO0_1/CLKOUT/<br>CT32B0_MAT2 | C3      | 3             | 3             | <u>[3]</u> | yes                     | I/O  | I; PU                 | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                                                                                     |
|                               |         |               |               |            |                         | 0    | -                     | CLKOUT — Clockout pin.                                                                                                                                                                                                                             |
|                               |         |               |               |            |                         | 0    | -                     | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                   |
| PIO0_2/SSEL0/                 | B2      | 7             | 8             | [3]        | yes                     | I/O  | I; PU                 | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                                 |
| CT16B0_CAP0                   |         |               |               |            |                         | I/O  | -                     | SSEL0 — Slave Select for SPI0.                                                                                                                                                                                                                     |
|                               |         |               |               |            |                         | I    | -                     | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                  |
| PIO0_3                        | -       | -             | 9             | [3]        | yes                     | I/O  | I;PU                  | PIO0_3 — General purpose digital input/output pin.                                                                                                                                                                                                 |
| PIO0_4/SCL                    | A2      | 8             | 10            | <u>[4]</u> | yes                     | I/O  | I; IA                 | <b>PIO0_4</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                             |
|                               |         |               |               |            |                         | I/O  | -                     | <b>SCL</b> — I <sup>2</sup> C-bus, open-drain clock input/output.<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected<br>in the I/O configuration register.                                                                   |
| PIO0_5/SDA                    | A3      | 9             | 11            | <u>[4]</u> | yes                     | I/O  | I; IA                 | <b>PIO0_5</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                             |
|                               |         |               |               |            |                         | I/O  | -                     | <b>SDA</b> — I <sup>2</sup> C-bus, open-drain data input/output.<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected<br>in the I/O configuration register.                                                                    |
| PIO0_6/SCK0                   | A4      | 10            | 15            | [3]        | yes                     | I/O  | I; PU                 | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                                                                 |
|                               |         |               |               |            |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                      |
| PIO0_7/CTS                    | -       | 11            | 16            | [3]        | yes                     | I/O  | I; PU                 | <b>PIO0_7</b> — General purpose digital input/output pin (high-current output driver).                                                                                                                                                             |
|                               |         |               |               |            |                         | I    | -                     | <b>CTS</b> — Clear To Send input for UART.                                                                                                                                                                                                         |
| PIO0_8/MISO0/                 | A5      | 12            | 17            | [3]        | yes                     | I/O  | I; PU                 | PIO0_8 — General purpose digital input/output pin.                                                                                                                                                                                                 |
| CT16B0_MAT0                   |         |               |               |            |                         | I/O  | -                     | MISO0 — Master In Slave Out for SPI0.                                                                                                                                                                                                              |
|                               |         |               |               |            |                         | 0    | -                     | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                                                                                                                                                                   |
| PIO0_9/MOSI0/                 | B5      | 13            | 18            | [3]        | yes                     | I/O  | I; PU                 | PIO0_9 — General purpose digital input/output pin.                                                                                                                                                                                                 |
| CT16B0_MAT1                   |         |               |               |            |                         | I/O  | -                     | MOSI0 — Master Out Slave In for SPI0.                                                                                                                                                                                                              |
|                               |         |               |               |            |                         | 0    | -                     | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                                                                                                                                                                   |

Table 3. LPC110xLVUK/LPC111xLV pin description table

### **NXP Semiconductors**

## LPC111xLV/LPC11xxLVUK

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol                        | WLCSP25 | HVQFN24 | HVQFN33 |            | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                        |
|-------------------------------|---------|---------|---------|------------|-------------------------|------|-----------------------|------------------------------------------------------------------------------------|
| SWCLK/PIO0_10/                | B4      | 14      | 19      | <u>[3]</u> | yes                     | I    | I; PU                 | SWCLK — Serial wire clock.                                                         |
| SCK0/                         |         |         |         |            |                         | I/O  | -                     | PIO0_10 — General purpose digital input/output pin.                                |
| CT16B0_MAT2                   |         |         |         |            |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                      |
|                               |         |         |         |            |                         | 0    | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                   |
| R/PIO0_11/<br>AD0/CT32B0_MAT3 | C5      | 15      | 21      | <u>[5]</u> | yes                     | I    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCON block.       |
|                               |         |         |         |            |                         | I/O  | -                     | PIO0_11 — General purpose digital input/output pin.                                |
|                               |         |         |         |            |                         | I    | -                     | <b>AD0</b> — A/D converter, input 0.                                               |
|                               |         |         |         |            |                         | 0    | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                   |
| R/PIO1_0/<br>AD1/CT32B1_CAP0  | C4      | 16      | 22      | <u>[5]</u> | yes                     | I    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCON block.       |
|                               |         |         |         |            |                         | I/O  | -                     | PIO1_0 — General purpose digital input/output pin.                                 |
|                               |         |         |         |            |                         | I    | -                     | AD1 — A/D converter, input 1.                                                      |
|                               |         |         |         |            |                         | I    | -                     | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                                  |
| R/PIO1_1/<br>AD2/CT32B1_MAT0  | D5      | 17      | 23      | <u>[5]</u> | no                      | 0    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCON block.       |
|                               |         |         |         |            |                         | I/O  | -                     | PIO1_1 — General purpose digital input/output pin.                                 |
|                               |         |         |         |            |                         | I    | -                     | AD2 — A/D converter, input 2.                                                      |
|                               |         |         |         |            |                         | 0    | -                     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                   |
| R/PIO1_2/<br>AD3/CT32B1_MAT1  | D4      | 18      | 24      | <u>[5]</u> | no                      | I    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCON block.       |
|                               |         |         |         |            |                         | I/O  | -                     | PIO1_2 — General purpose digital input/output pin.                                 |
|                               |         |         |         |            |                         | I    | -                     | AD3 — A/D converter, input 3.                                                      |
|                               |         |         |         |            |                         | 0    | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                   |
| SWDIO/PIO1_3/                 | E5      | 19      | 25      | [5]        | no                      | I/O  | I; PU                 | SWDIO — Serial wire debug input/output.                                            |
| AD4/CT32B1_MAT2               |         |         |         |            |                         | I/O  | -                     | PIO1_3 — General purpose digital input/output pin.                                 |
|                               |         |         |         |            |                         | I    | -                     | AD4 — A/D converter, input 4.                                                      |
|                               |         |         |         |            |                         | 0    | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                   |
| PIO1_4/AD5/<br>CT32B1_MAT3    | D3      | 20      | 26      | <u>[5]</u> | no                      | I/O  | I; PU                 | <b>PIO1_4</b> — General purpose digital input/output pin with 10 ns glitch filter. |
|                               |         |         |         |            |                         | I    | -                     | AD5 — A/D converter, input 5.                                                      |
|                               |         |         |         |            |                         | 0    | -                     | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                                   |
| PIO1_5/RTS/                   | E2      | 23      | 30      | [3]        | no                      | I/O  | I; PU                 | PIO1_5 — General purpose digital input/output pin.                                 |
| CT32B0_CAP0                   |         |         |         |            |                         | 0    | -                     | <b>RTS</b> — Request To Send output for UART.                                      |
|                               |         |         |         |            |                         | I    | -                     | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                  |
| PIO1_6/RXD/                   | D2      | 24      | 31      | [3]        | no                      | I/O  | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                 |
| CT32B0_MAT0                   |         |         |         |            |                         | I    | -                     | <b>RXD</b> — Receiver input for UART.                                              |
|                               |         |         |         |            |                         | 0    | -                     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                   |

#### Table 3. LPC110xLVUK/LPC111xLV pin description table

#### **NXP Semiconductors**

## LPC111xLV/LPC11xxLVUK

32-bit ARM Cortex-M0 microcontroller

| Symbol          | WLCSP25 | HVQFN24 | HVQFN33         |            | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                 |
|-----------------|---------|---------|-----------------|------------|-------------------------|------|-----------------------|-------------------------------------------------------------------------------------------------------------|
| PIO1_7/TXD/     | E1      | 1       | 32              | <u>[3]</u> | no                      | I/O  | I; PU                 | PIO1_7 — General purpose digital input/output pin.                                                          |
| CT32B0_MAT1     |         |         |                 |            |                         | 0    | -                     | <b>TXD</b> — Transmitter output for UART.                                                                   |
|                 |         |         |                 |            |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                            |
| PIO1_8/         | B1      | 6       | 7               | <u>[3]</u> | no                      | I/O  | I; PU                 | PIO1_8 — General purpose digital input/output pin.                                                          |
| CT16B1_CAP0     |         |         |                 |            |                         | I    | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                                           |
| PIO1_9/         | B3      | -       | 12              | <u>[3]</u> | no                      | I/O  | I; PU                 | PIO1_9 — General purpose digital input/output pin.                                                          |
| CT16B1_MAT0     |         |         |                 |            |                         | 0    | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                                            |
| PIO1_10/AD6/    | -       | -       | 20              | <u>[5]</u> | no                      | I/O  | I;PU                  | PIO1_10 — General purpose digital input/output pin.                                                         |
| CT16B1_MAT1     |         |         |                 |            |                         | I    | -                     | AD6 — A/D converter, input 6.                                                                               |
|                 |         |         |                 |            |                         | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                            |
| PIO1_11/AD7/    | -       | -       | 27              | <u>[5]</u> | no                      | I/O  | I;PU                  | PIO1_11 — General purpose digital input/output pin.                                                         |
| CT32B0_MAT3     |         |         |                 |            |                         | I    | -                     | AD7 — A/D converter, input 7.                                                                               |
|                 |         |         |                 |            |                         | 0    | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                            |
| PIO2_0/DTR      | -       | -       | 1               | <u>[3]</u> | no                      | I/O  | I;PU                  | PIO2_0 — General purpose digital input/output pin.                                                          |
|                 |         |         |                 |            |                         | 0    | -                     | <b>DTR</b> — Data Terminal Ready output for UART.                                                           |
| PIO2_1/DSR      | A1      | -       | -               | <u>[3]</u> | no                      | I/O  | I; PU                 | PIO2_1 — General purpose digital input/output pin.                                                          |
|                 |         |         |                 |            |                         | I    | -                     | <b>DSR</b> — Data Set Ready input for UART.                                                                 |
| PIO3_4/         | -       | -       | 13              | [3]        | no                      | I/O  | I;PU                  | PIO3_4 — General purpose digital input/output pin.                                                          |
| CT16B0_CAP1/RXD |         |         |                 |            |                         | I    | -                     | CT16B0_CAP1 — Capture input 1 for 16-bit timer 0.                                                           |
|                 |         |         |                 |            |                         | I    | -                     | <b>RXD</b> — Receiver input for UART.                                                                       |
| PIO3_5/         | -       | -       | 14              | <u>[3]</u> | no                      | I/O  | I;PU                  | PIO3_5 — General purpose digital input/output pin.                                                          |
| CT16B1_CAP1/TXD |         |         |                 |            |                         | I    | -                     | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.                                                           |
|                 |         |         |                 |            |                         | 0    | -                     | <b>TXD</b> — Transmitter output for UART.                                                                   |
| V <sub>DD</sub> | E3      | 22      | 29;<br>6;<br>28 |            | -                       | -    | -                     | 1.8 V supply voltage to the core, the external rail, and the ADC. Also used as the ADC reference voltage.   |
| XTALIN          | C1      | 4       | 4               | <u>[6]</u> | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V. |
| XTALOUT         | C2      | 5       | 5               | [6]        | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                       |
| V <sub>SS</sub> | E4      | 21      | 33              |            | -                       | -    | -                     | Ground.                                                                                                     |

#### Table 3. LPC110xLVUK/LPC111xLV pin description table

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level 0; IA = inactive, no pull-up/down enabled.

[2] See Figure 28 for the reset pad configuration.

[3] Pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 27).

[4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus.

[5] Pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as an ADC input, digital section of the pad is disabled (see Figure 27).

[6] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

LPC111XLV\_LPC11XXLVUK

32-bit ARM Cortex-M0 microcontroller

### 7. Functional description

#### 7.1 ARM Cortex-M0 processor

The ARM Cortex-M0 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption.

#### 7.2 On-chip flash program memory

The LPC111xLV/LPC11xxLVUK contains up to 32 kB of on-chip flash memory.

The flash memory is divided into 4 kB sectors with each sector consisting of 16 pages. Individual pages of 256 byte each can be erased using the IAP erase page command.

#### 7.3 On-chip SRAM

The LPC111xLV/LPC11xxLVUK contains up to 8 kB on-chip static RAM memory.

#### 7.4 Memory map

The LPC111xLV/LPC11xxLVUK incorporates several distinct memory regions, shown in the following figures. Figure 5 shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB peripheral area is 2 megabyte in size, and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kilobytes of space. This allows simplifying the address decoding for each peripheral.

#### **NXP Semiconductors**

## LPC111xLV/LPC11xxLVUK

#### 32-bit ARM Cortex-M0 microcontroller



#### Fig 5. LPC111xLV/LPC11xxLVUK memory map

#### 7.5 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 7.5.1 Features

• Controls system exceptions and peripheral interrupts.

| LPC111XLV_LPC11XXLVUK |
|-----------------------|
| Product data shoot    |

#### 32-bit ARM Cortex-M0 microcontroller

- In the LPC111xLV/LPC11xxLVUK, the NVIC supports 32 vectored interrupts including up to 13 inputs to the start logic from individual GPIO pins.
- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation.

#### 7.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Any GPIO pin (total of up to 18 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, or rising edge or falling edge, or both.

#### 7.6 IOCON block

The IOCON block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

### 7.7 Fast general purpose parallel I/O

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

LPC111xLV/LPC11xxLVUK use accelerated GPIO functions:

- GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved.
- Entire port value can be written in one instruction.

Additionally, any GPIO pin (total of up to 18 pins) providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both.

#### 7.7.1 Features

- Bit level port registers allow a single instruction to set or clear any number of bits in one write operation.
- Direction control of individual bits.
- All I/O default to inputs with pull-ups enabled after reset with the exception of the I<sup>2</sup>C-bus pins PIO0\_4 and PIO0\_5.
- Pull-up/pull-down resistor configuration can be programmed through the IOCON block for each GPIO pin (except for pins PIO0\_4 and PIO0\_5).
- All GPIO pins (except PIO0\_4 and PIO0\_5) are pulled up to 1.8 V ( $V_{DD} = 1.8$  V) if their pull-up resistor is enabled in the IOCON block (single power supply).
- Programmable open-drain mode.

#### 7.8 UART

The LPC111xLV/LPC11xxLVUK contains one UART.

Support for RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode.

The UART includes a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

#### 7.8.1 Features

- Maximum UART data bit rate of 3.125 MBit/s.
- 16 Byte Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode.
- Support for modem control.

#### 7.9 SPI serial I/O controller

The LPC111xLV/LPC11xxLVUK contains one SPI controller.

The SPI controller is capable of operation on an SSP, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SPI supports full-duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

#### 7.9.1 Features

- Maximum SPI speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode)
- Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses
- Synchronous serial communication
- Master or slave operation
- 8-frame FIFOs for both transmit and receive
- 4-bit to 16-bit frame

#### 7.10 I<sup>2</sup>C-bus serial I/O controller

The LPC111xLV/LPC11xxLVUK contains one I<sup>2</sup>C-bus controller.

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a Serial Clock Line (SCL) and a Serial DAta line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the

#### 32-bit ARM Cortex-M0 microcontroller

capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it.

#### 7.10.1 Features

- The I<sup>2</sup>C-interface is a standard I<sup>2</sup>C-bus compliant interface with open-drain pins. The I<sup>2</sup>C-bus interface also supports Fast-mode Plus with bit rates up to 1 Mbit/s.
- Easy to configure as master, slave, or master/slave.
- Programmable clocks allow versatile rate control.
- Bidirectional data transfer between masters and slaves.
- Multi-master bus (no central master).
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- The I<sup>2</sup>C-bus can be used for test and diagnostic purposes.
- The I<sup>2</sup>C-bus controller supports multiple address recognition and a bus monitor mode.

#### 7.11 ADC

The LPC111xLV/LPC11xxLVUK contains one ADC. It is a single 8-bit successive approximation ADC with up to eight channels.

**Remark:** ADC specifications are valid for  $T_{amb} = -40$  °C to +85 °C on HVQFN33 and WLCSP25 packages. ADC specifications are valid for  $T_{amb} = -10$  °C to 85 °C on the HVQFN24 package.

#### 7.11.1 Features

- 8-bit successive approximation ADC.
- Input multiplexing among 6 pins (WLCSP25 and HVQFN24 packages).
- Input multiplexing among 8 pins (HVQFN33 packages).
- Power-down mode.
- Measurement range 0 V to V<sub>DD</sub>.
- 8-bit sampling rate of up to 10 kSamples/s.
- Burst conversion mode for single or multiple inputs.
- Optional conversion on transition of input pin or timer match signal.
- Individual result registers for each ADC channel to reduce interrupt overhead.

#### 32-bit ARM Cortex-M0 microcontroller

#### 7.12 General purpose external event counter/timers

The LPC111xLV/LPC11xxLVUK includes two 32-bit counter/timers and two 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes one capture input to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 7.12.1 Features

- A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler.
- Counter or timer operation.
- Up to two capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt.
- The timer and prescaler may be configured to be cleared on a designated capture event. This feature permits easy pulse width measurement by clearing the timer on the leading edge of an input pulse and capturing the timer value on the trailing edge.
- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.

#### 7.13 System tick timer

The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

#### 7.14 Windowed WatchDog Timer

The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window.

#### 7.14.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.

#### 32-bit ARM Cortex-M0 microcontroller

- Incorrect feed sequence causes reset or interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). This gives a wide range of potential timing choices of watchdog operation under different power conditions.

#### 7.15 Clocking and power control

#### 7.15.1 Crystal oscillators

The LPC111xLV/LPC11xxLVUK include three independent oscillators. These are the system oscillator, the Internal RC oscillator (IRC), and the Watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC111xLV/LPC11xxLVUK will operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 6 for an overview of the LPC111xLV/LPC11xxLVUK clock generation.

#### **NXP Semiconductors**

## LPC111xLV/LPC11xxLVUK

32-bit ARM Cortex-M0 microcontroller



#### 7.15.1.1 Internal RC oscillator

The IRC may be used as the clock source for the WDT, and/or as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 2.5 % accuracy over the entire voltage and temperature range.

Upon power-up or any chip reset, the LPC111xLV/LPC11xxLVUK use the IRC as the clock source. Software may later switch to one of the other available clock sources.

#### 7.15.1.2 System oscillator

The system oscillator can be used as the clock source for the CPU, with or without using the PLL.

The system oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

#### 7.15.1.3 Watchdog oscillator

The watchdog oscillator can be used as a clock source that directly drives the CPU, the watchdog timer, or the CLKOUT pin. The watchdog oscillator nominal frequency is programmable between 9.4 kHz and 2.3 MHz. The frequency spread over processing and temperature is  $\pm$ 40 %.

#### 7.15.2 System PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The PLL output frequency must be lower than 100 MHz. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

#### 7.15.3 Clock output

The LPC111xLV/LPC11xxLVUK features a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

#### 7.15.4 Wake-up process

The LPC111xLV/LPC11xxLVUK begin operation at power-up by using the 12 MHz IRC oscillator as the clock source. This allows chip operation to resume quickly. If the system oscillator or the PLL is needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source.

#### 7.15.5 Power control

The LPC111xLV/LPC11xxLVUK support a variety of power control features. There are two special modes of processor power reduction: Sleep mode, and Deep-sleep mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing fine-tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.15.5.1 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

#### 7.15.5.2 Deep-sleep mode

In Deep-sleep mode, the chip is in Sleep mode, and in addition all analog blocks are shut down. As an exception, the user has the option to keep the IRC, the BOD, and the watchdog timer/watchdog oscillator running for self-timed wake-up. Deep-sleep mode allows for additional power savings.

Up to 13 pins can serve as external wake-up pins to the start logic to wake up the chip from Deep-sleep mode.

Unless the watchdog oscillator or the IRC are selected to run in Deep-sleep mode, the clock source should be switched to IRC before entering Deep-sleep mode, because the IRC can be switched on and off glitch-free.

#### 7.16 System control

#### 7.16.1 Start logic

The start logic connects external pins to corresponding interrupts in the NVIC. Each pin shown in <u>Table 3</u> as input to the start logic is connected to an individual interrupt in the NVIC interrupt vector table. The start logic pins can serve as external interrupt pins when the chip is in Active mode. In addition, an input signal on the start logic pins can wake up the chip from Deep-sleep mode when all clocks are shut down.

The start logic must be configured in the system configuration block and in the NVIC before being used.

#### 7.16.2 Reset

Reset has four sources on the LPC111xLV/LPC11xxLVUK: the RESET pin, the Watchdog reset, the BrownOut Detection (BOD) circuit, and Power-On Reset (POR). The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

A LOW-going pulse as short as 50 ns resets the part.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

#### 7.16.3 BrownOut Detection (BOD)

The LPC111xLV/LPC11xxLVUK includes a BOD circuit which monitors the voltage level on the  $V_{DD}$  pin. If this voltage falls below a fixed level (see <u>Table 8</u>), the BOD asserts a chip reset.

#### 7.16.4 Code security (Code Read Protection - CRP)

This feature of the LPC111xLV/LPC11xxLVUK allows user to enable different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP.

In addition, ISP entry via the PIO0\_1 pin can be disabled without enabling CRP. For details see the *LPC111xLV user manual*.

32-bit ARM Cortex-M0 microcontroller

There are three levels of Code Read Protection:

- 1. CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors cannot be erased.
- 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using PIO0\_1 pin, too. It is up to the user's application to provide (if needed) flash update mechanism using IAP calls or call reinvoke ISP command to enable flash update via the UART.

#### CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of pin PIO0\_1 for valid user code can be disabled (NO\_ISP mode). For details see the *LPC111xLV user manual*.

#### 7.16.5 APB interface

The APB peripherals are located on one APB bus.

#### 7.16.6 AHBLite

The AHBLite connects the CPU bus of the ARM Cortex-M0 to the flash memory, the main static RAM, and the Boot ROM.

#### 7.16.7 External interrupt inputs

All GPIO pins can be level or edge sensitive interrupt inputs. In addition, start logic inputs serve as external interrupts (see <u>Section 7.16.1</u>).

#### 7.17 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug with four breakpoints and two watchpoints is supported.

32-bit ARM Cortex-M0 microcontroller

### 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                               | Conditions                                                    | Min              | Max   | Unit |
|------------------------|-----------------------------------------|---------------------------------------------------------------|------------------|-------|------|
| $V_{DD}$               | supply voltage (core and external rail) |                                                               | 1.65             | 1.95  | V    |
| VI                     | input voltage                           | only valid when the V <sub>DD</sub> supply voltage is present | <u>[2]</u> –0.5  | +3.0  | V    |
|                        |                                         | $1.65 \text{ V} \le \text{V}_{\text{DD}} < 1.8 \text{ V}$     |                  |       |      |
|                        |                                         | $V_{DD} \ge 1.8 V$                                            | -0.5             | +5.0  | V    |
| I <sub>DD</sub>        | supply current                          | per supply pin                                                | -                | 100   | mA   |
| I <sub>SS</sub>        | ground current                          | per ground pin                                                | -                | 100   | mA   |
| I <sub>latch</sub>     | I/O latch-up current                    | $-(0.5V_{DD}) < V_I < (1.5V_{DD});$                           | -                | 100   | mA   |
|                        |                                         | T <sub>j</sub> < 125 °C                                       |                  |       |      |
| T <sub>stg</sub>       | storage temperature                     | non-operating                                                 | <u>3</u> –65     | +150  | °C   |
| T <sub>j(max)</sub>    | maximum junction temperature            |                                                               | -                | 150   | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package)   | based on package heat transfer, not device power consumption  | -                | 1.5   | W    |
| V <sub>ESD</sub>       | electrostatic discharge voltage         | human body model; all pins                                    | <u>[4]</u> –6500 | +6500 | V    |
|                        |                                         |                                                               |                  |       |      |

[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

[2] Including voltage on outputs in 3-state mode.

[3] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Refer to the JEDEC spec (J-STD-033B.1) for further details.

[4] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

32-bit ARM Cortex-M0 microcontroller

### 9. Static characteristics

#### 9.1 Static characteristics

#### Table 5. Static characteristics (single power supply

| Symbol            | Parameter                               | Conditions                                                                                                      |                   | Min          | Typ <mark>[1]</mark> | Max                | Unit              |
|-------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|--------------|----------------------|--------------------|-------------------|
| V <sub>DD</sub>   | supply voltage (core and external rail) |                                                                                                                 |                   | 1.65         | 1.8                  | 1.95               | V                 |
| Power cons        | umption                                 |                                                                                                                 |                   |              |                      |                    |                   |
| I <sub>DD</sub>   | supply current                          | Active mode; code                                                                                               |                   |              |                      |                    |                   |
|                   |                                         | while(1){}                                                                                                      |                   |              |                      |                    |                   |
|                   |                                         | executed from flash                                                                                             |                   |              |                      |                    |                   |
|                   |                                         | system clock = 12 MHz                                                                                           | [2][3][4]         | -            | 2                    | -                  | mA                |
|                   |                                         | V <sub>DD</sub> = 1.8 V                                                                                         | [5]               |              |                      |                    |                   |
|                   |                                         | system clock = 50 MHz                                                                                           | [2][3]<br>[5][6]  | -            | 8                    | -                  | mA                |
|                   |                                         | V <sub>DD</sub> = 1.8 V                                                                                         | <u>[5][6]</u>     |              |                      |                    |                   |
|                   |                                         | Sleep mode;                                                                                                     | [2][3][4]<br>[5]  | -            | 0.8                  | -                  | mA                |
|                   |                                         | system clock = 12 MHz                                                                                           | <u>[9]</u>        |              |                      |                    |                   |
|                   |                                         | V <sub>DD</sub> = 1.8 V                                                                                         | 10101[2]          |              |                      |                    |                   |
| Otom doud in a    |                                         | Deep-sleep mode;<br>V <sub>DD</sub> = 1.8 V                                                                     | [2][3][7]         | -            | 1.6                  | -                  | μA                |
|                   | ort pins, RESET                         |                                                                                                                 |                   |              | 0.5                  | 10                 | - 1               |
| IIL               | LOw-level input current                 | $V_{I} = 0 V$ ; on-chip pull-up resistor disabled                                                               |                   | -            | 0.5                  | 10                 | nA                |
| I <sub>IH</sub>   | HIGH-level input<br>current             | V <sub>I</sub> = V <sub>DD</sub> ; on-chip<br>pull-down resistor<br>disabled                                    |                   | -            | 0.5                  | 10                 | nA                |
| I <sub>OZ</sub>   | OFF-state output current                | $V_O = 0 V; V_O = V_{DD};$<br>on-chip pull-up/down<br>resistors disabled                                        |                   | -            | 0.5                  | 10                 | nA                |
| VI                | input voltage                           | pin configured to provide a digital function;                                                                   | <u>[8][9]</u>     |              |                      |                    |                   |
|                   |                                         | V <sub>DD</sub> = 1.8 V                                                                                         |                   | 0            | -                    | 3.0                | V                 |
| Vo                | output voltage                          | output active                                                                                                   |                   | 0            | -                    | V <sub>DD</sub>    | V                 |
| V <sub>IH</sub>   | HIGH-level input<br>voltage             |                                                                                                                 |                   | $0.7V_{DD}$  | -                    | -                  | V                 |
| V <sub>IL</sub>   | LOW-level input voltage                 |                                                                                                                 |                   | -            | -                    | $0.3V_{DD}$        | V                 |
| V <sub>hys</sub>  | hysteresis voltage                      |                                                                                                                 |                   | -            | 0.4                  | -                  | V                 |
| V <sub>OH</sub>   | HIGH-level output<br>voltage            | $\begin{array}{l} 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V; \\ I_{OH} = 3 \ mA \end{array} \label{eq:VDD}$          |                   | $V_{DD}-0.4$ | -                    | -                  | V                 |
| V <sub>OL</sub>   | LOW-level output voltage                | $\begin{array}{l} 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V; \\ I_{OL} = 3 \ mA \end{array}$                         |                   | -            | -                    | 0.4                | V                 |
| I <sub>OH</sub>   | HIGH-level output<br>current            | $\label{eq:V_OH} \begin{split} V_{OH} &= V_{DD} - 0.4 \ V; \\ 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V \end{split}$ |                   | 3            | -                    | -                  | mA                |
| I <sub>OL</sub>   | LOW-level output current                | $V_{OL} = 0.4 V$<br>1.65 V $\leq V_{DD} \leq 1.95 V$                                                            |                   | 3            | -                    | -                  | mA                |
| LPC111XLV_LPC11XX | LVUK                                    | All information provided in this document is subje                                                              | ect to legal disc | laimers.     |                      | © NXP B.V. 2012. A | II rights reserve |
| Product data      |                                         | Rev. 2 — 10 October                                                                                             |                   |              |                      |                    | 23 of 5           |

32-bit ARM Cortex-M0 microcontroller

| Symbol           | Parameter                                  | Conditions                                                                                                     |               | Min                | Typ <mark>[1]</mark> | Max         | Uni |
|------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------|--------------------|----------------------|-------------|-----|
| I <sub>OHS</sub> | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                                          | <u>[10]</u>   | -                  | -                    | -45         | mA  |
| I <sub>OLS</sub> | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD}$                                                                                              | <u>[10]</u>   | -                  | -                    | 50          | mA  |
| pd               | pull-down current                          | V <sub>I</sub> = 1.8 V<br>(V <sub>DD</sub> = 1.8 V)                                                            |               | 10                 | 29                   | 90          | μA  |
| ри               | pull-up current                            | V <sub>I</sub> = 0 V;                                                                                          |               | -3                 | –13                  | -85         | μA  |
|                  |                                            | $1.65~V \leq ~V_{DD} \leq 1.95~V$                                                                              |               |                    |                      |             |     |
|                  |                                            | $V_{DD} < V_I < 3.0 V$                                                                                         |               | 0                  | 0                    | 0           | μA  |
| High-drive o     | output pin (PIO0_7)                        |                                                                                                                |               |                    |                      |             |     |
| lıL              | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                                                        |               | -                  | 0.5                  | 10          | nA  |
| Іін              | HIGH-level input current                   | V <sub>I</sub> = V <sub>DD</sub> ; on-chip<br>pull-down resistor<br>disabled                                   |               | -                  | 0.5                  | 10          | nA  |
| loz              | OFF-state output<br>current                | $V_O = 0 V; V_O = V_{DD};$<br>on-chip pull-up/down<br>resistors disabled                                       |               | -                  | 0.5                  | 10          | nA  |
| VI               | input voltage                              | pin configured to provide<br>a digital function;                                                               | <u>[8][9]</u> |                    |                      |             |     |
|                  |                                            | $V_{DD} = 1.8 V$                                                                                               |               | 0                  | -                    | 3.0         | V   |
| Vo               | output voltage                             | output active                                                                                                  |               | 0                  | -                    | $V_{DD}$    | V   |
| V <sub>IH</sub>  | HIGH-level input voltage                   |                                                                                                                |               | 0.7V <sub>DD</sub> | -                    | -           | V   |
| V <sub>IL</sub>  | LOW-level input voltage                    |                                                                                                                |               | -                  | -                    | $0.3V_{DD}$ | V   |
| V <sub>hys</sub> | hysteresis voltage                         |                                                                                                                |               | -                  | 0.4                  | -           | V   |
| V <sub>OH</sub>  | HIGH-level output<br>voltage               | $\begin{array}{l} 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V; \\ I_{OH} = 10 \ mA \end{array} \label{eq:VDD}$        |               | $V_{DD}-0.4$       | -                    | -           | V   |
| V <sub>OL</sub>  | LOW-level output voltage                   | $\begin{array}{l} 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V; \\ I_{OL} = 3 \ mA \end{array} \label{eq:VDD}$         |               | -                  | -                    | 0.4         | V   |
| I <sub>ОН</sub>  | HIGH-level output<br>current               | $\label{eq:VOH} \begin{split} V_{OH} &= V_{DD} - 0.4 \ V; \\ 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V \end{split}$ |               | 10                 | -                    | -           | mA  |
| I <sub>OL</sub>  | LOW-level output<br>current                | $V_{OL} = 0.4 V$<br>1.65 V $\leq V_{DD} \leq 1.95 V$                                                           |               | 3                  | -                    | -           | mA  |
| I <sub>OLS</sub> | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD}$                                                                                              | <u>[10]</u>   | -                  | -                    | 50          | mA  |
| pd               | pull-down current                          | V <sub>I</sub> = 1.8 V                                                                                         |               | 10                 | 29                   | 90          | μA  |
| pu               | pull-up current                            | $V_{I} = 0 V;$<br>1.65 V $\leq V_{DD} \leq 1.95 V$                                                             |               | -3                 | -13                  | -85         | μA  |
|                  |                                            | $V_{DD} < V_{I} < 3.0 V$                                                                                       |               | 0                  | 0                    | 0           | μA  |

### Table 5. Static characteristics (single power supply ...continued $T_{max} = 40$ °C to 195 °C unloss otherwise specified

32-bit ARM Cortex-M0 microcontroller

#### Table 5. Static characteristics (single power supply ...continued

 $T_{amb} = -40 \circ C$  to +85  $\circ C$ , unless otherwise specified.

| Symbol                   | Parameter                   | Conditions                                                                                                                                                                             | Min           | Typ <mark>[1]</mark> | Max         | Unit |
|--------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------|-------------|------|
| I <sup>2</sup> C-bus pin | s (PIO0_4 and PIO0_5)       |                                                                                                                                                                                        |               |                      |             |      |
| V <sub>IH</sub>          | HIGH-level input voltage    |                                                                                                                                                                                        | $0.7V_{DD}$   | -                    | -           | V    |
| V <sub>IL</sub>          | LOW-level input voltage     | e                                                                                                                                                                                      | -             | -                    | $0.3V_{DD}$ | V    |
| V <sub>hys</sub>         | hysteresis voltage          |                                                                                                                                                                                        | -             | $0.05V_{DD}$         | -           | V    |
| I <sub>OL</sub>          | LOW-level output<br>current | $\label{eq:Volume} \begin{array}{l} V_{OL} = 0.4 \ V; \ I^2C\text{-bus pins} \\ \text{configured as standard} \\ \text{mode pins} \\ 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V \end{array}$ | 2.5           | -                    | -           | mA   |
| I <sub>OL</sub>          | LOW-level output current    | $V_{OL} = 0.4 \text{ V}$ ; I <sup>2</sup> C-bus pins<br>configured as Fast-mode<br>Plus pins                                                                                           | 15            | -                    | -           | mA   |
|                          |                             | $1.65 V \le V_{DD} \le 1.95 V;$                                                                                                                                                        |               |                      |             |      |
| I <sub>LI</sub>          | input leakage current       | $V_{I} = V_{DD}$                                                                                                                                                                       | <u>[11]</u> _ | 2                    | 4           | μA   |
| Oscillator p             | bins                        |                                                                                                                                                                                        |               |                      |             |      |
| V <sub>i(xtal)</sub>     | crystal input voltage       |                                                                                                                                                                                        | -0.5          | 1.8                  | 1.95        | V    |
| V <sub>o(xtal)</sub>     | crystal output voltage      |                                                                                                                                                                                        | -0.5          | 1.8                  | 1.95        | V    |

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

[2]  $T_{amb} = 25 \ ^{\circ}C.$ 

[3] I<sub>DD</sub> measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled. BOD disabled for all measurements.

[4] IRC enabled; system oscillator disabled; system PLL disabled.

[5] All peripherals disabled in the SYSAHBCLKCTRL register. Peripheral clocks to UART and SPI0 disabled in system configuration block.

[6] IRC disabled; system oscillator enabled; system PLL enabled.

[7] All oscillators and analog blocks turned off in the PDSLEEPCFG register; PDSLEEPCFG = 0x0000 18FF.

[8] Including voltage on outputs in 3-state mode.

[9] V<sub>DD</sub> supply voltage must be present.

[10] Allowed as long as the current limit does not exceed the maximum current allowed by the device.

[11] To  $V_{\text{SS}}.$ 

#### 9.1.1 Analog characteristics

**Remark:** ADC specifications are valid for  $T_{amb} = -40$  °C to +85 °C on HVQFN33 and WLCSP25 packages. ADC specifications are valid for  $T_{amb} = -10$  °C to +85 °C on the HVQFN24 package.

#### Table 6. 8-bit ADC static characteristics

 $T_{amb} = -40$  °C to +85 °C for HVQFN33 and WLCSP25 packages.  $T_{amb} = -10$  °C to +85 °C for the HVQFN24 package.  $V_{DD} = 1.8$  V  $\pm 5$  %; 8-bit resolution.

| Symbol          | Parameter                  | Min             | Тур | Max             | Unit |
|-----------------|----------------------------|-----------------|-----|-----------------|------|
| VIA             | analog input voltage       | 0               | -   | $V_{\text{DD}}$ | V    |
| C <sub>ia</sub> | analog input capacitance   | -               | -   | 1               | pF   |
| DNL             | differential non-linearity | <u>[1][2]</u> _ | -   | ± 1             | LSB  |
| INL             | integral non-linearity     | <u>[3]</u>      | -   | ± 1.5           | LSB  |
| Eo              | offset error               | <u>[4]</u> _    | -   | ± 1             | LSB  |

© NXP B.V. 2012. All rights reserved.