# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





LT1964

200mA, Low Noise, Low Dropout Negative Micropower Regulator

#### FEATURES

- Low Noise: 30µV<sub>RMS</sub> (10Hz to 100kHz)
- Low Quiescent Current: 30µA
- Low Dropout Voltage: 340mV
- Output Current: 200mA
- Fixed Output Voltage: –5V
- Adjustable Output from -1.22V to -20V
- Positive or Negative Shutdown Logic
- 3µA Quiescent Current in Shutdown
- Stable with 1µF Output Capacitor
- Stable with Aluminum, Tantalum, or Ceramic Capacitors
- Thermal Limiting
- Low Profile (1mm) ThinSOT<sup>™</sup> and (0.75mm) 8-Pin 3mm × 3mm DFN Packages

#### **APPLICATIONS**

- Battery-Powered Instruments
- Low Noise Regulator for Noise-Sensitive Instrumentation
- Negative Complement to LT1761 Family of Positive LDOs

#### DESCRIPTION

The LT®1964 is a micropower low noise, low dropout negative regulator. The device is capable of supplying 200mA of output current with a dropout voltage of 340mV. Low quiescent current ( $30\mu$ A operating and  $3\mu$ A shutdown) makes the LT1964 an excellent choice for battery-powered applications. Quiescent current is well controlled in dropout.

Other features of the LT1964 include low output noise. With the addition of an external 0.01µF bypass capacitor, output noise is reduced to  $30\mu V_{RMS}$  over a 10Hz to 100kHz bandwidth. The LT1964 is capable of operating with small capacitors and is stable with output capacitors as low as 1µF. Small ceramic capacitors can be used without the necessary addition of ESR as is common with other regulators. Internal protection circuitry includes reverse output protection, current limiting, and thermal limiting. The device is available with a fixed output voltage of -5V and as an adjustable device with a -1.22V reference voltage. The LT1964 regulators are available in a low profile (1mm) ThinSOT and the low profile (0.75mm) 8-pin (3mm  $\times$  3mm) DFN packages.

∠ , LT, LTC and LTM are registered trademarks of Linear Technology Corporation. ThinSOT is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

### TYPICAL APPLICATION



#### 10Hz to 100kHz Output Noise



### ABSOLUTE MAXIMUM RATINGS

| (Note | 1) |
|-------|----|
|-------|----|

| IN Pin Voltage                            | ±20V      |
|-------------------------------------------|-----------|
| OUT Pin Voltage (Note 11)                 | ±20V      |
| OUT to IN Differential Voltage (Note 11)C | ).5V, 20V |
| ADJ Pin Voltage                           |           |
| (with Respect to IN Pin) (Note 11)C       | ).5V, 20V |
| BYP Pin Voltage                           |           |
| (with Respect to IN Pin)                  | ±20V      |
| SHDN Pin Voltage                          |           |
| (with Respect to IN Pin) (Note 11)C       | ).5V, 35V |
|                                           |           |

### PIN CONFIGURATION

#### 



### ORDER INFORMATION

| LEAD FREE FINISH  | TAPE AND REEL       | PART MARKING* | PACKAGE DESCRIPTION            | TEMPERATURE RANGE |
|-------------------|---------------------|---------------|--------------------------------|-------------------|
| LT1964ES5-SD#PBF  | LT1964ES5-SD#TRPBF  | LTVX          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964ES5-BYP#PBF | LT1964ES5-BYP#TRPBF | LTVY          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964ES5-5#PBF   | LT1964ES5-5#TRPBF   | LTVZ          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964EDD#PBF     | LT1964EDD#TRPBF     | LDVM          | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 125°C    |
| LT1964IS5-SD#PBF  | LT1964IS5-SD#TRPBF  | LTVX          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964IS5-BYP#PBF | LT1964IS5-BYP#TRPBF | LTVY          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964IS5-5#PBF   | LT1964IS5-5#TRPBF   | LTVZ          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964IDD#PBF     | LT1964IDD#TRPBF     | LDVM          | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 125°C    |
|                   |                     | •             |                                | 1964              |



### **ORDER INFORMATION**

| LEAD BASED FINISH | TAPE AND REEL    | PART MARKING* | PACKAGE DESCRIPTION            | TEMPERATURE RANGE |
|-------------------|------------------|---------------|--------------------------------|-------------------|
| LT1964ES5-SD      | LT1964ES5-SD#TR  | LTVX          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964ES5-BYP     | LT1964ES5-BYP#TR | LTVY          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964ES5-5       | LT1964ES5-5#TR   | LTVZ          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964EDD         | LT1964EDD#TR     | LDVM          | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 125°C    |
| LT1964IS5-SD      | LT1964IS5-SD#TR  | LTVX          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964IS5-BYP     | LT1964IS5-BYP#TR | LTVY          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964IS5-5       | LT1964IS5-5#TR   | LTVZ          | 5-Lead Plastic SOT-23          | -40°C to 125°C    |
| LT1964IDD         | LT1964IDD#TR     | LDVM          | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 125°C    |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C.

| PARAMETER                                                                      | CONDITIONS                                                                                                        |                                                                                                                      |             | MIN              | ТҮР                           | MAX                        | UNITS                      |
|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------|------------------|-------------------------------|----------------------------|----------------------------|
| Regulated Output Voltage<br>(Notes 3, 9)                                       | LT1964-5                                                                                                          | V <sub>IN</sub> = -5.5V, I <sub>LOAD</sub> = -1mA<br>-20V < V <sub>IN</sub> < -6V, -200mA < I <sub>LOAD</sub> < -1mA | •           | -4.925<br>-4.850 | 5<br>5                        | -5.075<br>-5.150           | V<br>V                     |
| ADJ Pin Voltage<br>(Notes 2, 3, 9)                                             | LT1964                                                                                                            | V <sub>IN</sub> = -2V, I <sub>LOAD</sub> = -1mA<br>-20V < V <sub>IN</sub> < -2.8V, -200mA < I <sub>LOAD</sub> < -1mA | •           | -1.202<br>-1.184 | -1.22<br>-1.22                | -1.238<br>-1.256           | V<br>V                     |
| Line Regulation                                                                | LT1964-5<br>LT1964 (Note 2)                                                                                       | $\Delta V_{IN}$ = –5.5V to –20V, $I_{LOAD}$ = –1mA $\Delta V_{IN}$ = –2.8V to –20V, $I_{LOAD}$ = –1mA                | •           |                  | 15<br>1                       | 50<br>12                   | mV<br>mV                   |
| Load Regulation                                                                | LT1964-5                                                                                                          | $V_{IN}$ = –6V, $\Delta I_{LOAD}$ = –1mA to –200mA $V_{IN}$ = –6V, $\Delta I_{LOAD}$ = –1mA to –200mA                | •           |                  | 15                            | 35<br>50                   | mV<br>mV                   |
|                                                                                | LT1964                                                                                                            | $V_{IN}$ = -2.8V, $\Delta I_{LOAD}$ = -1mA to -200mA<br>$V_{IN}$ = -2.8V, $\Delta I_{LOAD}$ = -1mA to -200mA         | •           |                  | 2                             | 7<br>15                    | mV<br>mV                   |
| Dropout Voltage<br>V <sub>IN</sub> = V <sub>OUT(NOMINAL)</sub><br>(Notes 4, 5) | $I_{LOAD} = -1mA$<br>$I_{LOAD} = -1mA$                                                                            |                                                                                                                      | •           |                  | 0.1                           | 0.15<br>0.19               | V<br>V                     |
|                                                                                | I <sub>LOAD</sub> = -10mA<br>I <sub>LOAD</sub> = -10mA                                                            |                                                                                                                      | •           |                  | 0.15                          | 0.20<br>0.25               | V<br>V                     |
|                                                                                | $I_{LOAD} = -100 \text{mA}$<br>$I_{LOAD} = -100 \text{mA}$                                                        |                                                                                                                      | •           |                  | 0.26                          | 0.33<br>0.39               | V<br>V                     |
|                                                                                | $I_{LOAD} = -200 \text{mA}$<br>$I_{LOAD} = -200 \text{mA}$                                                        |                                                                                                                      | •           |                  | 0.34                          | 0.42<br>0.49               | V<br>V                     |
| GND Pin Current<br>$V_{IN} = V_{OUT(NOMINAL)}$<br>(Notes 4, 6)                 | $I_{LOAD} = 0mA$ $I_{LOAD} = -1mA$ $I_{LOAD} = -10mA$ $I_{LOAD} = -100mA$ $I_{LOAD} = -100mA$ $I_{LOAD} = -200mA$ |                                                                                                                      | •<br>•<br>• |                  | 30<br>85<br>300<br>1.3<br>2.5 | 70<br>180<br>600<br>3<br>6 | μΑ<br>μΑ<br>μΑ<br>mA<br>mA |



## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C.

| Output Voltage Noise                                          | $C_{OUT}$ = 10µF, $C_{BYP}$ = 0.01µF, $I_{LOAD}$ = -200mA, BW = 10Hz to 100kHz                       |             |               | 30                         |               | μV <sub>RMS</sub> |
|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------|---------------|----------------------------|---------------|-------------------|
| ADJ Pin Bias Current                                          | (Notes 2, 7)                                                                                         |             |               | 30                         | 100           | nA                |
| Minimum Input Voltage (Note 12)<br>I <sub>LOAD</sub> = –200mA | LT1964-BYP<br>LT1964-SD                                                                              | •           |               | -1.9<br>-1.6               | -2.8<br>-2.2  | V<br>V            |
| Shutdown Threshold                                            |                                                                                                      | •<br>•<br>• | 0.25<br>-0.25 | 1.6<br>-1.9<br>0.8<br>-0.8 | 2.1<br>–2.8   | V<br>V<br>V<br>V  |
| SHDN Pin Current (Note 8)                                     | $V_{SHDN} = 0V$<br>$V_{SHDN} = 15V$<br>$V_{SHDN} = -15V$                                             |             | -1            | ±0.1<br>6<br>–3            | 1<br>15<br>–9 | μΑ<br>μΑ<br>μΑ    |
| Quiescent Current in Shutdown                                 | $V_{IN} = -6V, V_{\overline{SHDN}} = 0V$                                                             |             |               | 3                          | 10            | μA                |
| Ripple Rejection                                              | $V_{IN} - V_{OUT} = -1.5V(Avg), V_{RIPPLE} = 0.5V_{P-P},$<br>$f_{RIPPLE} = 120Hz, I_{LOAD} = -200mA$ |             | 46            | 54                         |               | dB                |
| Current Limit                                                 | $V_{IN} = -6V$ , $V_{OUT} = 0V$<br>$V_{IN} = V_{OUT(NOMINAL)} -1.5V$ , $\Delta V_{OUT} = 0.1V$       | •           | 220           | 350                        |               | mA<br>mA          |
| Input Reverse Leakage Current                                 | $V_{IN} = 20V, V_{OUT}, V_{ADJ}, V_{\overline{SHDN}} = Open Circuit$                                 |             |               |                            | 1             | mA                |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime

**Note 2:** The LT1964 (adjustable version) is tested and specified for these conditions with the ADJ pin connected to the OUT pin.

**Note 3:** Operating conditions are limited by maximum junction temperature. The regulated output voltage specification will not apply for all possible combinations of input voltage and output current. When operating at maximum input voltage, the output current range must be limited. When operating at maximum output current, the input voltage range must be limited.

**Note 4:** To satisfy requirements for minimum input voltage, the LT1964 (adjustable version) is tested and specified for these conditions with an external resistor divider (two 249k resistors) for an output voltage of -2.44V. The external resistor divider will add a 5µA DC load on the output.

**Note 5:** Dropout voltage is the minimum input to output voltage differential needed to maintain regulation at a specified output current. In dropout, the output voltage will be equal to:  $(V_{IN} + V_{DROPOUT})$ .

**Note 6:** GND pin current is tested with  $V_{IN} = V_{OUT(NOMINAL)}$  and a current source load. This means the device is tested while operating in its dropout region. This is the worst-case GND pin current. The GND pin current will decrease slightly at higher input voltages.

**Note 7:** ADJ pin bias current flows out of the ADJ pin.

**Note 8:** Positive SHDN pin current flows into the SHDN pin. SHDN pin current is included in the GND pin current specification.

**Note 9:** For input-to-output differential voltages greater than 7V, a  $50\mu$ A load is needed to maintain regulation.

**Note 10:** The LT1964 is tested and specified under pulse load conditions such that  $T_J \cong T_A$ . The LT1964E is tested at  $T_A = 25^{\circ}$ C. Performance at -40°C to 125°C is assured by design, characterization and correlation with statistical process controls. The LT1964I is guaranteed over the full -40°C to 125°C operating junction temperature range.

**Note 11:** A parasitic diode exists internally on the LT1964 between the OUT, ADJ and  $\overline{SHDN}$  pins and the IN pin. The OUT, ADJ and  $\overline{SHDN}$  pins cannot be pulled more than 0.5V more negative than the IN pin during fault conditions, and must remain at a voltage more positive than the IN pin during operation.

**Note 12:** For the LT1964-BYP, this specification accounts for the operating threshold of the SHDN pin, which is tied to the IN pin internally. For the LT1964-SD, the SHDN threshold must be met to ensure device operation. **Note 13:** Actual thermal resistance ( $\theta_{JA}$ ) junction to ambient will be a function of board layout. See the Thermal Considerations section in the Applications Information.





























LT1964-5, 10Hz to 100kHz Output Noise,  $C_{BYP} = 100 pF$ 



C<sub>OUT</sub> = 10µF I<sub>LOAD</sub> = -200mA









LT1964-5, Transient Response,  $C_{BYP} = 0$ V<sub>IN</sub> = -6V C<sub>IN</sub> = 10μF C<sub>OUT</sub> = 10μF 0.2 OUTPUT VOLTAGE DEVIATION (V) 0.1 0 -0.1 -0.2 0 0 -100 -200 -200 0 400 800 1200 1600 2000 TIME (µs) 1964 G30

LT1964-5, Transient Response,  $C_{BYP} = 0.01 \mu F$ 





### PIN FUNCTIONS

**ADJ (Adjustable Devices only):** For the Adjustable LT1964, this is the Input to the Error Amplifier. The ADJ pin has a bias current of 30nA that flows out of the pin. The ADJ pin voltage is -1.22V referenced to ground, and the output voltage range is -1.22V to -20V. A parasitic diode exists between the ADJ pin and the input of the LT1964. The ADJ pin cannot be pulled more negative than the input during normal operation, or more than 0.5V more negative than the input during a fault condition.

**BYP:** The BYP Pin is used to Bypass the Reference of the LT1964 to Achieve Low Noise Performance from the Regulator. A small capacitor from the output to this pin will bypass the reference to lower the output voltage noise. A maximum value of  $0.01\mu$ F can be used for reducing output voltage noise to a typical  $30\mu$ V<sub>RMS</sub> over a 10Hz to 100kHz bandwidth. If not used, this pin must be left unconnected.

**Exposed Pad (DFN Package Only):** IN. Connect to IN (Pins 7, 8) at the PCB.

#### GND: Ground.

**IN:** Power is Supplied to the Device Through the Input Pin. A bypass capacitor is required on this pin if the device is more than six inches away from the main input filter capacitor. In general, the output impedance of a battery rises with frequency, so it is advisable to include a bypass capacitor in battery-powered circuits. A bypass capacitor in the range of  $1\mu$ F to  $10\mu$ F is sufficient.

**OUT:** The Output Supplies Power to the Load. A minimum output capacitor of  $1\mu$ F is required to prevent oscillations. Larger output capacitors will be required for applications with large transient loads to limit peak voltage transients. A parasitic diode exists between the output and the input. The output cannot be pulled more negative than the input during normal operation, or more than 0.5V below the input during a fault condition. See the Applications Information section for more information on output capacitance and reverse output characteristics.

**SHDN:** The SHDN Pin is used to put the LT1964 into a Low Power Shutdown State. The SHDN pin is referenced to the GND pin for regulator control, allowing the LT1964 to be driven by either positive or negative logic. The output of the LT1964 will be off when the SHDN pin is pulled within  $\pm 0.8V$  of GND. Pulling the SHDN pin more than -1.9V or +1.6V will turn the LT1964 on. The SHDN pin can be driven by 5V logic or open collector logic with a pull-up resistor. The pull-up resistor is required to supply the pull-up current of the open collector gate, normally several microamperes, and the SHDN pin current, typically 3µA out of the pin (for negative logic) or 6µA into the pin (for positive logic). If unused, the SHDN pin must be connected to  $V_{IN}$ . The device will be shut down if the SHDN pin is open circuit. For the LT1964-BYP, the SHDN pin is internally connected to VIN. A parasitic diode exists between the SHDN pin and the input of the LT1964. The SHDN pin cannot be pulled more negative than the input during normal operation, or more than 0.5V below the input during a fault condition.



The LT1964 is a 200mA negative low dropout regulator with micropower guiescent current and shutdown. The device is capable of supplying 200mA at a dropout voltage of 340mV. Output voltage noise can be lowered to 30µV<sub>BMS</sub> over a 10Hz to 100kHz bandwidth with the addition of a 0.01µF reference bypass capacitor. Additionally, the reference bypass capacitor will improve transient response of the regulator, lowering the settling time for transient load conditions. The low operating quiescent current (30µA) drops to 3µA in shutdown. In addition to the low guiescent current, the LT1964 incorporates several protection features which make it ideal for use in battery-powered systems. In dual supply applications where the regulator load is returned to a positive supply, the output can be pulled above ground by as much as 20V and still allow the device to start and operate.

#### Adjustable Operation

The adjustable version of the LT1964 has an output voltage range of -1.22V to -20V. The output voltage is set by the ratio of two external resistors as shown in Figure 1. The device servos the output to maintain the voltage at the ADJ pin at -1.22V referenced to ground. The current in R1 is then equal to -1.22V/R1 and the current in R2 is the current in R1 plus the ADJ pin bias current. The ADJ pin bias current, 30nA at 25°C, flows through R2 out of the ADJ pin. The output voltage can be calculated using





the formula in Figure 1. The value of R1 should be less than 250k to minimize errors in the output voltage caused by the ADJ pin bias current. Note that in shutdown the output is turned off and the divider current will be zero. Curves of ADJ Pin Voltage vs Temperature and ADJ Pin Bias Current vs Temperature appear in the Typical Performance Characteristics section.

The adjustable device is tested and specified with the ADJ pin tied to the OUT pin and a 5µA DC load (unless otherwise specified) for an output voltage of -1.22V. Specifications for output voltages greater than -1.22V will be proportional to the ratio of the desired output voltage to -1.22V; ( $V_{OUT}/-1.22V$ ). For example, load regulation for an output current change of 1mA to 200mA is 2mV typical at  $V_{OUT} = -1.22V$ . At  $V_{OUT} = -12V$ , load regulation is:

(−12V/−1.22V) • (2mV) = 19.6mV

#### **Bypass Capacitance and Low Noise Performance**

The LT1964 may be used with the addition of a bypass capacitor from  $V_{OUT}$  to the BYP pin to lower output voltage noise. A good quality low leakage capacitor is recommended. This capacitor will bypass the reference of the LT1964, providing a low frequency noise pole. The noise pole provided by this bypass capacitor will lower the output voltage noise to as low as  $30\mu V_{RMS}$  with the addition of a 0.01µF bypass capacitor. Using a bypass capacitor has the added benefit of improving transient response. With no bypass capacitor and a  $10\mu$ F output capacitor, a -10mA to -200mA load step will settle to within 1% of its final value in less than 100µs. With the addition of a 0.01µF bypass capacitor, the output will stay within 1% for the same -10mA to -200mA load step (see LT1964-5 Transient Response in the Typical Characteristics section). However, regulator start-up time is proportional to the size of the bypass capacitor.

Higher values of output voltage noise may be measured if care is not exercised with regard to circuit layout and testing. Crosstalk from nearby traces can induce unwanted noise onto the output of the LT1964-X.



#### **Output Capacitance and Transient Response**

The LT1964 is designed to be stable with a wide range of output capacitors. The ESR of the output capacitor affects stability, most notably with small capacitors. A minimum output capacitor of 1µF with an ESR of 3 $\Omega$  or less is recommended to prevent oscillations. The LT1964 is a micropower device and output transient response will be a function of output capacitance. Larger values of output capacitance decrease the peak deviations and provide improved transient response for larger load current changes. Bypass capacitors, used to decouple individual components powered by the LT1964, will increase the effective output capacitor value.

Extra consideration must be given to the use of ceramic capacitors. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior across temperature and applied voltage. The most common dielectrics used are specified with EIA temperature characteristic codes of Z5U, Y5V, X5R and X7R. The Z5U and Y5V dielectrics are good for providing high capacitances in a small package, but they tend to have strong voltage and temperature coefficients as shown in Figures 2 and 3. When used with a 5V regulator, a 16V 10µF Y5V capacitor can exhibit an effective value as low as 1µF to 2µF for the DC bias voltage applied and over the operating temperature range. The X5R and X7R dielectrics result in more stable characteristics and are more suitable for use as the output capacitor. The X7R type has better stability across temperature, while the X5R is less expensive and is available in higher values. Care still must be exercised when using X5R and X7R capacitors: the X5R and X7R codes only specify operating temperature range and maximum capacitance change over temperature. Capacitance change due to DC bias with X5R and X7R capacitors is better than Y5V and Z5U capacitors, but can still be significant enough to drop capacitor values below appropriate levels. Capacitor DC bias characteristics tend to improve as component case size increases, but expected capacitance at operating voltage should be verified.

Voltage and temperature coefficients are not the only sources of problems. Some ceramic capacitors have a piezoelectric response. A piezoelectric device generates voltage across its terminals due to mechanical stress, similar to the way a piezoelectric accelerometer or microphone works. For a ceramic capacitor the stress can be induced by vibrations in the system or thermal transients. The resulting voltages produced can cause appreciable



Figure 2. Ceramic Capacitor DC Bias Characteristics



Figure 3. Ceramic Capacitor Temperature Characteristics



amounts of noise, especially when a ceramic capacitor is used for noise bypassing. A ceramic capacitor produced Figure 4's trace in response to light tapping from a pencil. Similar vibration induced behavior can masquerade as increased output voltage noise.



Figure 4. Noise Resulting from Tapping on a Ceramic Capacitor

#### **Thermal Considerations**

The power handling capability of the device will be limited by the maximum rated junction temperature (125°C). The power dissipated by the device will be made up of two components:

- 1. Output current multiplied by the input/output voltage differential:  $I_{OUT} \bullet (V_{IN} V_{OUT})$ , and
- 2. Ground pin current multiplied by the input voltage:  $I_{GND} \bullet V_{IN}$

The GND pin current can be found by examining the GND Pin Current curves in the Typical Performance Characteristics. Power dissipation will be equal to the sum of the two components listed above.

The LT1964 series regulators have internal thermal limiting designed to protect the device during overload conditions. For continuous normal conditions the maximum junction temperature rating of 125°C must not be exceeded. It is important to give careful consideration to all sources of thermal resistance from junction to ambient. Additional heat sources mounted nearby must also be considered.

For surface mount devices, heat sinking is accomplished by using the heat spreading capabilities of the PC board and its copper traces. Copper board stiffeners and plated through-holes can also be used to spread the heat generated by power devices.

The following tables list thermal resistance for several different board sizes and copper areas. All measurements were taken in still air on 3/32" FR-4 board with one ounce copper.

#### Table 1. SOT-23 Thermal Resistance

| COPPE               | R AREA              |                     | THERMAL RESISTANCE    |
|---------------------|---------------------|---------------------|-----------------------|
| TOPSIDE*            | BACKSIDE            | <b>BOARD AREA</b>   | (JUNCTION-TO-AMBIENT) |
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 125°C/W               |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 125°C/W               |
| 225mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 130°C/W               |
| 100mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 135°C/W               |
| 50mm <sup>2</sup>   | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 150°C/W               |

\*Device is mounted on topside.

#### Table 2. DFN Thermal Resistance

| COPPE               | R AREA              |                     | THERMAL RESISTANCE    |  |  |
|---------------------|---------------------|---------------------|-----------------------|--|--|
| TOPSIDE*            | BACKSIDE            | <b>BOARD AREA</b>   | (JUNCTION-TO-AMBIENT) |  |  |
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 40°C/W                |  |  |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 45°C/W                |  |  |
| 225mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 50°C/W                |  |  |
| 100mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 62°C/W                |  |  |

\*Device is mounted on topside.

The thermal resistance junction-to-case ( $\theta_{JC}$ ), measured at Pin 2, is 60°C/W. for the SOT-23 package and is 16°C/W measured at the backside of the exposed pad on the DFN package

#### **Calculating Junction Temperature**

Example: Given an output voltage of -5V, an input voltage range of -6V to -8V, an output current range of 0mA to -100mA, and a maximum ambient temperature of 50°C, what will the maximum junction temperature be?

The power dissipated by the device will be equal to:

 $I_{OUT(MAX)} \bullet (V_{IN(MAX)} - V_{OUT}) + (I_{GND} \bullet V_{IN(MAX)})$  where,

 $I_{OUT(MAX)} = -100mA$  $V_{IN(MAX)} = -8V$  $I_{GND}$  at ( $I_{OUT} = -100mA$ ,  $V_{IN} = -8V$ ) = -2mA

S0,

 $P = -100mA \bullet (-8V + 5V) + (-2mA \bullet -8V) = 0.32W$ 

The thermal resistance (junction to ambient) will be in the range of 125°C/W to 150°C/W for the SOT-23 package depending on the copper area. So the junction temperature rise above ambient will be approximately equal to:

0.32W • 140°C/W = 44.2°C

The maximum junction temperature will then be equal to the maximum junction temperature rise above ambient plus the maximum ambient temperature or:

 $T_{JMAX} = 50^{\circ}C + 44.2^{\circ}C = 94.2^{\circ}C$ 

#### **Protection Features**

The LT1964 incorporates several protection features which make it ideal for use in battery-powered circuits. In addition to the normal protection features associated with monolithic regulators, such as current limiting and thermal limiting, the device is protected against reverse input voltages and reverse output voltages.

Current limit protection and thermal overload protection are intended to protect the device against current overload conditions at the output of the device. For normal operation, the junction temperature should not exceed 125°C.

The output of the LT1964 can be pulled above ground without damaging the device. If the input is left open circuit or grounded, the output can be pulled above ground by 20V. For fixed voltage versions, the output will act like a large resistor, typically 500k or higher, limiting current flow to less than  $40\mu$ A. For adjustable versions, the output will

act like an open circuit, no current will flow into the pin. If the input is powered by a voltage source, the output will sink the short-circuit current of the device and will protect itself by thermal limiting. In this case, grounding the SHDN pin will turn off the device and stop the output from sinking the short-circuit current.

Like many IC power regulators, the LT1964 series have safe operating area protection. The safe area protection activates at input-to-output differential voltages greater than -7V. The safe area protection decreases the current limit as the input-to-output differential voltage increases and keeps the power transistor inside a safe operating region for all values of forward input to-output voltage. The protection is designed to provide some output current at all values of input-to-output voltage up to the device breakdown. A 50 $\mu$ A load is required at input-to-output differential voltages greater than -7V.

When power is first turned on, as the input voltage rises, the output follows the input, allowing the regulator to start up into very heavy loads. During start-up, as the input voltage is rising, the input-to-output voltage differential is small, allowing the regulator to supply large output currents. With a high input voltage, a problem can occur wherein removal of an output short will not allow the output voltage to fully recover. Other regulators, such as the LT1175, also exhibit this phenomenon, so it is not unique to the LT1964 series.

The problem occurs with a heavy output load when the input voltage is high and the output voltage is low. Common situations are immediately after the removal of a short-circuit or when the SHDN pin is pulled high after the input voltage has already been turned on. The load line for such a load may intersect the output current curve at two points. If this happens, there are two stable operating points for the regulator. With this double intersection, the input supply may need to be cycled down to zero and brought up again to make the output recover.



#### PACKAGE DESCRIPTION



**S5** Package 5-Lead Plastic TSOT-23 (Reference LTC DWG # 05-08-1635)

2. DRAWING NOT TO SCALE 3. DIMENSIONS ARE INCLUSIVE OF PLATING

4. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH AND METAL BURR

5. MOLD FLASH SHALL NOT EXCEED 0.254mm

6. JEDEC PACKAGE REFERENCE IS MO-193

**DD** Package 8-Lead Plastic DFN (3mm × 3mm) (Reference LTC DWG # 05-08-1698)



3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION





Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

### **RELATED PARTS**

| PART NUMBER    | DESCRIPTION                                                         | COMMENTS                                                                                                |
|----------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| LT1120         | 125mA Micropower Low Dropout Regulator with Comparator and Shutdown | Includes 2.5V Reference and Comparator, $V_{IN}\!\!:$ 3.5V to 36V, $I_Q$ = 40 $\mu\text{A},$ N8 Package |
| LT1121         | 150mA Micropower Low Dropout Regulator                              | $V_{\text{IN}}$ : 4.2V to 30V, $I_{\text{Q}}$ = 30µA; ThinSOT, S8 and MS8 Packages                      |
| LT1129         | 700mA Micropower Low Dropout Regulator                              | $V_{IN}$ : 4.5V to 30V, $I_Q$ = 50µA; DD and S8 Packages                                                |
| LT1175         | 800mA Negative Low Dropout Micropower Regulator                     | $V_{IN}\!\!:$ 4.5V to 20V, $I_Q$ = 45µA, 0.26V Dropout Voltage, S8 and ThinSOT Packages                 |
| LT1611         | Inverting 1.4MHz Switching Regulator                                | –5V at 150mA from 5V Input, ThinSOT Package                                                             |
| LT1761 Series  | 100mA, Low Noise, Low Dropout Micropower Regulators                 | V <sub>IN</sub> : 1.5V to 20V, I <sub>Q</sub> = 20µA, 20µV <sub>RMS</sub> Noise, ThinSOT Package        |
| LT1762 Series  | 150mA, Low Noise, LDO Micropower Regulators                         | $V_{IN}$ : 1.5V to 20V, $I_Q$ = 25µA, 20µ $V_{RMS}$ Noise, MS8 Package                                  |
| LT1763 Series  | 500mA, Low Noise, LDO Micropower Regulators                         | V <sub>IN</sub> : 1.5V to 20V, I <sub>Q</sub> = 30µA, 20µV <sub>RMS</sub> Noise, S8 Package             |
| LT1764A        | 3A, Low Noise, Fast Transient Response LDO                          | V <sub>IN</sub> : 1.5V to 20V, 40µV <sub>RMS</sub> Noise; DD and T5 Packages                            |
| LT1931/LT1931A | Inverting 1.2MHz/2.2MHz Switching Regulators                        | –5V at 350mA from 5V Input, ThinSOT Package                                                             |
| LT1962         | 300mA, Low Noise, LDO Micropower Regulator                          | V <sub>IN</sub> : 1.5V to 20V, I <sub>Q</sub> = 30µA, 20µV <sub>RMS</sub> Noise, MS8 Package            |
| LT1963A        | 1.5A, Low Noise, Fast Transient Response LDO                        | V <sub>IN</sub> : 1.5V to 20V, 40µV <sub>RMS</sub> Noise; DD, T5, S8 and ThinSOT Packages               |

