# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## Buffered Quad, 18-Bit, 350ksps/Ch Differential ±10.24V ADC with 30V<sub>P-P</sub> Common Mode Range

### FEATURES

- Simultaneous Sampling of 4 Buffered Channels
- 350ksps per Channel Throughput
- 500pA/12nA Max Input Leakage at 85°C/125°C
- ±3.5LSB INL (Maximum, ±10.24V Range)
- Guaranteed 18-Bit, No Missing Codes
- Differential, Wide Common Mode Range Inputs
- Per-Channel SoftSpan Input Ranges:
  - ±10.24V, 0V to 10.24V, ±5.12V, 0V to 5.12V
  - ±12.5V, 0V to 12.5V, ±6.25V, 0V to 6.25V
- 96.4dB Single-Conversion SNR (Typical)
- -110dB THD (Typical) at f<sub>IN</sub> = 2kHz
- 128dB CMRR (Typical) at f<sub>IN</sub> = 200Hz
- Rail-to-Rail Input Overdrive Tolerance
- Integrated Reference and Buffer (4.096V)
- SPI CMOS (1.8V to 5V) and LVDS Serial I/O
- Internal Conversion Clock, No Cycle Latency
- 175mW Power Dissipation (44mW/Ch Typical)
- 48-Lead (7mm x 7mm) LQFP Package

### **APPLICATIONS**

- Programmable Logic Controllers
- Industrial Process Control
- Power Line Monitoring
- Test and Measurement

## DESCRIPTION

The LTC<sup>®</sup>2357-18 is an 18-bit, low noise 4-channel simultaneous sampling successive approximation register (SAR) ADC with buffered differential, wide common mode range picoamp inputs. Operating from a 5V low voltage supply, flexible high voltage supplies, and using the internal reference and buffer, each channel of this SoftSpan<sup>™</sup> ADC can be independently configured on a conversion-by-conversion basis to accept ±10.24V, 0V to 10.24V, ±5.12V, or 0V to 5.12V signals. Individual channels may also be disabled to increase throughput on the remaining channels.

The integrated picoamp-input analog buffers, wide input common mode range and 128dB CMRR of the LTC2357-18 allow the ADC to directly digitize a variety of signals using minimal board space and power. This input signal flexibility, combined with  $\pm 3.5$ LSB INL, no missing codes at 18 bits, and 96.4dB SNR, makes the LTC2357-18 an ideal choice for many high voltage applications requiring wide dynamic range.

The LTC2357-18 supports pin-selectable SPI CMOS (1.8V to 5V) and LVDS serial interfaces. Between one and four lanes of data output may be employed in CMOS mode, allowing the user to optimize bus width and throughput.

All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. Patents, including 7705765, 7961132, 8319673, 9197235.



## **ABSOLUTE MAXIMUM RATINGS**

(Notes 1, 2)

| Supply Voltage ( $V_{CC}$ )0.3V to ( $V_{EE}$ + 40V)<br>Supply Voltage ( $V_{EE}$ )17.4V to 0.3V<br>Supply Voltage Difference ( $V_{CC} - V_{EE}$ )40V<br>Supply Voltage ( $V_{DD}$ )6V<br>Supply Voltage ( $OV_{DD}$ )6V<br>Internal Regulated Supply Bypass ( $V_{DDLBYP}$ ) (Note 3)<br>Analog Input Voltage<br>INO <sup>+</sup> to IN3 <sup>+</sup> , |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INO <sup>-</sup> to IN3 <sup>-</sup> (Note 4) ( $V_{EE} - 0.3V$ ) to ( $V_{CC} + 0.3V$ )<br>REFIN0.3V to 2.8V<br>REFBUF, CNV (Note 5)0.3V to ( $V_{DD} + 0.3V$ )<br>Digital Input Voltage (Note 5)0.3V to ( $OV_{DD} + 0.3V$ )<br>Digital Output Voltage (Note 5)0.3V to ( $OV_{DD} + 0.3V$ )<br>Power Dissipation                                        |
| LTC2357C                                                                                                                                                                                                                                                                                                                                                  |

## PIN CONFIGURATION



### ORDER INFORMATION http://www.linear.com/product/LTC2357-18#orderinfo

| TRAY              | PART MARKING* | PACKAGE DESCRIPTION              | TEMPERATURE RANGE |
|-------------------|---------------|----------------------------------|-------------------|
| LTC2357CLX-18#PBF | LTC2357LX-18  | 48-Lead (7mm × 7mm) Plastic LQFP | 0°C to 70°C       |
| LTC2357ILX-18#PBF | LTC2357LX-18  | 48-Lead (7mm × 7mm) Plastic LQFP | -40°C to 85°C     |
| LTC2357HLX-18#PBF | LTC2357LX-18  | 48-Lead (7mm × 7mm) Plastic LQFP | -40°C to 125°C    |

Consult ADI Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 6)

| SYMBOL                                                      | PARAMETER                                                       | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                       | MIN                                                                                                                                                                                                  | ТҮР   | MAX                                                                                                                                                                                                                                                                                              | UNITS                                |
|-------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| V <sub>IN</sub> +                                           | Absolute Input Range<br>(INO <sup>+</sup> to IN3 <sup>+</sup> ) | (Note 7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | •                     | V <sub>EE</sub> + 4                                                                                                                                                                                  |       | $V_{CC}-4$                                                                                                                                                                                                                                                                                       | V                                    |
| V <sub>IN</sub> -                                           | Absolute Input Range<br>(INO <sup>-</sup> to IN3 <sup>-</sup> ) | (Note 7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | •                     | V <sub>EE</sub> + 4                                                                                                                                                                                  |       | $V_{CC}-4$                                                                                                                                                                                                                                                                                       | V                                    |
| $V_{IN}$ + – $V_{IN}$ –                                     | Input Differential<br>Voltage Range                             | $ \begin{array}{l} \label{eq:softSpan 7: \pm 2.5 \bullet V_{REFBUF}} \ \text{Range} \ (\text{Note 7}) \\ \text{SoftSpan 6: } \pm 2.5 \bullet V_{REFBUF}/1.024 \ \text{Range} \ (\text{Note 7}) \\ \text{SoftSpan 5: } 0V \ \text{to } 2.5 \bullet V_{REFBUF} \ \text{Range} \ (\text{Note 7}) \\ \text{SoftSpan 4: } 0V \ \text{to } 2.5 \bullet V_{REFBUF}/1.024 \ \text{Range} \ (\text{Note 7}) \\ \text{SoftSpan 3: } \pm 1.25 \bullet V_{REFBUF}/1.024 \ \text{Range} \ (\text{Note 7}) \\ \text{SoftSpan 2: } \pm 1.25 \bullet V_{REFBUF}/1.024 \ \text{Range} \ (\text{Note 7}) \\ \text{SoftSpan 1: } 0V \ \text{to } 1.25 \bullet V_{REFBUF}/1.024 \ \text{Range} \ (\text{Note 7}) \\ \text{SoftSpan 1: } 0V \ \text{to } 1.25 \bullet V_{REFBUF}/1.024 \ \text{Range} \ (\text{Note 7}) \\ \end{array} $ | •<br>•<br>•<br>•<br>• | $\begin{array}{c} -2.5 \bullet V_{\text{REFBUF}} \\ -2.5 \bullet V_{\text{REFBUF}} / 1.024 \\ 0 \\ 0 \\ -1.25 \bullet V_{\text{REFBUF}} \\ -1.25 \bullet V_{\text{REFBUF}} / 1.024 \\ 0 \end{array}$ |       | $\begin{array}{c} 2.5 \bullet V_{\text{REFBUF}} \\ 2.5 \bullet V_{\text{REFBUF}} / 1.024 \\ 2.5 \bullet V_{\text{REFBUF}} \\ 2.5 \bullet V_{\text{REFBUF}} / 1.024 \\ 1.25 \bullet V_{\text{REFBUF}} \\ 1.25 \bullet V_{\text{REFBUF}} / 1.024 \\ 1.25 \bullet V_{\text{REFBUF}} \\ \end{array}$ | V<br>V<br>V<br>V<br>V<br>V<br>V<br>V |
| V <sub>CM</sub>                                             | Input Common Mode<br>Voltage Range                              | (Note 7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | •                     | V <sub>EE</sub> + 4                                                                                                                                                                                  |       | $V_{CC}-4$                                                                                                                                                                                                                                                                                       | V                                    |
| $V_{IN}$ + – $V_{IN}$ –                                     | Input Differential<br>Overdrive Tolerance                       | (Note 8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | •                     | –(V <sub>CC</sub> – V <sub>EE</sub> )                                                                                                                                                                |       | $(V_{CC} - V_{EE})$                                                                                                                                                                                                                                                                              | V                                    |
| IOVERDRIVE                                                  | Input Overdrive<br>Current Tolerance                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | •                     | 0                                                                                                                                                                                                    |       | 10                                                                                                                                                                                                                                                                                               | mA<br>mA                             |
| I <sub>IN</sub>                                             | Analog Input Leakage<br>Current                                 | C-Grade and I-Grade<br>H-Grade                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •                     |                                                                                                                                                                                                      | 5     | 500<br>12                                                                                                                                                                                                                                                                                        | pA<br>pA<br>nA                       |
| I <sub>IN</sub> <sup>+</sup> – I <sub>IN</sub> <sup>-</sup> | Analog Input Leakage<br>Offset Current                          | $V_{IN}^+ = V_{IN}^-$<br>$V_{IN}^+ = V_{IN}^-$ , C-Grade and I-Grade<br>$V_{IN}^+ = V_{IN}^-$ , H-Grade                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | •                     | -100<br>-1.2                                                                                                                                                                                         | ±1    | 100<br>1.2                                                                                                                                                                                                                                                                                       | pA<br>pA<br>nA                       |
| R <sub>IN</sub>                                             | Analog Input Resistance                                         | For Each Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       | >                                                                                                                                                                                                    | >1000 |                                                                                                                                                                                                                                                                                                  | GΩ                                   |
| C <sub>IN</sub>                                             | Analog Input<br>Capacitance                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                       |                                                                                                                                                                                                      | 3     |                                                                                                                                                                                                                                                                                                  | pF                                   |
| CMRR                                                        | Input Common Mode<br>Rejection Ratio                            | $V_{IN}$ + = $V_{IN}$ - = 18 $V_{P-P}$ 200Hz Sine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | •                     | 105                                                                                                                                                                                                  | 128   |                                                                                                                                                                                                                                                                                                  | dB                                   |
| VIHCNV                                                      | CNV High Level Input<br>Voltage                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | •                     | 1.3                                                                                                                                                                                                  |       |                                                                                                                                                                                                                                                                                                  | V                                    |
| VILCNV                                                      | CNV Low Level Input<br>Voltage                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | •                     |                                                                                                                                                                                                      |       | 0.5                                                                                                                                                                                                                                                                                              | V                                    |
| IINCNV                                                      | CNV Input Current                                               | $V_{IN} = 0V \text{ to } V_{DD}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ٠                     | -10                                                                                                                                                                                                  |       | 10                                                                                                                                                                                                                                                                                               | μA                                   |

# **CONVERTER CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 9)

| SYMBOL | PARAMETER                    | CONDITIONS                                                                                                                                                                                                                                  |      | MIN                    | ТҮР                      | MAX                | UNITS                                                                                |
|--------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|--------------------------|--------------------|--------------------------------------------------------------------------------------|
|        | Resolution                   |                                                                                                                                                                                                                                             | •    | 18                     |                          |                    | Bits                                                                                 |
|        | No Missing Codes             |                                                                                                                                                                                                                                             | •    | 18                     |                          |                    | Bits                                                                                 |
|        | Transition Noise             | SoftSpans 7 and 6: ±10.24V and ±10V Ranges<br>SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges<br>SoftSpans 3 and 2: ±5.12V and ±5V Ranges<br>SoftSpan 1: 0V to 5.12V Range                                                             |      |                        | 1.4<br>2.8<br>2.1<br>4.2 |                    | LSB <sub>RMS</sub><br>LSB <sub>RMS</sub><br>LSB <sub>RMS</sub><br>LSB <sub>RMS</sub> |
| INL    | Integral Linearity Error     | SoftSpans 7 and 6: $\pm$ 10.24V and $\pm$ 10V Ranges (Note 10)<br>SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges (Note 10)<br>SoftSpans 3 and 2: $\pm$ 5.12V and $\pm$ 5V Ranges (Note 10)<br>SoftSpan 1: 0V to 5.12V Range (Note 10) | •••• | -3.5<br>-5<br>-4<br>-6 | ±1<br>±1<br>±1.5<br>±1   | 3.5<br>5<br>4<br>6 | LSB<br>LSB<br>LSB<br>LSB                                                             |
| DNL    | Differential Linearity Error | (Note 11)                                                                                                                                                                                                                                   | •    | -0.9                   | ±0.2                     | 0.9                | LSB                                                                                  |

# **CONVERTER CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 9)

| SYMBOL | PARAMETER              | CONDITIONS                                                 |   | MIN  | ТҮР    | MAX | UNITS  |
|--------|------------------------|------------------------------------------------------------|---|------|--------|-----|--------|
| ZSE    | Zero-Scale Error       | (Note 12)                                                  | • | -900 | ±80    | 900 | μV     |
|        | Zero-Scale Error Drift |                                                            |   |      | ±4     |     | μV/°C  |
| FSE    | Full-Scale Error       | V <sub>REFBUF</sub> = 4.096V (REFBUF Overdriven) (Note 12) |   | -0.1 | ±0.025 | 0.1 | %FS    |
|        | Full-Scale Error Drift | V <sub>REFBUF</sub> = 4.096V (REFBUF Overdriven) (Note 12) |   |      | ±2.5   |     | ppm/°C |

# **DYNAMIC ACCURACY** otherwise specifications are at $T_A = 25^{\circ}$ C. $A_{IN} = -1$ dBFS. (Notes 9, 13)

| SYMBOL | PARAMETER                               | CONDITIONS                                                                                                                                                                                                                                                                                          |             | MIN                          | ТҮР                          | MAX                        | UNITS                |
|--------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------|------------------------------|----------------------------|----------------------|
| SINAD  | Signal-to-(Noise +<br>Distortion) Ratio | SoftSpans 7 and 6: $\pm$ 10.24V and $\pm$ 10V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpans 3 and 2: $\pm$ 5.12V and $\pm$ 5V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpan 1: 0V to 5.12V Range, f <sub>IN</sub> = 2kHz | •<br>•<br>• | 92.7<br>86.9<br>89.3<br>83.6 | 96.2<br>90.3<br>92.5<br>86.6 |                            | dB<br>dB<br>dB<br>dB |
| SNR    | Signal-to-Noise Ratio                   | SoftSpans 7 and 6: $\pm$ 10.24V and $\pm$ 10V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpans 3 and 2: $\pm$ 5.12V and $\pm$ 5V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpan 1: 0V to 5.12V Range, f <sub>IN</sub> = 2kHz | •<br>•<br>• | 92.8<br>87.0<br>89.5<br>83.6 | 96.4<br>90.4<br>92.5<br>86.6 |                            | dB<br>dB<br>dB<br>dB |
| THD    | Total Harmonic Distortion               | SoftSpans 7 and 6: $\pm$ 10.24V and $\pm$ 10V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpans 3 and 2: $\pm$ 5.12V and $\pm$ 5V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpan 1: 0V to 5.12V Range, f <sub>IN</sub> = 2kHz | •<br>•<br>• |                              | -110<br>-111<br>-112<br>-113 | -101<br>-99<br>-102<br>-99 | dB<br>dB<br>dB<br>dB |
| SFDR   | Spurious Free Dynamic<br>Range          | SoftSpans 7 and 6: $\pm$ 10.24V and $\pm$ 10V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpans 5 and 4: 0V to 10.24V and 0V to 10V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpans 3 and 2: $\pm$ 5.12V and $\pm$ 5V Ranges, f <sub>IN</sub> = 2kHz<br>SoftSpan 1: 0V to 5.12V Range, f <sub>IN</sub> = 2kHz | •<br>•<br>• | 101<br>99<br>103<br>99       | 112<br>113<br>114<br>114     |                            | dB<br>dB<br>dB<br>dB |
|        | Channel-to-Channel<br>Crosstalk         | One Channel Converting $18V_{P\text{-}P}$ 200Hz Sine in $\pm 10.24V$ Range, Crosstalk to All Other Channels                                                                                                                                                                                         |             |                              | -109                         |                            | dB                   |
|        | –3dB Input Bandwidth                    |                                                                                                                                                                                                                                                                                                     |             |                              | 6                            |                            | MHz                  |
|        | Aperture Delay                          |                                                                                                                                                                                                                                                                                                     |             |                              | 1                            |                            | ns                   |
|        | Aperture Delay Matching                 |                                                                                                                                                                                                                                                                                                     |             |                              | 150                          |                            | ps                   |
|        | Aperture Jitter                         |                                                                                                                                                                                                                                                                                                     |             |                              | 3                            |                            | ps <sub>RMS</sub>    |
|        | Transient Response                      | Full-Scale Step, 0.005% Settling                                                                                                                                                                                                                                                                    |             |                              | 420                          |                            | ns                   |

# **INTERNAL REFERENCE CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 9)

| SYMBOL             | PARAMETER                                  | CONDITIONS                       | MIN   | ТҮР   | MAX   | UNITS  |
|--------------------|--------------------------------------------|----------------------------------|-------|-------|-------|--------|
| V <sub>REFIN</sub> | Internal Reference Output Voltage          |                                  | 2.043 | 2.048 | 2.053 | V      |
|                    | Internal Reference Temperature Coefficient | (Note 14)                        |       | 5     | 20    | ppm/°C |
|                    | Internal Reference Line Regulation         | V <sub>DD</sub> = 4.75V to 5.25V |       | 0.1   |       | mV/V   |
|                    | Internal Reference Output Impedance        |                                  |       | 20    |       | kΩ     |
| V <sub>REFIN</sub> | REFIN Voltage Range                        | REFIN Overdriven (Note 7)        | 1.25  |       | 2.2   | V      |

### **REFERENCE BUFFER CHARACTERISTICS**

The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25$ °C. (Note 9)

| SYMBOL              | PARAMETER                       | CONDITIONS                                                                                                                 | ONDITIONS |       | ТҮР         | MAX   | UNITS    |
|---------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------|-------|-------------|-------|----------|
| V <sub>REFBUF</sub> | Reference Buffer Output Voltage | REFIN Overdriven, V <sub>REFIN</sub> = 2.048V                                                                              |           | 4.091 | 4.096       | 4.101 | V        |
|                     | REFBUF Voltage Range            | REFBUF Overdriven (Notes 7, 15)                                                                                            |           | 2.5   |             | 5     | V        |
|                     | REFBUF Input Impedance          | V <sub>REFIN</sub> = 0V, Buffer Disabled                                                                                   |           |       | 13          |       | kΩ       |
| I <sub>REFBUF</sub> | REFBUF Load Current             | V <sub>REFBUF</sub> = 5V, 4 Channels Enabled (Notes 15, 16)<br>V <sub>REFBUF</sub> = 5V, Acquisition or Nap Mode (Note 15) | •         |       | 1.4<br>0.36 | 1.5   | mA<br>mA |

# **DIGITAL INPUTS AND DIGITAL OUTPUTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 9)

| SYMBOL            | PARAMETER                               | CONDITIONS                                                                              |     | MIN                    | ТҮР       | MAX                    | UNITS   |
|-------------------|-----------------------------------------|-----------------------------------------------------------------------------------------|-----|------------------------|-----------|------------------------|---------|
|                   |                                         | CMOS Digital Inputs and Outputs                                                         |     |                        |           | I                      |         |
| V <sub>IH</sub>   | High Level Input Voltage                |                                                                                         | •   | 0.8 • OV <sub>DD</sub> |           |                        | V       |
| V <sub>IL</sub>   | Low Level Input Voltage                 |                                                                                         | •   |                        |           | 0.2 • OV <sub>DD</sub> | V       |
| I <sub>IN</sub>   | Digital Input Current                   | V <sub>IN</sub> = 0V to 0V <sub>DD</sub>                                                | •   | -10                    |           | 10                     | μA      |
| CIN               | Digital Input Capacitance               |                                                                                         |     |                        | 5         |                        | pF      |
| V <sub>OH</sub>   | High Level Output Voltage               | I <sub>OUT</sub> = -500μA                                                               | •   | 0V <sub>DD</sub> - 0.2 |           |                        | V       |
| V <sub>OL</sub>   | Low Level Output Voltage                | I <sub>OUT</sub> = 500μA                                                                | •   |                        |           | 0.2                    | V       |
| I <sub>OZ</sub>   | Hi-Z Output Leakage Current             | $V_{OUT} = 0V \text{ to } 0V_{DD}$                                                      | •   | -10                    |           | 10                     | μA      |
| ISOURCE           | Output Source Current                   | V <sub>OUT</sub> = 0V                                                                   |     |                        | -50       |                        | mA      |
| I <sub>SINK</sub> | Output Sink Current                     | $V_{OUT} = OV_{DD}$                                                                     |     |                        | 50        |                        | mA      |
|                   | ·                                       | LVDS Digital Inputs and Outputs                                                         | · · |                        |           |                        |         |
| V <sub>ID</sub>   | Differential Input Voltage              |                                                                                         | •   | 200                    | 350       | 600                    | mV      |
| R <sub>ID</sub>   | On-Chip Input Termination<br>Resistance | $\frac{\overline{CS}}{\overline{CS}} = 0V, V_{ICM} = 1.2V$<br>$\overline{CS} = 0V_{DD}$ | •   | 90                     | 106<br>10 | 125                    | Ω<br>MΩ |
| VICM              | Common-Mode Input Voltage               |                                                                                         | •   | 0.3                    | 1.2       | 2.2                    | V       |
| IICM              | Common-Mode Input Current               | $V_{IN}$ + = $V_{IN}$ - = 0V to $OV_{DD}$                                               | •   | -10                    |           | 10                     | μA      |
| V <sub>OD</sub>   | Differential Output Voltage             | $R_L = 100\Omega$ Differential Termination                                              | •   | 275                    | 350       | 425                    | mV      |
| V <sub>OCM</sub>  | Common-Mode Output Voltage              | $R_L = 100\Omega$ Differential Termination                                              | •   | 1.1                    | 1.2       | 1.3                    | V       |
| I <sub>OZ</sub>   | Hi-Z Output Leakage Current             | $V_{OUT} = 0V \text{ to } 0V_{DD}$                                                      | •   | -10                    |           | 10                     | μA      |

## **POWER REQUIREMENTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 9)

SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS 7.5 38 V Vcc Supply Voltage V -16.50 V<sub>EE</sub> Supply Voltage 38 V V<sub>CC</sub> – V<sub>FF</sub> | Supply Voltage Difference 10  $V_{DD}$ Supply Voltage 4.75 5.00 5.25 V Supply Current 350ksps Sample Rate, 4 Channels Enabled (Note 17) 3.4 3.9 mΑ Ivcc 5.7 Acquisition Mode (Note 17) 6.9 • mΑ Nap Mode 1.5 1.8 mΑ Power Down Mode 5 15 μA -3.2 350ksps Sample Rate, 4 Channels Enabled (Note 17) Supply Current -4.1mΑ IVEE Acquisition Mode (Note 17) -7.1 -5.6 mΑ Nap Mode • -2 -1.4 mΑ Power Down Mode -15 μA -4 CMOS I/O Mode 5.25 V 0Vpp Supply Voltage 1.71 Supply Current 350ksps Sample Rate, 4 Channels Enabled • 14.3 16 mΑ I<sub>VDD</sub> 350ksps Sample Rate, 4 Channels Enabled, V<sub>REFBUF</sub> = 5V (Note 15) 12.6 14.3 mΑ Acquisition Mode • 1.8 2.5 mΑ Nap Mode 2.2 1.6 • mΑ Power Down Mode (C-Grade and I-Grade) 275 84 μA Power Down Mode (H-Grade) • 84 500 μA 350ksps Sample Rate, 4 Channels Enabled ( $C_1 = 25 pF$ ) 1.8 2.6 lovdd Supply Current mΑ Acquisition or Nap Mode 20 1 μA Power Down Mode 1 20 μA  $P_D$ 350ksps Sample Rate, 4 Channels Enabled 175 207 **Power Dissipation** • mW 179 223 Acquisition Mode mW Nap Mode 52 68 mW Power Down Mode (C-Grade and I-Grade) 1.9 • 0.56 mW Power Down Mode (H-Grade) 0.56 mW 3 LVDS I/O Mode  $OV_{DD}$ V Supply Voltage 2.375 5.25 Supply Current 350ksps Sample Rate, 4 Channels Enabled • 16.4 18.1 mΑ IVDD 350ksps Sample Rate, 4 Channels Enabled, V<sub>REFBUF</sub> = 5V (Note 15) 14.9 16.7 mΑ Acquisition Mode 3.4 4.2 mΑ Nap Mode 3.2 4 mΑ Power Down Mode (C-Grade and I-Grade) 84 275 μA Power Down Mode (H-Grade) 84 500 μA Supply Current 350ksps Sample Rate, 4 Channels Enabled ( $R_1 = 100\Omega$ ) • 7.5 8.7 mΑ lovdd Acquisition or Nap Mode ( $R_1 = 100\Omega$ ) 7 8.2 mΑ Power Down Mode 20 1 μA 232 PD 350ksps Sample Rate, 4 Channels Enabled 200 mW **Power Dissipation** Acquisition Mode 204 252 mW mW Nap Mode 98 77 Power Down Mode (C-Grade and I-Grade) 1.9 0.56 mW Power Down Mode (H-Grade) • 0.56 3 mW

# **ADC TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 9)

| SYMBOL                 | PARAMETER                                                      | CONDITIONS                                                                                                                                                                                              |             | MIN                          | ТҮР                      | MAX                      | UNITS                                |
|------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------|--------------------------|--------------------------|--------------------------------------|
| f <sub>SMPL</sub>      | Maximum Sampling Frequency                                     | 4 Channels Enabled<br>3 Channels Enabled<br>2 Channels Enabled<br>1 Channel Enabled                                                                                                                     | •           |                              |                          | 350<br>425<br>550<br>800 | ksps<br>ksps<br>ksps<br>ksps<br>ksps |
| t <sub>CYC</sub>       | Time Between Conversions                                       | 4 Channels Enabled, f <sub>SMPL</sub> = 350ksps<br>3 Channels Enabled, f <sub>SMPL</sub> = 425ksps<br>2 Channels Enabled, f <sub>SMPL</sub> = 550ksps<br>1 Channel Enabled, f <sub>SMPL</sub> = 800ksps | •<br>•<br>• | 2855<br>2350<br>1815<br>1250 |                          |                          | ns<br>ns<br>ns<br>ns                 |
| t <sub>CONV</sub>      | Conversion Time                                                | N Channels Enabled, $1 \le N \le 4$                                                                                                                                                                     | •           | 450•N                        | 500•N                    | 550•N                    | ns                                   |
| t <sub>ACQ</sub>       | Acquisition Time $(t_{ACQ} = t_{CYC} - t_{CONV} - t_{BUSYLH})$ | 4 Channels Enabled, f <sub>SMPL</sub> = 350ksps<br>3 Channels Enabled, f <sub>SMPL</sub> = 425ksps<br>2 Channels Enabled, f <sub>SMPL</sub> = 550ksps<br>1 Channel Enabled, f <sub>SMPL</sub> = 800ksps |             | 625<br>670<br>685<br>670     | 835<br>830<br>795<br>730 |                          | ns<br>ns<br>ns<br>ns                 |
| t <sub>CNVH</sub>      | CNV High Time                                                  |                                                                                                                                                                                                         | •           | 40                           |                          |                          | ns                                   |
| t <sub>CNVL</sub>      | CNV Low Time                                                   |                                                                                                                                                                                                         | •           | 750                          |                          |                          | ns                                   |
| t <sub>BUSYLH</sub>    | CNV↑ to BUSY Delay                                             | C <sub>L</sub> = 25pF                                                                                                                                                                                   | •           |                              |                          | 30                       | ns                                   |
| t <sub>QUIET</sub>     | Digital I/O Quiet Time from CNV↑                               |                                                                                                                                                                                                         | •           | 20                           |                          |                          | ns                                   |
| t <sub>PDH</sub>       | PD High Time                                                   |                                                                                                                                                                                                         | •           | 40                           |                          |                          | ns                                   |
| t <sub>PDL</sub>       | PD Low Time                                                    |                                                                                                                                                                                                         | •           | 40                           |                          |                          | ns                                   |
| t <sub>WAKE</sub>      | REFBUF Wake-Up Time                                            | $C_{\text{REFBUF}} = 47 \mu F, C_{\text{REFIN}} = 0.1 \mu F$                                                                                                                                            |             |                              | 200                      |                          | ms                                   |
| CMOS I/O N             | Node .                                                         |                                                                                                                                                                                                         |             |                              |                          |                          |                                      |
| t <sub>SCKI</sub>      | SCKI Period                                                    | (Notes 18, 19)                                                                                                                                                                                          | •           | 10                           |                          |                          | ns                                   |
| t <sub>SCKIH</sub>     | SCKI High Time                                                 |                                                                                                                                                                                                         | •           | 4                            |                          |                          | ns                                   |
| t <sub>SCKIL</sub>     | SCKI Low Time                                                  |                                                                                                                                                                                                         | •           | 4                            |                          |                          | ns                                   |
| t <sub>SSDISCKI</sub>  | SDI Setup Time from SCKI↑                                      | (Note 18)                                                                                                                                                                                               | •           | 2                            |                          |                          | ns                                   |
| t <sub>HSDISCKI</sub>  | SDI Hold Time from SCKI↑                                       | (Note 18)                                                                                                                                                                                               | •           | 1                            |                          |                          | ns                                   |
| t <sub>DSDOSCKI</sub>  | SDO Data Valid Delay from SCKI↑                                | C <sub>L</sub> = 25pF (Note 18)                                                                                                                                                                         | •           |                              |                          | 7.5                      | ns                                   |
| t <sub>HSDOSCKI</sub>  | SDO Remains Valid Delay from SCKI↑                             | C <sub>L</sub> = 25pF (Note 18)                                                                                                                                                                         | •           | 1.5                          |                          |                          | ns                                   |
| t <sub>SKEW</sub>      | SDO to SCKO Skew                                               | (Note 18)                                                                                                                                                                                               | •           | -1                           | 0                        | 1                        | ns                                   |
| t <sub>DSDOBUSYL</sub> | SDO Data Valid Delay from BUSY↓                                | C <sub>L</sub> = 25pF (Note 18)                                                                                                                                                                         | •           | 0                            |                          |                          | ns                                   |
| t <sub>EN</sub>        | Bus Enable Time After CS↓                                      | (Note 18)                                                                                                                                                                                               | •           |                              |                          | 15                       | ns                                   |
| t <sub>DIS</sub>       | Bus Relinquish Time After CS↑                                  | (Note 18)                                                                                                                                                                                               | •           |                              |                          | 15                       | ns                                   |
| LVDS I/O M             | ode                                                            |                                                                                                                                                                                                         |             |                              |                          |                          |                                      |
| t <sub>SCKI</sub>      | SCKI Period                                                    | (Note 20)                                                                                                                                                                                               | •           | 4                            |                          |                          | ns                                   |
| t <sub>SCKIH</sub>     | SCKI High Time                                                 | (Note 20)                                                                                                                                                                                               | •           | 1.5                          |                          |                          | ns                                   |
| t <sub>SCKIL</sub>     | SCKI Low Time                                                  | (Note 20)                                                                                                                                                                                               | •           | 1.5                          |                          |                          | ns                                   |
| t <sub>SSDISCKI</sub>  | SDI Setup Time from SCKI                                       | (Notes 11, 20)                                                                                                                                                                                          | •           | 1.2                          |                          |                          | ns                                   |
| t <sub>HSDISCKI</sub>  | SDI Hold Time from SCKI                                        | (Notes 11, 20)                                                                                                                                                                                          | •           | -0.2                         |                          |                          | ns                                   |
| t <sub>DSDOSCKI</sub>  | SDO Data Valid Delay from SCKI                                 | (Notes 11, 20)                                                                                                                                                                                          | •           |                              |                          | 6                        | ns                                   |
| t <sub>HSDOSCKI</sub>  | SDO Remains Valid Delay from SCKI                              | (Notes 11, 20)                                                                                                                                                                                          | •           | 1                            |                          |                          | ns                                   |
| t <sub>SKEW</sub>      | SDO to SCKO Skew                                               | (Note 11)                                                                                                                                                                                               | •           | -0.4                         | 0                        | 0.4                      | ns                                   |
| t <sub>dsdobusyl</sub> | SDO Data Valid Delay from BUSY↓                                | (Note 11)                                                                                                                                                                                               | •           | 0                            |                          |                          | ns                                   |
| t <sub>EN</sub>        | Bus Enable Time After CS↓                                      |                                                                                                                                                                                                         | •           |                              |                          | 50                       | ns                                   |
| t <sub>DIS</sub>       | Bus Relinquish Time After CS↑                                  |                                                                                                                                                                                                         | •           |                              |                          | 15                       | ns                                   |

## **ADC TIMING CHARACTERISTICS**

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: All voltage values are with respect to GND.

**Note 3:**  $V_{DDLBYP}$  is the output of an internal voltage regulator, and should only be connected to a 2.2µF ceramic capacitor to bypass the pin to GND, as described in the Pin Functions section. Do not connect this pin to any external circuitry.

**Note 4:** When these pin voltages are taken below V<sub>EE</sub> or above V<sub>CC</sub>, they will be clamped by internal diodes. This product can handle input currents of up to 100mA below V<sub>EE</sub> or above V<sub>CC</sub> without latch-up.

**Note 5:** When these pin voltages are taken below GND or above  $V_{DD}$  or  $OV_{DD}$ , they will be clamped by internal diodes. This product can handle currents of up to 100mA below GND or above  $V_{DD}$  or  $OV_{DD}$  without latch-up.

Note 6:  $-16.5V \le V_{EE} \le 0V$ ,  $7.5V \le V_{CC} \le 38V$ ,  $10V \le (V_{CC} - V_{EE}) \le 38V$ ,  $V_{DD} = 5V$ , unless otherwise specified.

Note 7: Recommended operating conditions.

**Note 8:** Exceeding these limits on any channel may corrupt conversion results on other channels. Driving an analog input above  $V_{CC}$  on any channel up to 10mA will not affect conversion results on other channels. Driving an analog input below  $V_{EE}$  may corrupt conversion results on other channels. Refer to Applications Information section for further details. Refer to Absolute Maximum Ratings section for pin voltage limits related to device reliability.

**Note 9:**  $V_{CC} = 15V$ ,  $V_{EE} = -15V$ ,  $V_{DD} = 5V$ ,  $OV_{DD} = 2.5V$ ,  $f_{SMPL} = 350$ ksps, internal reference and buffer, true bipolar input signal drive in bipolar SoftSpan ranges, unipolar signal drive in unipolar SoftSpan ranges, unless otherwise specified.

**Note 10:** Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.

Note 11: Guaranteed by design, not subject to test.

**Note 13:** All specifications in dB are referred to a full-scale input in the relevant SoftSpan input range, except for crosstalk, which is referred to the crosstalk injection signal amplitude.

**Note 14:** Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range.

**Note 15:** When REFBUF is overdriven, the internal reference buffer must be disabled by setting REFIN = 0V.

Note 16:  $I_{\text{REFBUF}}$  varies proportionally with sample rate and the number of active channels.

**Note 17:** Portions of the analog input circuitry are powered down during conversion, reducing  $I_{VCC}$  and  $I_{VEE}$ . Refer to Applications Information section for more details.

Note 18: Parameter tested and guaranteed at  $OV_{DD} = 1.71V$ ,  $OV_{DD} = 2.5V$ , and  $OV_{DD} = 5.25V$ .

Note 19: A  $t_{SCKI}$  period of 10ns minimum allows a shift clock frequency of up to 100MHz for rising edge capture.

**Note 20:**  $V_{ICM} = 1.2V$ ,  $V_{ID} = 350mV$  for LVDS differential input pairs.



#### Figure 1. Voltage Levels for Timing Specifications









235718f







**Offset Error** vs Input Common Mode



2.051 15 UNITS 2.050 2.049 2.048 2.047 2.046 2.045 105 125 -55 -35 -15 5 25 45 65 85 TEMPERATURE (°C) 235718 G32

Internal Reference Output

vs Temperature

Supply Current vs Sampling Rate







#### **Step Response** (Fine Settling)



2

235718 G35

## PIN FUNCTIONS

#### Pins that are the Same for All Digital I/O Modes

**IN0+/IN0**<sup>-</sup> to **IN3+/IN3**<sup>-</sup> (Pins 14/13, 10/9, 4/3, and 48/47): Positive and Negative Analog Inputs, Channels 0 to 3. The converter simultaneously samples and digitizes  $(V_{IN+} - V_{IN-})$  for all channels. Wide input common mode range  $(V_{EE} + 4V \le V_{CM} \le V_{CC} - 4V)$  and high common mode rejection allow the inputs to accept a wide variety of signal swings. Full-scale input range is determined by the channel's SoftSpan configuration.

**GND (Pins 1, 2, 5, 6, 7, 8, 11, 12, 15, 18, 20, 25, 30, 36, 41, 44, 46):** Ground. Solder all GND pins to a solid ground plane.

 $V_{CC}$  (Pin 16): Positive High Voltage Power Supply. The range of V<sub>CC</sub> is 7.5V to 38V with respect to GND and 10V to 38V with respect to V<sub>EE</sub>. Bypass V<sub>CC</sub> to GND close to the pin with a 0.1µF ceramic capacitor.

**V**<sub>EE</sub> (**Pins 17, 45**): Negative High Voltage Power Supply. The range of V<sub>EE</sub> is 0V to -16.5V with respect to GND and -10V to -38V with respect to V<sub>CC</sub>. Connect Pins 17 and 45 together and bypass the V<sub>EE</sub> network to GND close to Pin 17 with a 0.1µF ceramic capacitor. In applications where V<sub>EE</sub> is shorted to GND, this capacitor may be omitted.

**REFIN (Pin 19):** Bandgap Reference Output/Reference Buffer Input. An internal bandgap reference nominally outputs 2.048V on this pin. An internal reference buffer amplifies  $V_{REFIN}$  to create the converter master reference voltage  $V_{REFBUF} = 2 \cdot V_{REFIN}$  on the REFBUF pin. When using the internal reference, bypass REFIN to GND (Pin 20) close to the pin with a 0.1µF ceramic capacitor to filter the bandgap output noise. If more accuracy is desired, overdrive REFIN with an external reference in the range of 1.25V to 2.2V. Do not load this pin when internal reference is used.

**REFBUF (Pin 21):** Internal Reference Buffer Output. An internal reference buffer amplifies  $V_{REFIN}$  to create the converter master reference voltage  $V_{REFBUF} = 2 \cdot V_{REFIN}$  on this pin, nominally 4.096V when using the internal bandgap reference. Bypass REFBUF to GND (Pin 20) close

to the pin with a  $47\mu$ F ceramic capacitor. The internal reference buffer may be disabled by grounding its input at REFIN. With the buffer disabled, overdrive REFBUF with an external reference voltage in the range of 2.5V to 5V. When using the internal reference buffer, limit the loading of any external circuitry connected to REFBUF to less than 200µA. Using a high input impedance amplifier to buffer V<sub>REFBUF</sub> to any external circuits is recommended.

**PD (Pin 22):** Power Down Input. When this pin is brought high, the LTC2357-18 is powered down and subsequent conversion requests are ignored. If this occurs during a conversion, the device powers down once the conversion completes. If this pin is brought high twice without an intervening conversion, an internal global reset is initiated, equivalent to a power-on-reset event. Logic levels are determined by  $OV_{DD}$ .

**LVDS**/ $\overline{CMOS}$  (Pin 23): I/O Mode Select. Tie this pin to  $OV_{DD}$  to select LVDS I/O mode, or to ground to select CMOS I/O mode. Logic levels are determined by  $OV_{DD}$ .

**CNV (Pin 24):** Conversion Start Input. A rising edge on this pin puts the internal sample-and-holds into the hold mode and initiates a new conversion. CNV is not gated by  $\overline{CS}$ , allowing conversions to be initiated independent of the state of the serial I/O bus.

**BUSY (Pin 38):** Busy Output. The BUSY signal indicates that a conversion is in progress. This pin transitions low-to-high at the start of each conversion and stays high until the conversion is complete. Logic levels are determined by OV<sub>DD</sub>.

 $V_{DDLBYP}$  (Pin 40): Internal 2.5V Regulator Bypass Pin. The voltage on this pin is generated via an internal regulator operating off of V<sub>DD</sub>. This pin must be bypassed to GND close to the pin with a 2.2µF ceramic capacitor. Do not connect this pin to any external circuitry.

 $V_{DD}$  (Pins 42, 43): 5V Power Supply. The range of  $V_{DD}$  is 4.75V to 5.25V. Connect Pins 42 and 43 together and bypass the  $V_{DD}$  network to GND with a shared 0.1µF ceramic capacitor close to the pins.

## **PIN FUNCTIONS**

#### CMOS I/O Mode

**SDI+**, **SDO-** (Pins 26 and 35): LVDS Input and Output. In CMOS I/O mode these pins are Hi-Z.

**SDO0 to SDO3 (Pins 27, 28, 33, and 34):** CMOS Serial Data Outputs, Channels 0 to 3. The most recent conversion result along with channel configuration information is clocked out onto the SDO pins on each rising edge of SCKI. Output data formatting is described in the Digital Interface section. Leave unused SDO outputs unconnected. Logic levels are determined by OV<sub>DD</sub>.

**SCKI (Pin 29):** CMOS Serial Clock Input. Drive SCKI with the serial I/O clock. SCKI rising edges latch serial data in on SDI and clock serial data out on SDO0 to SDO3. For standard SPI bus operation, capture output data at the receiver on rising edges of SCKI. SCKI is allowed to idle either high or low. Logic levels are determined by OV<sub>DD</sub>.

 $OV_{DD}$  (Pin 31): I/O Interface Power Supply. In CMOS I/O mode, the range of  $OV_{DD}$  is 1.71V to 5.25V. Bypass  $OV_{DD}$  to GND (Pin 30) close to the pin with a 0.1µF ceramic capacitor.

**SCKO (Pin 32):** CMOS Serial Clock Output. SCKI rising edges trigger transitions on SCKO that are skew-matched to the serial output data streams on SDO0 to SDO3. The resulting SCKO frequency is half that of SCKI. Rising and falling edges of SCKO may be used to capture SDO data at the receiver (FPGA) in double data rate (DDR) fashion. For standard SPI bus operation, SCKO is not used and should be left unconnected. SCKO is forced low at the falling edge of BUSY. Logic levels are determined by OV<sub>DD</sub>.

**SDI (Pin 37):** CMOS Serial Data Input. Drive this pin with the desired 12-bit SoftSpan configuration word (see Table 1a), latched on the rising edges of SCKI. If all channels will be configured to operate only in SoftSpan 7, tie SDI to  $OV_{DD}$ . Logic levels are determined by  $OV_{DD}$ .

**CS** (Pin 39): Chip Select Input. The serial data I/O bus is enabled when  $\overline{CS}$  is low and is disabled and Hi-Z when  $\overline{CS}$  is high.  $\overline{CS}$  also gates the external shift clock, SCKI. Logic levels are determined by  $OV_{DD}$ .

### LVDS I/O Mode

**SDI<sup>+</sup>/SDI<sup>-</sup>** (Pins 26/27): LVDS Positive and Negative Serial Data Input. Differentially drive SDI<sup>+</sup>/SDI<sup>-</sup> with the desired 12-bit SoftSpan configuration word (see Table 1a), latched on both the rising and falling edges of SCKI<sup>+</sup>/ SCKI<sup>-</sup>. The SDI<sup>+</sup>/SDI<sup>-</sup> input pair is internally terminated with a 100 $\Omega$  differential resistor when  $\overline{CS}$  is low.

**SCKI<sup>+</sup>/SCKI<sup>-</sup>** (Pins 28/29): LVDS Positive and Negative Serial Clock Input. Differentially drive SCKI<sup>+</sup>/SCKI<sup>-</sup> with the serial I/O clock. SCKI<sup>+</sup>/SCKI<sup>-</sup> rising and falling edges latch serial data in on SDI<sup>+</sup>/SDI<sup>-</sup> and clock serial data out on SDO<sup>+</sup>/SDO<sup>-</sup>. Idle SCKI<sup>+</sup>/SCKI<sup>-</sup> low, including when transitioning  $\overline{CS}$ . The SCKI<sup>+</sup>/SCKI<sup>-</sup> input pair is internally terminated with a 100 $\Omega$  differential resistor when  $\overline{CS}$  is low.

 $OV_{DD}$  (Pin 31): I/O Interface Power Supply. In LVDS I/O mode, the range of  $OV_{DD}$  is 2.375V to 5.25V. Bypass  $OV_{DD}$  to GND (Pin 30) close to the pin with a 0.1µF ceramic capacitor.

**SCKO<sup>+</sup>/SCKO<sup>-</sup>** (**Pins 32/33**): LVDS Positive and Negative Serial Clock Output. SCKO<sup>+</sup>/SCKO<sup>-</sup> outputs a copy of the input serial I/O clock received on SCKI<sup>+</sup>/SCKI<sup>-</sup>, skewmatched with the serial output data stream on SDO<sup>+</sup>/ SDO<sup>-</sup>. Use the rising and falling edges of SCKO<sup>+</sup>/SCKO<sup>-</sup> to capture SDO<sup>+</sup>/SDO<sup>-</sup> data at the receiver (FPGA). The SCKO<sup>+</sup>/SCKO<sup>-</sup> output pair must be differentially terminated with a 100 $\Omega$  resistor at the receiver (FPGA).

**SDO<sup>+</sup>/SDO<sup>-</sup>** (Pins 34/35): LVDS Positive and Negative Serial Data Output. The most recent conversion result along with channel configuration information is clocked out onto SDO<sup>+</sup>/SDO<sup>-</sup> on both rising and falling edges of SCKI<sup>+</sup>/SCKI<sup>-</sup>, beginning with channel 0. The SDO<sup>+</sup>/SDO<sup>-</sup> output pair must be differentially terminated with a 100 $\Omega$ resistor at the receiver (FPGA).

**SDI (Pin 37):** CMOS Serial Data. In LVDS I/O mode, this pin is Hi-Z.

**CS** (Pin 39): Chip Select Input. The serial data I/O bus is enabled when  $\overline{CS}$  is low, and is disabled and Hi-Z when  $\overline{CS}$  is high.  $\overline{CS}$  also gates the external shift clock, SCKI<sup>+</sup>/ SCKI<sup>-</sup>. The internal 100 $\Omega$  differential termination resistors on the SCKI<sup>+</sup>/SCKI<sup>-</sup> and SDI<sup>+</sup>/SDI<sup>-</sup> input pairs are disabled when  $\overline{CS}$  is high. Logic levels are determined by OV<sub>DD</sub>.

## **CONFIGURATION TABLES**

Table 1a. SoftSpan Configuration Table. Use This Table with Table 1b to Choose Independent Binary SoftSpan Codes SS[2:0] for Each Channel Based on Desired Analog Input Range. Combine SoftSpan Codes to Form 12-Bit SoftSpan Configuration Word S[11:0]. Use Serial Interface to Write SoftSpan Configuration Word to LTC2357-18, as shown in Figure 18

| BINARY SoftSpan CODE<br>SS[2:0] | ANALOG INPUT RANGE                     | FULL SCALE RANGE                 | BINARY FORMAT OF<br>Conversion result |
|---------------------------------|----------------------------------------|----------------------------------|---------------------------------------|
| 111                             | ±2.5 • V <sub>REFBUF</sub>             | 5 • V <sub>REFBUF</sub>          | Two's Complement                      |
| 110                             | ±2.5 • V <sub>REFBUF</sub> /1.024      | 5 • V <sub>REFBUF</sub> /1.024   | Two's Complement                      |
| 101                             | 0V to 2.5 • V <sub>REFBUF</sub>        | 2.5 • V <sub>REFBUF</sub>        | Straight Binary                       |
| 100                             | 0V to 2.5 • V <sub>REFBUF</sub> /1.024 | 2.5 • V <sub>REFBUF</sub> /1.024 | Straight Binary                       |
| 011                             | ±1.25 • V <sub>REFBUF</sub>            | 2.5 • V <sub>REFBUF</sub>        | Two's Complement                      |
| 010                             | ±1.25 • V <sub>REFBUF</sub> /1.024     | 2.5 • V <sub>REFBUF</sub> /1.024 | Two's Complement                      |
| 001                             | OV to 1.25 • V <sub>REFBUF</sub>       | 1.25 • V <sub>REFBUF</sub>       | Straight Binary                       |
| 000                             | Channel Disabled                       | Channel Disabled                 | All Zeros                             |

## Table 1b. Reference Configuration Table. The LTC2357-18 Supports Three Reference Configurations. Analog Input Range Scales with the Converter Master Reference Voltage, V<sub>REFBUF</sub>

| REFERENCE CONFIGURATION                    | V <sub>REFIN</sub>   | V <sub>REFBUF</sub> | BINARY SoftSpan CODE<br>SS[2:0] | ANALOG INPUT RANGE |
|--------------------------------------------|----------------------|---------------------|---------------------------------|--------------------|
|                                            |                      |                     | 111                             | ±10.24V            |
|                                            |                      |                     | 110                             | ±10V               |
|                                            |                      |                     | 101                             | 0V to 10.24V       |
| Internal Reference with<br>Internal Buffer | 2.048V               | 4.096V              | 100                             | 0V to 10V          |
|                                            |                      |                     | 011                             | ±5.12V             |
|                                            |                      |                     | 010                             | ±5V                |
|                                            |                      |                     | 001                             | 0V to 5.12V        |
|                                            |                      |                     | 111                             | ±6.25V             |
|                                            |                      | 2.5V                | 110                             | ±6.104V            |
|                                            | 1.25V<br>(Min Value) |                     | 101                             | 0V to 6.25V        |
|                                            |                      |                     | 100                             | 0V to 6.104V       |
|                                            | (with value)         |                     | 011                             | ±3.125V            |
| External Reference with                    |                      |                     | 010                             | ±3.052V            |
| Internal Buffer                            |                      |                     | 001                             | 0V to 3.125V       |
| (REFIN Pin Externally                      |                      |                     | 111                             | ±11V               |
| Overdriven)                                |                      |                     | 110                             | ±10.742V           |
|                                            |                      |                     | 101                             | 0V to 11V          |
|                                            | 2.2V<br>(Max Value)  | 4.4V                | 100                             | 0V to 10.742V      |
|                                            | (ινιαλ ναιώς)        |                     | 011                             | ±5.5V              |
|                                            |                      |                     | 010                             | ±5.371V            |
|                                            |                      |                     | 001                             | 0V to 5.5V         |

## **CONFIGURATION TABLES**

Table 1b. Reference Configuration Table (Continued). The LTC2357-18 Supports Three Reference Configurations. Analog Input Range Scales with the Converter Master Reference Voltage, V<sub>REFBUF</sub>

| REFERENCE CONFIGURATION                                                                          | V <sub>REFIN</sub> | V <sub>REFBUF</sub> | BINARY SoftSpan CODE<br>SS[2:0] | ANALOG INPUT RANGE |
|--------------------------------------------------------------------------------------------------|--------------------|---------------------|---------------------------------|--------------------|
| External Reference<br>Unbuffered<br>(REFBUF Pin<br>Externally Overdriven,<br>REFIN Pin Grounded) | OV                 | 2.5V<br>(Min Value) | 111                             | ±6.25V             |
|                                                                                                  |                    |                     | 110                             | ±6.104V            |
|                                                                                                  |                    |                     | 101                             | 0V to 6.25V        |
|                                                                                                  |                    |                     | 100                             | 0V to 6.104V       |
|                                                                                                  |                    |                     | 011                             | ±3.125V            |
|                                                                                                  |                    |                     | 010                             | ±3.052V            |
|                                                                                                  |                    |                     | 001                             | 0V to 3.125V       |
|                                                                                                  | OV                 | 5V<br>(Max Value)   | 111                             | ±12.5V             |
|                                                                                                  |                    |                     | 110                             | ±12.207V           |
|                                                                                                  |                    |                     | 101                             | 0V to 12.5V        |
|                                                                                                  |                    |                     | 100                             | 0V to 12.207V      |
|                                                                                                  |                    |                     | 011                             | ±6.25V             |
|                                                                                                  |                    |                     | 010                             | ±6.104V            |
|                                                                                                  |                    |                     | 001                             | 0V to 6.25V        |

### FUNCTIONAL BLOCK DIAGRAM



CMOS I/O Mode

LVDS I/O Mode



## TIMING DIAGRAM

| CMOS I/O Mode                                                                                                                                                                                                                                                                                                                                                                                              |                                    |                                           |                              |                                          |                                          |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------|------------------------------|------------------------------------------|------------------------------------------|--|--|--|--|
| CS = PD = 0<br>SAMPLE N                                                                                                                                                                                                                                                                                                                                                                                    |                                    |                                           |                              |                                          | SAMPLE N + 1                             |  |  |  |  |
| BUSY                                                                                                                                                                                                                                                                                                                                                                                                       | CONVERT                            |                                           | ACQUIRE                      |                                          | <b>&gt;</b>                              |  |  |  |  |
| SCKI                                                                                                                                                                                                                                                                                                                                                                                                       |                                    |                                           |                              |                                          |                                          |  |  |  |  |
| SDI                                                                                                                                                                                                                                                                                                                                                                                                        | DONT CARE S11                      | \$10 <b>\\$9\\$8\\$7\\$6\\$5\\$4\</b> \$3 | 3 52 51 50                   |                                          |                                          |  |  |  |  |
| SoftSpan CONFIGURATION WORD FOR CONVERSION N + 1                                                                                                                                                                                                                                                                                                                                                           |                                    |                                           |                              |                                          |                                          |  |  |  |  |
| SCKO                                                                                                                                                                                                                                                                                                                                                                                                       | Г                                  |                                           |                              |                                          |                                          |  |  |  |  |
| SD00                                                                                                                                                                                                                                                                                                                                                                                                       | DON'T CARE                         | 6 D15 D14 D13 D12 D11 D10 D9              | D8 D7 D6 D5 D4 D3 D2 D1 D    | 0 0 C1 C0 SS2 SS1 SS0                    | D17                                      |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                            |                                    | CONVERSIO                                 | N RESULT                     | CHAN ID SoftSpan                         | CONVERSION RESULT                        |  |  |  |  |
| •<br>•                                                                                                                                                                                                                                                                                                                                                                                                     |                                    |                                           | CHANNEL 0<br>CONVERSION N    |                                          | CHANNEL 1<br>CONVERSION N                |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                            |                                    |                                           |                              |                                          |                                          |  |  |  |  |
| SD03                                                                                                                                                                                                                                                                                                                                                                                                       | DONT CARE                          |                                           | D8 D7 D6 D5 D4 D3 D2 D1 D    |                                          | D17                                      |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                            |                                    | CONVERSION                                | ~~~~~                        | CHAN ID SoftSpan                         |                                          |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                            |                                    |                                           | CHANNEL 3<br>CONVERSION N    |                                          | CHANNEL 0<br>CONVERSION N<br>235718 TD01 |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                            |                                    |                                           |                              |                                          |                                          |  |  |  |  |
| LVDS I/O Mode                                                                                                                                                                                                                                                                                                                                                                                              |                                    |                                           |                              |                                          |                                          |  |  |  |  |
| $\overline{\text{CS}} = \text{PD} = 0$                                                                                                                                                                                                                                                                                                                                                                     |                                    |                                           |                              |                                          | SAMPLE                                   |  |  |  |  |
| CNV<br>(CMOS)                                                                                                                                                                                                                                                                                                                                                                                              |                                    |                                           |                              |                                          | N + 1                                    |  |  |  |  |
| BUSY                                                                                                                                                                                                                                                                                                                                                                                                       | ~                                  | ACQUIRE                                   |                              | ((                                       | <u> </u>                                 |  |  |  |  |
| (CMOS) $\int_{CONVERT} \sqrt{2}$ $ACQUIRE$ $ACQUIRE$ 1       2       3       4       5       6       7       8       9       10       11       12       13       14       15       16       17       18       19       20       21       22       23       24       25       26 $\langle 90$ 91       92       93       94       95       96         SCKI $\langle 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 $ |                                    |                                           |                              |                                          |                                          |  |  |  |  |
| SDI<br>(LVDS) DONT CARE S11 S10 S9 S8 S7 S6 S5 S4 S3 S2 S1 S0                                                                                                                                                                                                                                                                                                                                              |                                    |                                           |                              |                                          |                                          |  |  |  |  |
| SoftSpan CONFIGURATION WORD FOR CONVERSION N + 1                                                                                                                                                                                                                                                                                                                                                           |                                    |                                           |                              |                                          |                                          |  |  |  |  |
| SCKO<br>(LVDS)                                                                                                                                                                                                                                                                                                                                                                                             |                                    |                                           |                              | $\mathbf{v}_{\mathbf{x}}$                |                                          |  |  |  |  |
| SDO<br>(LVDS) DONT CA                                                                                                                                                                                                                                                                                                                                                                                      | RE D17 D16 D15 D14 D13 D12 D11 D10 | D9XD8XD7XD6XD5XD4XD3XD                    | 02 D1 D0 0 C1 C0 SS2 SS1 SSC | D17D16D15 0 0 C1 C                       | 0 SS2 SS1 SS0 D17                        |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                            | CONVE                              | RSION RESULT                              | CHAN ID SoftSpan             |                                          | ID SoftSpan CONVERSION                   |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                            |                                    | CHANNEL 0<br>CONVERSION N                 |                              | CHANNEL 1 CHANNE<br>CONVERSION N CONVERS |                                          |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                            |                                    |                                           |                              |                                          | 235718 TD02                              |  |  |  |  |

### **OVERVIEW**

The LTC2357-18 is an 18-bit, low noise 4-channel simultaneous sampling successive approximation register (SAR) ADC with buffered differential, wide common mode range picoamp inputs. The ADC operates from a 5V low voltage supply and flexible high voltage supplies, nominally  $\pm$ 15V. Using the integrated low-drift reference and buffer (V<sub>REFBUF</sub> = 4.096V nominal), each channel of this SoftSpan ADC can be independently configured on a conversion-by-conversion basis to accept  $\pm$ 10.24V,  $\pm$ 5.12V, or 0V to 5.12V signals. The input signal range may be expanded up to  $\pm$ 12.5V using an external 5V reference. Individual channels may also be disabled to increase throughput on the remaining channels.

The integrated picoamp-input analog buffers, wide input common mode range, and 128dB CMRR of the LTC2357-18 allow the ADC to directly digitize a variety of signals using minimal board space and power. This input signal flexibility, combined with ±3.5LSB INL, no missing codes at 18 bits, and 96.4dB SNR, makes the LTC2357-18 an ideal choice for many high voltage applications requiring wide dynamic range.

The absolute common mode input range ( $V_{EE}$  + 4V to  $V_{CC}$  – 4V) is determined by the choice of high voltage supplies. These supplies may be biased asymmetrically around ground and include the ability for  $V_{EE}$  to be tied directly to ground.

The LTC2357-18 supports pin-selectable SPI CMOS (1.8V to 5V) and LVDS serial interfaces, enabling it to communicate equally well with legacy microcontrollers and modern FPGAs. In CMOS mode, applications may employ between one and four lanes of serial output data, allowing the user to optimize bus width and data throughput. The LTC2357-18 typically dissipates 175mW when converting four channels simultaneously at 350ksps per channel. Optional nap and power down modes may be employed to further reduce power consumption during inactive periods.

### **CONVERTER OPERATION**

The LTC2357-18 operates in two phases. During the acquisition phase, the sampling capacitors in each channel's sample-and-hold (S/H) circuit connect to their respective analog input buffers, which track the differential analog input voltage ( $V_{IN}$ + –  $V_{IN}$ –). A rising edge on the CNV pin transitions all channels' S/H circuits from track mode to hold mode, simultaneously sampling the input signals on all channels and initiating a conversion. During the conversion phase, each channel's sampling capacitors are connected, one channel at a time, to an 18-bit charge redistribution capacitor D/A converter (CDAC). The CDAC is sequenced through a successive approximation algorithm, effectively comparing the sampled input voltage with binary-weighted fractions of the channel's SoftSpan full-scale range (e.g., V<sub>FSR</sub>/2, V<sub>FSR</sub>/4 ... V<sub>FSR</sub>/262144) using a differential comparator. At the end of this process, the CDAC output approximates the channel's sampled analog input. Once all channels have been converted in this manner, the ADC control logic prepares the 18-bit digital output codes from each channel for serial transfer.

#### **TRANSFER FUNCTION**

The LTC2357-18 digitizes each channel's full-scale voltage range into  $2^{18}$  levels. In conjunction with the ADC master reference voltage, V<sub>REFBUF</sub>, a channel's SoftSpan configuration determines its input voltage range, full-scale range, LSB size, and the binary format of its conversion result, as shown in Tables 1a and 1b. For example, employing the internal reference and buffer (V<sub>REFBUF</sub> = 4.096V nominal), SoftSpan 7 configures a channel to accept a ±10.24V bipolar analog input voltage range, which corresponds to a 20.48V full-scale range with a 78.125µV LSB. Other SoftSpan configurations and reference voltages may be employed to convert both larger and smaller bipolar and unipolar input ranges. Conversion results are output in two's complement binary format for all bipolar SoftSpan ranges, and in straight binary format for all unipolar

235718

SoftSpan ranges. The ideal two's complement transfer function is shown in Figure 2, while the ideal straight binary transfer function is shown in Figure 3.



Figure 2. LTC2357-18 Two's Complement Transfer Function



Figure 3. LTC2357-18 Straight Binary Transfer Function

### **BUFFERED ANALOG INPUTS**

Each channel of the LTC2357-18 simultaneously samples the voltage difference ( $V_{IN+} - V_{IN-}$ ) between its analog input pins over a wide common mode input range while attenuating unwanted signals common to both input pins by the common-mode rejection ratio (CMRR) of the ADC. Wide common mode input range coupled with high CMRR allows the IN<sup>+</sup>/IN<sup>-</sup> analog inputs to swing with an arbitrary relationship to each other, provided each pin remains between ( $V_{EE} + 4V$ ) and ( $V_{CC} - 4V$ ). This feature of the

LTC2357-18 enables it to accept a wide variety of signal swings, including traditional classes of analog input signals such as pseudo-differential unipolar, pseudo-differential true bipolar, and fully differential, simplifying signal chain design. For conversion of signals extending to  $V_{EE}$ , the unbuffered LTC2348-18 ADC is recommended.

The wide operating range of the high voltage supplies offers further input common mode flexibility. As long as the voltage difference limits of  $10V \le (V_{CC} - V_{EE}) \le 38V$  are observed,  $V_{CC}$  and  $V_{EE}$  may be independently biased anywhere within their own individually allowed operating ranges, including the ability for  $V_{EE}$  to be tied directly to ground. This feature enables the common mode input range of the LTC2357-18 to be tailored to specific application requirements.

In all SoftSpan ranges, each channel's analog inputs can be modeled by the equivalent circuit shown in Figure 4. At the start of acquisition, the sampling capacitors ( $C_{SAMP}$ ) connect to the integrated buffers BUFFER<sup>+</sup>/BUFFER<sup>-</sup> through the sampling switches. The sampled voltage is reset during the conversion process and is therefore re-acquired for each new conversion.

The diodes between the inputs and the  $V_{CC}$  and  $V_{EE}$  supplies provide input ESD protection. While within the supply voltages, the analog inputs of the LTC2357-18 draw only 5pA typical DC leakage current and the ESD protection diodes don't turn on. This offers a significant advantage over external op amp buffers, which often have diode protection that turns on during transients and corrupts the voltage on any filter capacitors at their inputs.



Figure 4. Equivalent Circuit for Differential Analog Inputs, Single Channel Shown

#### Bipolar SoftSpan Input Ranges

For channels configured in SoftSpan ranges 7, 6, 3, or 2, the LTC2357-18 digitizes the differential analog input voltage ( $V_{IN}$ + –  $V_{IN}$ –) over a bipolar span of ±2.5 • V<sub>REFBUF</sub>, ±2.5 • V<sub>REFBUF</sub>/1.024, ±1.25 • V<sub>REFBUF</sub>, or ±1.25 • V<sub>REFBUF</sub>/1.024, respectively, as shown in Table 1a. These SoftSpan ranges are useful for digitizing input signals where IN<sup>+</sup> and IN<sup>-</sup> swing above and below each other. Traditional examples include fully differential input signals, where IN<sup>+</sup> and IN<sup>-</sup> are driven 180 degrees outof-phase with respect to each other centered around a common mode voltage  $(V_{IN} + V_{IN} -)/2$ , and pseudodifferential true bipolar input signals, where IN<sup>+</sup> swings above and below a ground reference level, driven on IN<sup>-</sup>. Regardless of the chosen SoftSpan range, the wide common mode input range and high CMRR of the IN<sup>+</sup>/IN<sup>-</sup> analog inputs allow them to swing with an arbitrary relationship to each other, provided each pin remains between  $(V_{CC} - 4V)$  and  $(V_{FF} + 4V)$ . The output data format for all bipolar SoftSpan ranges is two's complement.

#### **Unipolar SoftSpan Input Ranges**

For channels configured in SoftSpan ranges 5, 4, or 1, the LTC2357-18 digitizes the differential analog input voltage  $(V_{IN} + -V_{IN} -)$  over a unipolar span of 0V to 2.5 •  $V_{REFBUF}$ , 0V to 2.5 •  $V_{REFBUF}/1.024$ , or 0V to 1.25 •  $V_{REFBUF}$ , respectively, as shown in Table 1a. These SoftSpan ranges are useful for digitizing input signals where IN<sup>+</sup> remains above IN<sup>-</sup>. A traditional example includes pseudo-differential unipolar input signals, where IN<sup>+</sup> swings above a ground reference level, driven on IN<sup>-</sup>. Regardless of the chosen SoftSpan range, the wide common mode input range and high CMRR of the IN<sup>+</sup>/IN<sup>-</sup> analog inputs allow them to swing with an arbitrary relationship to each other, provided each pin remains between  $(V_{CC} - 4V)$  and  $(V_{EE} + 4V)$ . The output data format for all unipolar SoftSpan ranges is straight binary.

#### **INPUT DRIVE CIRCUITS**

The CMOS buffer input stage offers a very high degree of transient isolation from the sampling process. Most sensors, signal conditioning amplifiers and filter networks with less than  $10k\Omega$  of impedance can drive the passive 3pF analog input capacitance directly. For higher impedances and slow-settling circuits, add a 680pF capacitor at the pins to maintain the full DC accuracy of the LTC2357-18.

The very high input impedance of the unity gain buffers in the LTC2357-18 greatly reduces the input drive requirements and makes it possible to include optional RC filters with  $k\Omega$  impedance and arbitrarily slow time constants for anti-aliasing or other purposes. Micropower op amps with limited drive capability are also well suited to drive the high impedance analog inputs directly.

The LTC2357-18 features proprietary circuitry to achieve exceptional internal crosstalk isolation between channels (-109dB typical). The PC board wiring to the analog inputs should be short and shielded to prevent external capacitive crosstalk between channels. The capacitance between adjacent package pins is 0.16pF. Low source resistance and/or high source capacitance help reduce external capacitively coupled crosstalk. Single ended input drive also enjoys additional external crosstalk isolation because every other input pin is grounded, or at a low impedance DC source, and serves as a shield between channels.

#### **INPUT OVERDRIVE TOLERANCE**

Driving an analog input above  $V_{CC}$  on any channel up to 10mA will not affect conversion results on other channels. Approximately 70% of this overdrive current will flow out of the  $V_{CC}$  pin and the remaining 30% will flow out of  $V_{EE}$ . This current flowing out of  $V_{EE}$  will produce heat across the  $V_{CC} - V_{EE}$  voltage drop and must be taken into account for the total Absolute Maximum power dissipation of 500mW. Driving an analog input below  $V_{EE}$ may corrupt conversion results on other channels. This product can handle input currents of up to 100mA below  $V_{EE}$  or above  $V_{CC}$  without latch-up.

Keep in mind that driving the inputs above  $V_{CC}$  or below  $V_{EE}$  may reverse the normal current flow from the external power supplies driving these pins.

#### Input Filtering

The true high impedance analog inputs can accommodate a very wide range of passive or active signal conditioning filters. The buffered ADC inputs have an analog bandwidth of 6MHz, and impose no particular bandwidth requirement on external filters. The external input filters can therefore be optimized independent of the ADC to reduce signal chain noise and interference. A common filter configuration is the simple anti-aliasing and noise reducing RC filter with its pole at half the sampling frequency. For example, 175kHz with R=1.33k $\Omega$  and C=680pF as shown in Figure 5.



Figure 5. Filtering Single-Ended Input Signals

High quality capacitors and resistors should be used in the RC filters since these components can add distortion. NPO/COG and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can generate distortion from self-heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems.

### Arbitrary and Fully Differential Analog Input Signals

The wide common mode input range and high CMRR of the LTC2357-18 allow each channel's  $IN^+$  and  $IN^-$  pins to swing with an arbitrary relationship to each other, provided

each pin remains between ( $V_{CC} - 4V$ ) and ( $V_{EE} + 4V$ ). This feature of the LTC2357-18 enables it to accept a wide variety of signal swings, simplifying signal chain design.

The two-tone test shown in Figure 6b demonstrates the arbitrary input drive capability of the LTC2357-18. This test simultaneously drives  $IN^+$  with a -7dBFS 2kHz single-ended sine wave and  $IN^-$  with a -7dBFS 3.1kHz single-ended sine wave. Together, these signals sweep the analog inputs across a wide range of common mode and differential mode voltage combinations, similar to the more general arbitrary input signal case. They also have a simple spectral representation. An ideal differential converter with no common-mode sensitivity will digitize this signal as two -7dBFS spectral tones, one at each sine wave frequency. The FFT plot in Figure 6b demonstrates the LTC2357-18 response approaches this ideal, with 121dB of SFDR limited by the converter's second harmonic distortion response to the 3.1kHz sine wave on IN<sup>-</sup>.

The ability of the LTC2357-18 to accept arbitrary signal swings over a wide input common mode range with high CMRR can simplify application solutions. In practice, many sensors produce a differential sensor voltage riding on top of a large common mode signal. Figure 7a depicts one way of using the LTC2357-18 to digitize signals of this type. The amplifier stage provides a differential gain of approximately 10V/V to the desired sensor signal while the unwanted common mode signal is attenuated by the ADC CMRR. The circuit employs the ±5V SoftSpan range of the ADC. Figure 7b shows measured CMRR performance of this solution, which is competitive with the best commercially available instrumentation amplifiers. Figure 7c shows measured AC performance of this solution.

In Figure 8, another application circuit is shown which uses two channels of the LTC2357-18 to simultaneously sense the voltage and bidirectional current through a sense resistor over a wide common mode range.



Figure 6a. Input Arbitrary, Fully Differential, True Bipolar, and Unipolar Signals



Figure 6b. Two-Tone Test. IN<sup>+</sup> = -7dBFS 2kHz Sine, IN<sup>-</sup> = -7dBFS 3.1kHz Sine, 32k Point FFT, f<sub>SMPL</sub> = 350ksps. Circuit Shown in Figure 6a



Figure 6d. IN<sup>+</sup> = –1dBFS 2kHz True Bipolar Sine, IN<sup>-</sup> = 0V, 32k Point FFT,  $f_{SMPL}$  = 350ksps. Circuit Shown in Figure 6a



Figure 6c.  $IN^+/IN^- = -1dBFS$  2kHz Fully Differential Sine,  $V_{CM} = 0V$ , 32k Point FFT,  $f_{SMPL} = 350ksps$ . Circuit Shown in Figure 6a



Figure 6e. IN<sup>+</sup> = –1dBFS 2kHz Unipolar Sine, IN<sup>-</sup> = OV, 32k Point FFT, f<sub>SMPL</sub> = 350ksps. Circuit Shown in Figure 6a

235718f



Figure 7a. Amplify Differential Signals with Gain of 10 Over a Wide Common Mode Range with Buffered Analog Inputs



Figure 7b. CMRR vs Input Frequency. Circuit Shown in Figure 7a



Figure 7c. IN<sup>+</sup>/IN<sup>-</sup> = 450mV 200Hz Fully Differential Sine, 0V  $\leq$  V<sub>CM</sub>  $\leq$  24V, 32k Point FFT, f<sub>SMPL</sub> = 350ksps. Circuit Shown in Figure 7a



Figure 8. Simultaneously Sense Voltage (CHO) and Current (CH1) Over a Wide Common Mode Range

### ADC REFERENCE

As shown previously in Table 1b, the LTC2357-18 supports three reference configurations. The first uses both the internal bandgap reference and reference buffer. The second externally overdrives the internal reference but retains the internal buffer, which isolates the external reference from ADC conversion transients. This configuration is ideal for sharing a single precision external reference across multiple ADCs. The third disables the internal buffer and overdrives the REFBUF pin externally.

#### Internal Reference with Internal Buffer

The LTC2357-18 has an on-chip, low noise, low drift (20ppm/°C maximum), temperature compensated bandgap reference that is factory trimmed to 2.048V. The reference output connects through a  $20k\Omega$  resistor to the REFIN pin, which serves as the input to the on-chip reference buffer, as shown in Figure 9a. When employing the internal bandgap reference, the REFIN pin should be bypassed to GND (Pin 20) close to the pin with a 0.1µF ceramic capacitor to filter wideband noise. The reference buffer amplifies V<sub>RFFIN</sub> to create the converter master reference voltage  $V_{\text{BEFBUF}} = 2 \cdot V_{\text{BEFIN}}$  on the REFBUF pin, nominally 4.096V when using the internal bandgap reference. Bypass REFBUF to GND (Pin 20) close to the pin with at least a 47µF ceramic capacitor (X7R, 10V, 1210 size or X5R, 10V, 0805 size) to compensate the reference buffer, absorb transient conversion currents, and minimize noise.

#### External Reference with Internal Buffer

If more accuracy and/or lower drift is desired, REFIN can be easily overdriven by an external reference since  $20k\Omega$ of resistance separates the internal bandgap reference output from the REFIN pin, as shown in Figure 9b. The valid range of external reference voltage overdrive on the REFIN pin is 1.25V to 2.2V, resulting in converter master reference voltages V<sub>REFBUF</sub> between 2.5V and 4.4V, respectively. Linear Technology offers a portfolio of high performance references designed to meet the needs of many applications. With its small size, low power, and high accuracy, the LTC6655-2.048 is well suited for use











