# **E**hips<u>mall</u>

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation,and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





LTC3538

### 800mA Synchronous Buck-Boost DC/DC Converter

### FEATURES

- **Regulated Output with Input Voltages Above, Below, or Equal to the Output**
- 800mA Continuous Output Current from a Single **Lithium-Ion/Polymer Cell**
- **Single Inductor**
- **1.8V** to 5.25V V<sub>OUT</sub> Range
- 2.4V to 5.5V  $V_{IN}$  Range
- 1MHz Fixed Frequency Operation
- Output Disconnect in Shutdown
- 35µA Quiesecent Current in Burst Mode Operation
- <5µA Shutdown Current
- Internal Soft-Start
- Small, Thermally Enhanced 8-Lead (2mm x 3mm) DFN package

### **APPLICATIONS**

- Miniature Hard Disk Drives
- MP3 Players
- Digital Cameras
- Cellular Handsets
- PDAs, Handheld PC
- GPS Receivers

### TYPICAL APPLICATION

#### **Li-Ion/Polymer to 3.3V at 800mA** L1 3.3μH V<sub>OUT</sub> 3.3V 800mA LTC3538  $\sum_{10k}$ R1 464k SW2 SW1 V<sub>IN</sub><br>2.9V TO 4.2V VIN V<sub>OUT</sub>  $\overline{33}$ pF C<sub>IN</sub><br>10μF COUT FB 22μF PWM / BURST BURST VC ₩ 15k GND 330pF <sub>ON OFF</sub> 의륙 \* R2 200k 3538 TA01 \*μP OPEN DRAIN I/O

# **DESCRIPTION**

The LTC $@3538$  is a highly efficient, low noise, buck-boost DC/DC converter that operates from input voltages above, below, and equal to the output voltage. The topology incorporated in the IC provides a continuous transfer function through all operating modes, making the product ideal for single Lithium Ion or multicell Alkaline or NiMH applications where the output voltage is within the battery voltage range.

The LTC3538 is suited for use in Micro Hard Disk Drive (μHDD) applications with its 800mA current capability. Burst Mode® operation provides high efficiency at light loads.

The LTC3538 includes two  $0.17\Omega$  N-channel and two 0.2Ω P-channel MOSFET switches. Operating frequency is internally set to 1MHz to minimize solution footprint while maximizing efficiency.

Other features include <5μA shutdown current, internal soft-start, short circuit protection and thermal shutdown. The LTC3538 is available in a low profile (0.75mm), thermally enhanced 8-lead ( $2mm \times 3mm$ ) DFN package.

 $\sqrt{J}$ , LT, LTC, LTM and Burst Mode are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 5481178, 6304066, 6580258, 6166527, 6404251.



1

#### ABSOLUTE MAXIMUM RATINGS **(Note 1)**



### PIN CONFIGURATION



### ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

### ELECTRICAL CHARACTERISTICS  **The** ● **denotes the specifi cations which apply over the full operating**

**temperature range, otherwise specifi cations are at TA = 25°C. VIN = VOUT = 3.6V, BURST = 0V, unless otherwise noted.**





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC3538 is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over -40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls.

**Note 3:** This IC includes over-temperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when over-temperature protection is active. Continuous operation above the specified maximum operating junction temperature may result in device degradation or failure.

**Note 4:** The IC is tested in a feedback loop to make the measurement.

#### TYPICAL PERFORMANCE CHARACTERISTICS **TA = 25°C unless otherwise noted**





### TYPICAL PERFORMANCE CHARACTERISTICS **<sup>T</sup>A = 25°C unless otherwise noted**





### TYPICAL PERFORMANCE CHARACTERISTICS **<sup>T</sup>A = 25°C unless otherwise noted**





#### **Load Transient in Fixed Frequency Mode**



**Burst Mode Operation**



**Transition From Burst Mode Operation to Fixed Frequency**





### PIN FUNCTIONS

**FB (Pin 1):** Feedback Input to Error Amplifer. Connect resistive divider tap from  $V_{OUT}$  to this pin to set the output voltage. The output voltage can be adjusted from 1.8V to 5.25V. Referring to the Block Diagram the output voltage is given by:

 $V_{\text{OUT}} = 1V \cdot (1 + R1/R2)$ 

**V<sub>C</sub>** (Pin 2): Error Amplifier Output. A frequency compensation network should be connected between this pin and FB to compensate the loop. See Closing the Feedback Loop section of the datasheet for further information. Pulling  $V_C$  below 0.25V disables the LTC3538.

**GND (Pin 3):** Ground.

**BURST (Pin 4):** Burst Mode Select Input.

BURST = Low for fixed frequency PWM operation

BURST = High for Burst Mode operation

**V<sub>OUT</sub>** (Pin 5): Power Supply Output. This pin should be connected to a low ESR output capacitor. The capacitor should be placed as close to the IC as possible and should have a short return to GND.

**SW2 (Pin 6):** Switch Pin where the Internal Switches C and D are Connected. An optional Schottky diode can be connected from SW2 to  $V_{OIII}$  for a moderate efficiency improvement. Keep the trace length as short as possible to minimize EMI.

**SW1 (Pin 7):** Switch Pin where the Internal Switches A and B are Connected. Connect an inductor from SW1 to SW2. An optional Schottky diode can be connected from SW1 to ground for a moderate efficiency improvement. Keep the trace length as short as possible to minimize EMI.

**VIN (Pin 8):** Input Supply. This input provides power to the IC and also supplies current to switch A. A ceramic bypass capacitor (4.7μF or larger) is recommended as close to  $V_{IN}$  and GND as possible.

**Exposed Pad (Pin 9):** GND. The exposed pad must be electrically connected to the board ground for proper electrical and thermal performance.



### BLOCK DIAGRAM





7

The LTC3538 provides high efficiency, low noise power for a wide variety of handheld electronic devices. The LTC proprietary topology allows input voltages above, below and equal to the output voltage through proper phasing of the four on-chip MOSFET switches. The error amplifier output voltage on  $V_C$  determines the output duty cycle of the switches. Since  $V_C$  is a filtered signal, it provides rejection of frequencies from well below the switching frequency. The low  $R_{DS(ON)}$ , low gate charge synchronous switches provide high frequency pulse width modulation control at high efficiency. High efficiency is achieved at light loads when Burst Mode operation is selected.

#### **LOW NOISE FIXED FREQUENCY OPERATION**

#### **Operating Frequency**

The operating frequency is internally fixed to 1MHz to maximize overall converter efficiency while minimizing external component size.

#### **Error Amplifier**

The error amplifier controls the duty cycle of the internal switches. The loop compensation components are configured around the amplifier to provide converter loop stability. Pulling down the output of the error amplifier  $(V<sub>C</sub>)$  below 0.25V will disable the LTC3538. In shutdown the LTC3538 will draw only 1.5μA typical from the input supply. During normal operation the  $V_C$  pin should be allowed to float.

#### **Soft-Start**

The converter has an internal voltage mode soft-start circuit with a nominal duration of 1.5ms. The converter remains in regulation during soft-start and will therefore respond to output load transients that occur during this time. In addition, the output voltage risetime has minimal dependency on the size of the output capacitor or load. During soft-start, the converter is forced into PWM operation regardless of the state of the BURST pin.

#### **Internal Current Limit**

There are two current limit circuits in the LTC3538. The first is a high speed peak current limit amplifier that will shut off switch A once the input current exceeds ~ 3.5A typical. The delay to output of this amplifier is typically 50ns.

The second current limit sources current out of the FB pin to drop the output voltage once the input average current exceeds 2A typical. This method provides a closed loop means of clamping the input current. During conditions when  $V_{\text{OUT}}$  is near ground, such as during a short circuit or during start-up, this threshold is cut to 1A typical, providing a foldback feature to limit power dissipation. For this current limit feature to be most effective, the Thevenin resistance (typically the parallel combination of R1 and R2) from FB to ground should be greater than 100k.

#### **Reverse Current Limit**

During fixed frequency operation, the LTC3538 operates in forced continuous conduction mode. The reverse current limit comparator monitors the inductor current from the output through switch D. Should this negative inductor current exceed 500mA typical, the LTC3538 shuts off switch D.

#### **Four-Switch Control**



**Figure 1. Simplified Diagram of Output Switches** 

Figure 1 shows a simplified diagram of how the four internal switches are connected to the inductor,  $V_{IN}$ ,  $V_{OUT}$  and GND. Figure 2 shows the regions of operation for the LTC3538 as a function of the internal control voltage.



Depending on the  $V_C$  voltage, the LTC3538 will operate in either buck, buck-boost or boost mode. The four power switches are properly phased so the transfer between operating modes is continuous, smooth and transparent to the user. When V<sub>IN</sub> approaches V<sub>OUT</sub> the buck-boost region is entered, where the conduction time of the four-switch region is typically 150ns. Referring to Figures 1 and 2, the various regions of operation will now be described.



**Figure 2. Switch Control vs Control Voltage, V<sub>C</sub>** 

#### **Buck Region (VIN > VOUT)**

Switch D is always on and switch C is always off during this mode. When the control voltage,  $V_c$ , is above voltage V1, output A begins to switch. During the off time of switch A, synchronous switch B turns on for the remainder of the period. Switches A and B will alternate similar to a typical synchronous buck regulator. As the control voltage increases, the duty cycle of switch A increases until the maximum duty cycle of the converter in buck mode reaches  $D_{MAX-BUCK}$ , given by:

 $D_{MAX-BIICK}$  = 100 – D4<sub>SW</sub> %

where  $D4<sub>SW</sub>$  = duty cycle % of the four switch range.

 $D4_{SW} = (150 \text{ns} \cdot \text{f}) \cdot 100 \%$ 

where  $f =$  operating frequency,  $Hz$ .

Beyond this point the four switch, or buck-boost region is reached.

#### Buck-Boost or Four Switch (V<sub>IN</sub> ~ V<sub>OUT</sub>)

When the control voltage,  $V_C$ , is above voltage V2, switch pair AD remains on for duty cycle  $D_{MAX}$   $B_{UCK}$ , and the switch pair AC begins to phase in. As switch pair AC phases in, switch pair BD phases out accordingly. When  $V_C$  reaches the edge of the buck-boost range, at voltage V3, the AC switch pair completely phase out the BD pair, and the boost phase begins at duty cycle  $D4_{SW}$ . The input voltage,  $V_{IN}$ , where the four switch region begins is given by:

$$
V_{IN} = V_{OUT}(1 - D4_{SW}) \approx 0.85 \cdot V_{OUT}
$$

The point at which the four-switch region ends is given by:

$$
V_{IN} = \frac{V_{OUT}}{1 - D4_{SW}} V \approx 1.18 \cdot V_{OUT}
$$

#### **Boost Region (VIN < VOUT)**

Switch A is always on and switch B is always off during this mode. When the control voltage,  $V_c$ , is above voltage V3, switch pair CD will alternately switch to provide a boosted output voltage. This operation is typical to a synchronous boost regulator. The maximum duty cycle of the converter is limited to 88% typical and is reached when  $V_C$  is above V4.

#### **Burst Mode OPERATION**

Burst Mode operation reduces quiescent current consumption of the LTC3538 at light loads and improves overall conversion efficiency, increasing battery life. During Burst Mode operation the LTC3538 delivers energy to the output until it is regulated and then goes into a sleep mode where the outputs are off and the quiescent current drops to 35μA. In this mode the output ripple has a variable frequency component that depends upon load current, and will typically be about 2% peak-to-peak. Burst Mode operation ripple can be reduced slightly by using more output capacitance. Another method of reducing Burst Mode operation ripple is to place a small feed-forward capacitor across the upper resistor in the  $V_{\text{OUT}}$  feedback divider network (as in Type III compensation).



During the period when the LTC3538 is delivering energy to the output, the peak inductor current will be equal to 800mA typical and the inductor current will terminate each cycle at zero current. In Burst Mode operation the maximum average output current that can be delivered while maintaining output regulation is given by:

 $I_{\text{OUT\_BURST(BOOST)}} = 0.25 \cdot \frac{V_{\text{IN}}}{V}$  $\rm V_{\rm OUT}$ A; V<sub>OUT</sub> > V<sub>IN</sub>  $I_{\text{OUT\_BURST(BUCK)}} = 0.27$ A;  $V_{\text{OUT}} < V_{\text{IN}}$ 

The maximum average Burst Mode output current that can be delivered in the four-switch buck-boost region is limited to the boost equation specified above.

#### **INDUCTOR SELECTION**

To achieve high efficiency, a low ESR inductor should be utilized for the converter. The inductor must have a saturation rating greater than the worst case average inductor current plus half the ripple current. The peak-to-peak current ripple will be larger in buck and boost mode than in the buck-boost region. The peak-to-peak inductor current ripple for each mode can be calculated from the following formulas, where f is the frequency (1MHz typical) and L is the inductance in μH.

$$
\Delta I_{L,P-P,BUCK} = \frac{V_{OUT} \cdot (V_{IN} - V_{OUT}) / V_{IN}}{f \cdot L} A
$$

$$
\Delta I_{L,P-P,BOOST} = \frac{V_{OUT} \cdot (V_{OUT} - V_{IN}) / V_{OUT}}{f \cdot L} A
$$

where f = frequency (1MHz typical), Hz

 $L =$  inductor,  $H$ 

For high efficiency, choose a ferrite inductor with a high frequency core material to reduce core loses. The inductor should have low ESR (equivalent series resistance) to reduce the  $I^2R$  losses, and must be able to handle the peak inductor current without saturating. Molded chokes or chip inductors usually do not have enough core to support the

### **Output Capacitor Selection**

suggested list of inductor suppliers.

The bulk value of the output filter capacitor is selected to reduce the ripple due to charge into the capacitor each cycle. The steady state ripple due to charge is given by:

peak inductor currents in the 1A to 2A region. To minimize radiated noise, use a shielded inductor. See Table 1 for a

In addition to affecting output current ripple, the size of the inductor can also affect the stability of the feedback loop. In boost mode, the converter transfer function has a right half plane zero at a frequency that is inversely proportional to the value of the inductor. As a result, a large inductor can move this zero to a frequency low enough to degrade the phase margin of the feedback loop. It is recommended

that the inductor value be chosen less than 10μH.

 $\Delta V$ P-P, BOOST =  $I_{LOAD}$  •  $(V_{OUT} - V_{IN})/(C_{OUT}$  •  $V_{OUT}$  • f)V  $\Delta \rm {V_{P\text{-}PBUCK}} = ({V_{\text{IN}}-V_{\text{OUT}}}) \bullet V_{\text{OUT}} / (8 \bullet L \bullet V_{\text{IN}} \bullet C_{\text{OUT}} \bullet \mathsf{f}^2) V$ where  $C_{\text{OUT}}$  = output filter capacitor, F  $I_{\text{LOAD}}$  = Output load current, A

**SUPPLIER PHONE FAX WEB SITE** Coilcraft (847) 639-6400 (847) 639-1469 www.coilcraft.com CoEv Magnetics  $(800)$  227-7040  $(650)$  361-2508 www.tycoelectronics.com Murata (814) 237-1431 (800) 831-9172 (814) 238-0490 www.murata.com Sumida USA: (847) 956-0666 Japan: 81 (3) 3607-5111 USA: (847) 956-0702 Japan: 81(3) 3607-5144 www.sumida.com TDK (847) 803-6100 (847) 803-6296 www.component.tdk.com TOKO (847) 297-0070 (847) 699-7864 www.tokoam.com

#### **Table 1. Inductor Vendor Information**



Since the output current is discontinuous in boost mode, the ripple in this mode will generally be much larger than the magnitude of the ripple in buck mode.

Minimizing solution size is usually a priority. Please be aware that ceramic capacitors can exhibit a significant reduction in effective capacitance when a bias is applied. The capacitors exhibiting the highest reduction are those packaged in the smallest case size.

#### **Input Capacitor Selection**

Since  $V_{IN}$  is the supply voltage for the IC it is recommended to place at least a 4.7μF, low ESR ceramic bypass capacitor close to  $V_{IN}$  and GND. It is also important to minimize any stray resistance from the converter to the battery or other power source.

#### **Optional Schottky Diodes**

Schottky diodes across the synchronous switches B and D are not required, but do provide a lower drop during the break-before-make time (typically 15ns), thus improving efficiency. Use a surface mount Schottky diode such as an MBRM120T3 or equivalent. Do not use ordinary rectifier diodes since their slow recovery times will compromise efficiency.

#### **Table 2. Capacitor Vendor Information**



#### **Shutdown MOSFET Selection**

A discrete external N-channel MOSFET, open-drain pulldown device or other suitable means can be used to put the part in shutdown by pulling  $V_C$  below 0.25V. Since the error amplifier sources 13μA typically when active and 1.5μA in shutdown, a relatively high resistance pulldown device can be used to pull  $V_C$  below 0.25V. More

importantly, leakage and parasitic capacitance need to be minimized. During start-up, 1.5μA is typically sourced from  $V_C$ . The leakage of an external pull-down device and compensation components tied to  $V_C$ , must therefore be minimized to ensure proper start-up. Capacitance from the pull-down device should also be minimized as it can affect converter stability. An N-channel MOSFET such as the FDV301N or similar is recommended if an external discrete N-channel MOSFET is needed.

#### **PCB Layout Considerations**

The LTC3538 switches large currents at high frequencies. Special care should be given to the PCB layout to ensure stable, noise-free operation. Figure 3 depicts the recommended PCB layout to be utilized for the LTC3538. A few key guidelines follow:

1. All circulating current paths should be kept as short as possible. This can be accomplished by keeping the routes to all components (except the FB divider network) in Figure 3 as short and as wide as possible. Capacitor ground connections should via down to the ground plane in the shortest route possible. The bypass capacitor on  $V_{IN}$  should be placed as close to the IC as possible and should have the shortest possible paths to ground.

2. The small signal ground pad (GND) should have a single point connection to the power ground. A convenient way to achieve this is to short this pin directly to the Exposed Pad as shown in Figure 3.

3. The components in bold and their connections should all be placed over a complete ground plane.

4. To prevent large circulating currents from disrupting the output voltage sensing, the ground for the resistor divider should be returned directly to the small signal ground (GND) as shown.

5. Use of vias in the attach pad will enhance the thermal environment of the converter especially if the vias extend to a ground plane region on the exposed bottom surface of the PCB.



### LTC3538

### **OPERATION**



**Figure 3. LTC3538 Recommended PCB Layout**

#### **Closing the Feedback Loop**

The LTC3538 incorporates voltage mode PWM control. The control to output gain varies with operation region (buck, boost, buck-boost), but is usually no greater than 15. The output filter exhibits a double pole response, as given by:

$$
f_{\text{FILTER\_POLE}} = \frac{1}{2 \cdot \pi \cdot \sqrt{L \cdot C_{\text{OUT}}}}
$$
 Hz  
(in buck mode)

$$
f_{\text{FILTER\_POLE}} = \frac{V_{\text{IN}}}{2 \cdot V_{\text{OUT}} \cdot \pi \cdot \sqrt{L \cdot C_{\text{OUT}}}} \text{Hz}
$$

(in boost mode)

where L is in Henries and  $C_{\text{OUT}}$  is in Farads.

The output filter zero is given by:

$$
f_{\text{FILTER}\_\text{ZERO}} = \frac{1}{2 \cdot \pi \cdot R_{\text{ESR}} \cdot C_{\text{OUT}}} Hz
$$

where  $R_{ESR}$  is the equivalent series resistance of the output capacitor.

A troublesome feature in boost mode is the right-half plane zero (RHP), given by:

$$
f_{\text{RHPZ}} = \frac{V_{\text{IN}}^2}{2 \cdot \pi \cdot I_{\text{OUT}} \cdot L \cdot V_{\text{OUT}}}
$$
Hz

The loop gain is typically rolled off before the RHP zero frequency.

A simple Type I compensation network can be incorporated to stabilize the loop, but at a cost of reduced bandwidth and slower transient response. To ensure proper phase margin using Type I compensation, the loop must be crossed over a decade before the LC double pole. Referring to Figure 4, the unity-gain frequency of the error amplifier with the Type I compensation is given by:

$$
f_{\text{UG}} = \frac{1}{2 \cdot \pi \cdot \text{R1} \cdot \text{C}_{\text{P1}}} \text{Hz}
$$



**Figure 4. Error Amplifier with Type I Compensation** 



Most applications demand an improved transient response to allow a smaller output filter capacitor. To achieve a higher bandwidth, Type III compensation is required, providing two zeros to compensate for the double-pole response of the output filter. Referring to Figure 5, the location of the poles and zeros are given by:

$$
f_{\text{POLE1}} \approx \frac{1}{2 \cdot \pi \cdot 32 e^3 \cdot R1 \cdot C_{\text{P1}}} \text{Hz}
$$

(which is extremly close to DC)

$$
f_{\text{ZERO1}} = \frac{1}{2 \cdot \pi \cdot R_{\text{Z}} \cdot C_{\text{P1}}} Hz
$$

$$
f_{\text{ZERO2}} = \frac{1}{2 \cdot \pi \cdot R1 \cdot C_{\text{Z1}}} Hz
$$

$$
f_{\text{POLE2}} = \frac{1}{2 \cdot \pi \cdot R_{\text{Z}} \cdot C_{\text{P2}}} Hz
$$

where resistance is in Ohms and capacitance is in Farads.



**Figure 5. Error Amplifier with Type III Compensation** 



### TYPICAL APPLICATION



#### **High Efficiency 5V/500mA from USB Input**

CIN: TAIYO YUDEN JMK212BJ106MG C<sub>OUT</sub>: TAIYO YUDEN JMK325BJ226MM<br>L1: SUMIDA CDRH2D18/HP-3R3NC<br>M1: μP OPEN DRAIN I/O OR FAIRCHILD FDV301N



### PACKAGE DESCRIPTION

**DCB Package 8-Lead Plastic DFN (2mm** × **3mm)** (Reference LTC DWG # 05-08-1718 Rev A)



RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED



3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

 MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



### RELATED PARTS



ThinSOT is a trademark of Linear Technology Corporation.

