# **E**hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation,and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### LTC3812-5

### 60V Current Mode Synchronous Switching Regulator Controller

### FEATURES DESCRIPTION

The LTC3812-5 is a synchronous step-down switching regulator controller that can directly step down voltages from up to 60V input, making it ideal for telecom and automotive applications. The LTC3812-5 uses a constant on-time valley current control architecture to deliver very low duty cycles with accurate cycle-by-cycle current limit without requiring a sense resistor.

A precise internal reference provides 0.5% DC accuracy. A high bandwidth (25MHz) error amplifier provides very fast line and load transient response. Large 1Ω gate drivers allow the LTC3812-5 to drive large power MOSFETs for higher current applications. The operating frequency is selected by an external resistor and is compensated for variations in  $V_{IN}$ . A shutdown pin allows the LTC3812-5 to be turned off reducing the supply current to <230μA.

Integrated bias control generates gate drive power from the input supply during start-up and when an output shortcircuit occurs, with the addition of a small external SOT23 MOSFET. When in regulation, power is derived from the output for higher efficiency.

 $LT$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 5481178, 5847554, 6304066, 6476589, 6580258, 6677210, 6774611.

- High Voltage Operation: Up to 60V
- <sup>n</sup> **Large 1Ω Gate Drivers**
- <sup>n</sup> **No Current Sense Resistor Required**
- <sup>n</sup> **Dual N-Channel MOSFET Synchronous Drive**
- Extremely Fast Transient Response
- $\blacksquare$   $\pm$ 0.5% 0.8V Voltage Reference
- **Programmable Soft-Start**
- Generates 5.5V Driver Supply
- Selectable Pulse-Skipping Mode Operation
- Power Good Output Voltage Monitor
- Adjustable On-Time/Frequency:  $t_{ON(MIN)} < 100$ ns
- Adjustable Cycle-by-Cycle Current Limit
- Undervoltage Lockout On Driver Supply
- Output Overvoltage Protection
- Thermally Enhanced 16-Pin TSSOP Package

### **APPLICATIONS**

- 48V Telecom and Base Station Power Supplies
- Networking Equipment, Servers
- Automotive and Industrial Control Systems

### TYPICAL APPLICATION



#### **Effi ciency vs Load Current**



1

### ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION

#### **(Note 1)**





### ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



#### **TLTC INICHL CHIMING ITHIS IND The**  $\bullet$  **denotes specifications which apply over the full operating** ELECTRICAL CHARACTERISTICS

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C (Note 2), INTV<sub>CC</sub> = V<sub>BOOST</sub> = V<sub>RNG</sub> = V<sub>EXTVCC</sub> = V<sub>NDRV</sub> = 5V, V<sub>FCB</sub> = V<sub>SW</sub> = **0V, unless otherwise specified.** 





#### **THE LIBIL CHRISH CONDUCT CONDITIONS** The  $\bullet$  denotes specifications which apply over the full operating ELECTRICAL CHARACTERISTICS

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C (Note 2), INTV<sub>CC</sub> = V<sub>BOOST</sub> = V<sub>RNG</sub> = V<sub>EXTVCC</sub> = V<sub>NDRV</sub> = 5V, V<sub>FCB</sub> = V<sub>SW</sub> = **0V, unless otherwise specified.** 



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC3812-5 is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTC3812E-5 is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the -40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3812I-5 is guaranteed to meet performance specifications over the full  $-40^{\circ}$ C to 125 $^{\circ}$ C operating junction temperature range.

**Note 3:**  $T_J$  is calculated from the ambient temperature  $T_A$  and power dissipation  $P_D$  according to the following formula:

LTC3812-5:  $T_J$  =  $T_A$  + (P<sub>D</sub> • 38°C/W)

**Note 4:** The LTC3812-5 is tested in a feedback loop that servos V<sub>FB</sub> to the reference voltage with the  $I_{TH}$  pin forced to a voltage between 1V and 2V. **Note 5:** The dynamic input supply current is higher due to the power MOSFET gate charging being delivered at the switching frequency  $(Q_G \cdot f_{OSC})$ .

**Note 6:** Guaranteed by design. Not subject to test.

**Note 7:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 8:** I<sub>CC</sub> is the sum of current into NDRV and INTV<sub>CC</sub>.









#### **Short-Circuit/Fault Timeout Operation**

























**On-Time vs Temperature Current Limit Foldback** 



**Maximum Current Sense Threshold vs Temperature**





**Maximum Current Sense Threshold vs V<sub>RNG</sub> Voltage** 



**Reference Voltage vs Temperature**



**Driver Peak Source Current vs Temperature**









38125fc

7



### PIN FUNCTIONS

**I<sub>ON</sub>** (Pin 1): On-Time Current Input. Tie a resistor from V<sub>IN</sub> to this pin to set the one-shot timer current and thereby set the switching frequency.

**VRNG (Pin 2):** Sense Voltage Limit Set. The voltage at this pin sets the nominal sense voltage at maximum output current and can be set from 0.5V to 2V by a resistive divider from  $INTV_{CC}$ . The nominal sense voltage defaults to 95mV when this pin is tied to ground, and 215mV when tied to  $INTV_{CC}$ .

**PGOOD (Pin 3):** Power Good Output. Open-drain logic output that is pulled to ground when the output voltage is not between  $\pm 10\%$  of the regulation point. The output voltage must be out of regulation for at least 120μs before the power good output is pulled to ground.

**FCB (Pin 4):** Pulse-Skipping Mode Enable Pin. This pin provides pulse-skipping mode enable/disable control. Pulling this pin below 0.8V disables pulse-skipping mode operation and forces continuous operation. Pulling this pin above 0.8V enables pulse-skipping mode operation. This pin can also be connected to a feedback resistor divider from a secondary winding on the inductor to regulate a second output voltage.

**I<sub>TH</sub>** (Pin 5): Error Amplifier Compensation Point and Current Control Threshold. The current comparator threshold increases with control voltage. The voltage ranges from 0V to 2.6V with 1.2V corresponding to zero sense voltage (zero current).

**V<sub>FB</sub>** (Pin 6): Feedback Input. Connect V<sub>FB</sub> through a resistor divider network to  $V_{\text{OUT}}$  to set the output voltage.

**RUN/SS (Pin 7):** RUN/Soft-Start Input. For soft-start, a capacitor to ground at this pin sets the ramp rate of the output voltage (approximately 0.6s/μF). Pulling this pin below 1.5V will shut down the LTC3812-5, turn off both of the external MOSFET switches and reduce the quiescent supply current to 224μA.

**SGND (Pin 8):** Signal Ground. All small-signal components should connect to this ground and eventually connect to PGND at one point.

**NDRV (Pin 9):** Drive Output for External Pass Device of the Linear Regulator for  $INTV_{CC}$ . Connect to the gate of an external NMOS pass device and a pull-up resistor to the input voltage  $V_{IN}$ .



### PIN FUNCTIONS

**EXTV<sub>CC</sub>** (Pin 10): External Driver Supply Voltage. When this voltage exceeds 4.2V, an internal switch connects this pin to INTV<sub>CC</sub> through an LDO and turns off the external MOSFET connected to NDRV, so that controller and gate drive are drawn from  $EXTV_{CC}$ .

**INTV<sub>CC</sub>** (Pin 11): Main Supply and Driver Supply Pin. All internal circuits and bottom gate output driver are powered from this pin. INTV $_{\text{CC}}$  should be bypassed to SGND and PGND with a low ESR (X5R or better) 1μF capacitor in close proximity to the LTC3812-5.

**BG (Pin 12):** Bottom Gate Drive. The BG pin drives the gate of the bottom N-channel synchronous switch MOSFET. This pin swings from PGND to  $INTV_{CC}$ .

**PGND (Pin 13):** Bottom Gate Return. This pin connects to the source of the pull-down MOSFET in the BG driver and is normally connected to ground.

**SW (Pin 14):** Switch Node Connection to Inductor and Bootstrap Capacitor. Voltage swing at this pin is from a Schottky diode (external) voltage drop below ground to VIN.

**TG (Pin 15):** Top Gate Drive. The TG pin drives the gate of the top N-channel synchronous switch MOSFET. The TG driver draws power from the BOOST pin and returns to the SW pin, providing true floating drive to the top MOSFET.

**BOOST (Pin 16):** Top Gate Driver Supply. The BOOST pin supplies power to the floating TG driver. BOOST should be bypassed to SW with a low ESR (X5R or better) 0.1μF capacitor. An additional fast recovery Schottky diode from  $INTV_{CC}$  to the BOOST pin will create a complete floating charge-pumped supply at BOOST.

**GND (Exposed Pad Pin 17):** Ground. The Exposed Pad must be soldered to PCB ground.



### FUNCTIONAL DIAGRAM





### **OPERATION**

#### **Main Control Loop**

The LTC3812-5 is a current mode controller for DC/DC step-down converters. In normal operation, the top MOSFET is turned on for a fixed interval determined by a one-shot timer (OST). When the top MOSFET is turned off, the bottom MOSFET is turned on until the current comparator  $I_{\text{CMP}}$  trips, restarting the one-shot timer and initiating the next cycle. Inductor current is determined by sensing the voltage between the PGND and SW pins using the bottom MOSFET on-resistance. The voltage on the  $I<sub>TH</sub>$ pin sets the comparator threshold corresponding to the inductor valley current. The fast 25MHz error amplifier EA adjusts this voltage by comparing the feedback signal  $V_{FR}$ to the internal 0.8V reference voltage. If the load current increases, it causes a drop in the feedback voltage relative to the reference. The  $I<sub>TH</sub>$  voltage then rises until the average inductor current again matches the load current.

The operating frequency is determined implicitly by the top MOSFET on-time and the duty cycle required to maintain regulation. The one-shot timer generates an on time that is proportional to the ideal duty cycle, thus holding frequency approximately constant with changes in  $V_{\text{IN}}$ . The nominal frequency can be adjusted with an external resistor  $R_{OM}$ .

Pulling the RUN/SS pin low forces the controller into its shutdown state, turning off both M1 and M2. Forcing a voltage above 1.5V will turn on the device.

#### **Pulse-Skipping Mode**

The LTC3812-5 can operate in one of two modes selectable with the FCB pin—pulse-skipping mode or forced continuous mode (see Figure 1). Pulse-skipping mode is selected when increased efficiency at light loads is desired (see Figure 2). In this mode, the bottom MOSFET is turned off when inductor current reverses to minimize efficiency loss due to reverse current flow and gate charge switching. At low load currents,  $I_{TH}$  will drop below the zero current level (1.2V) shutting off both switches. Both switches will remain off with the output capacitor supplying the load current until the  $I_{TH}$  voltage rises above the zero current







**Figure 1. Comparison of Inductor Current Waveforms for Pulse-Skipping Mode and Forced Continuous Operation**



## **OPERATION**

level to initiate another cycle. In this mode, frequency is proportional to load current at light loads.

Pulse-skipping mode operation is disabled by comparator F when the FCB pin is brought below 0.8V, forcing continuous synchronous operation. Forced continuous mode is less efficient due to resistive losses, but has the advantage of better transient response at low currents, approximately constant frequency operation, and the ability to maintain regulation when sinking current.

#### **Fault Monitoring/Protection**

Constant on-time current mode architecture provides accurate cycle-by-cycle current limit protection—a feature that is very important for protecting the high voltage power supply from output short-circuits. The cycle-by-cycle current monitor guarantees that the inductor current will never exceed the value programmed on the  $V_{RNG}$  pin.

Foldback current limiting provides further protection if the output is shorted to ground. As  $V_{FB}$  drops, the buffered current threshold voltage  $I<sub>THB</sub>$  is pulled down and clamped to 1V. This reduces the inductor valley current level to one-sixth of its maximum value as  $V_{FB}$  approaches 0V. Foldback current limiting is disabled at start-up.

Overvoltage and undervoltage comparators OV and UV pull the PGOOD output low if the output feedback voltage exits a  $\pm$ 10% window around the regulation point after the internal 120μs power bad mask timer expires. Furthermore, in an overvoltage condition, M1 is turned off and M2 is turned on immediately and held on until the overvoltage condition clears.

The LTC3812-5 provides an undervoltage lockout comparator for the INTV<sub>CC</sub> supply. The INTV<sub>CC</sub> UV threshold is 4.2V to guarantee that the MOSFETs have sufficient gate drive voltage before turning on. If INTV<sub>CC</sub> is under the UV threshold, the LTC3812-5 is shut down and the drivers are turned off.

### **Strong Gate Drivers**

The LTC3812-5 contains very low impedance drivers capable of supplying amps of current to slew large MOSFET gates quickly. This minimizes transition losses and allows paralleling MOSFETs for higher current applications. A 60V floating high side driver drives the topside MOSFET and a low side driver drives the bottom side MOSFET (see Figure 3). The bottom side driver is supplied directly from the INTV $_{\text{CC}}$  pin. The top MOSFET drivers are biased from floating bootstrap capacitor  $C_B$ , which normally is recharged during each off cycle through an external diode from  $INTV_{CC}$  when the top MOSFET turns off. In pulseskipping mode operation, where it is possible that the bottom MOSFET will be off for an extended period of time, an internal timeout guarantees that the bottom MOSFET is turned on at least once every 25μs for one on-time period to refresh the bootstrap capacitor.



**Figure 3. Floating TG Driver Supply and Negative BG Return**

#### **IC/Driver Supply Power**

The LTC3812-5's internal control circuitry and top and bottom MOSFET drivers operate from a supply voltage (INTV<sub>CC</sub> pin) in the range of 4.2V to 14V. The LTC3812-5 has two integrated linear regulator controllers to easily generate this IC/driver supply from either the high voltage input or from the output voltage. For best efficiency the supply is derived from the input voltage during start-up and then derived from the lower voltage output as soon as the output is higher than 4.7V. Alternatively, the supply can be derived from the input continuously if the output is < 4.7V or an external supply in the appropriate range can be used. The LTC3812-5 will automatically detect which mode is being used and operate properly.



### **OPERATION**

The four possible operating modes for generating this supply are summarized as follows (see Figure 4):

- 1. LTC3812-5 generates a 5.5V start-up supply from a small external SOT-23 NMOS acting as linear regulator with drain connected to  $V_{IN}$  and gate controlled by the LTC3812-5's internal linear regulator controller through the NDRV pin. As soon as the output voltage reaches 4.7V, the 5.5V IC/driver supply is derived from the output through an internal low dropout regulator to optimize efficiency. If the output is lost due to a short, the LTC3812-5 goes through repeated low duty cycle soft-start cycles (with the drivers shut off in between) to attempt to bring up the output without burning up the SOT-23 NMOS. This scheme eliminates the long start-up times associated with a conventional trickle charger by using an external NMOS to quickly charge the IC/driver supply capacitor  $(C_{INTVCC})$ .
- 2. Similar to (1) except that the external NMOS is used for continuous IC/driver power instead of just for startup. The NMOS is sized for proper dissipation and the

driver shutdown/restart for  $V_{\text{OUT}} < 4.7V$  is disabled. This scheme is less efficient but may be necessary if  $V_{\text{OUT}}$  < 4.7V and a boost network is not desired.

- 3. Trickle charge mode provides an even simpler approach by eliminating the external NMOS. The IC/driver supply capacitors are charged through a single high valued resistor connected to the input supply. When the INTV $_{\text{CC}}$ voltage reaches the turn-on threshold of 9V (automatically raised from 4.2V to provide extra headroom for start-up), the drivers turn on and begin charging up the output capacitor. When the output reaches 4.7V, IC/driver power is derived from the output. In trickle-charge mode, the supply capacitors must have sufficient capacitance such that they are not discharged below the  $4V$  INTV $_{\text{CC}}$ UV threshold before the output is high enough to take over or else the power supply will not start.
- 4. Low voltage supply available. The simplest approach is if a low voltage supply (between 4.2V and 14V) is available and connected directly to the IC/driver supply pins.





**Y LINEAR** 

The basic LTC3812-5 application circuit is shown on the first page of this data sheet. External component selection is primarily determined by the maximum input voltage and load current and begins with the selection of the power MOSFET switches. The LTC3812-5 uses the on-resistance of the synchronous power MOSFET for determining the inductor current. The desired amount of ripple current and operating frequency largely determines the inductor value. Next,  $C_{IN}$  is selected for its ability to handle the large RMS current into the converter and  $C<sub>OUT</sub>$  is chosen with low enough ESR to meet the output voltage ripple and transient specification. Finally, loop compensation components are selected to meet the required transient/ phase margin specifications.

#### **MAXIMUM SENSE VOLTAGE AND VRNG PIN**

Inductor current is determined by measuring the voltage across a sense resistance (the on-resistance of the bottom MOSFET) that appears between the PGND and SW pins. The maximum sense voltage is set by the voltage applied to the  $V_{RNG}$  pin and is equal to approximately:

 $V_{SENSE(MAX)} = 0.173V_{RNG} - 0.026$ 

The current mode control loop will not allow the inductor current valleys to exceed  $V_{\text{SENSE}(\text{MAX})}/R_{\text{SENSE}}$ . In practice, one should allow some margin for variations in the LTC3812-5 and external component values and a good guide for selecting the sense resistance is:

$$
R_{\text{SENSE}} = \frac{V_{\text{SENSE}(\text{MAX})}}{1.3 \cdot I_{\text{OUT}(\text{MAX})}}
$$

An external resistive divider from  $INTV_{CC}$  can be used to set the voltage of the  $V_{RNG}$  pin between 0.5V and 2V resulting in nominal sense voltages of 60mV to 320mV. Additionally, the  $V_{RNG}$  pin can be tied to SGND or INTV<sub>CC</sub> in which case the nominal sense voltage defaults to 95mV or 215mV, respectively.

#### **POWER MOSFET SELECTION**

The LTC3812-5 requires two external N-channel power MOSFETs, one for the top (main) switch and one for the bottom (synchronous) switch. Important parameters for the power MOSFETs are the breakdown voltage  $BV<sub>DSS</sub>$ , threshold voltage  $V_{(GS)TH}$ , on-resistance R<sub>DS(ON)</sub>, input capacitance and maximum current  $I_{DS(MAX)}$ .

Since the bottom MOSFET is used as the current sense element, particular attention must be paid to its on-resistance. MOSFET on-resistance is typically specified with a maximum value  $R_{DS(ON)(MAX)}$  at 25°C. In this case, additional margin is required to accommodate the rise in MOSFET on-resistance with temperature:

$$
R_{DS(ON)(MAX)} = \frac{R_{SENSE}}{\rho_T}
$$

The  $\rho_T$  term is a normalization factor (unity at 25 $\degree$ C) accounting for the significant variation in on-resistance with temperature (see Figure 5) and typically varies from 0.4%/°C to 1.0%/°C depending on the particular MOSFET used.



**Figure 5. R**<sub>DS(ON)</sub> vs Temperature



The most important parameter in high voltage applications is breakdown voltage  $BV<sub>DSS</sub>$ . Both the top and bottom MOSFETs will see full input voltage plus any additional ringing on the switch node across its drain-to-source during its off-time and must be chosen with the appropriate breakdown specification. The LTC3812-5 is designed to be used with a 4.5V to 14V gate drive supply (INTV<sub>CC</sub> pin) for driving logic-level MOSFETs (V<sub>GS(MIN)</sub>  $\geq 4.5$ V).

For maximum efficiency, on-resistance  $R_{DS(ON)}$  and input capacitance should be minimized. Low  $R_{DS(ON)}$  minimizes conduction losses and low input capacitance minimizes transition losses. MOSFET input capacitance is a combination of several components but can be taken from the typical "gate charge" curve included on most data sheets (Figure 6).



**Figure 6. Gate Charge Characteristic**

The curve is generated by forcing a constant input current into the gate of a common source, current source loaded stage and then plotting the gate voltage versus time. The initial slope is the effect of the gate-to-source and the gate-to-drain capacitance. The flat portion of the curve is the result of the Miller multiplication effect of the drain-to-gate capacitance as the drain drops the voltage across the current source load. The upper sloping line is due to the drain-to-gate accumulation capacitance and the gate-to-source capacitance. The Miller charge (the increase in coulombs on the horizontal axis from a to b while the curve is flat) is specified for a given  $V_{DS}$  drain

voltage, but can be adjusted for different  $V_{DS}$  voltages by multiplying by the ratio of the application  $V_{DS}$  to the curve specified  $V_{DS}$  values. A way to estimate the  $C_{MILLER}$  term is to take the change in gate charge from points a and b on a manufacturers data sheet and divide by the stated  $V_{DS}$  voltage specified.  $C_{MII,IFR}$  is the most important selection criteria for determining the transition loss term in the top MOSFET but is not directly specified on MOSFET data sheets.  $C_{RSS}$  and  $C_{OS}$  are specified sometimes but definitions of these parameters are not included.

When the controller is operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by:

Main Switch Duty Cycle = 
$$
\frac{V_{OUT}}{V_{IN}}
$$
  
Synchronous Switch Duty Cycle =  $\frac{V_{IN} - V_{OUT}}{V_{IN}}$ 

The power dissipation for the main and synchronous MOSFETs at maximum output current are given by:

$$
P_{TOP} = \frac{V_{OUT}}{V_{IN}} (I_{MAX})^2 (\rho_T) R_{DS(ON)} + V_{IN}^2 \frac{I_{MAX}}{2} (R_{DR}) (C_{MILLER}) \bullet
$$

$$
\left[ \frac{1}{V_{CC} - V_{TH(IL)}} + \frac{1}{V_{TH(IL)}} \right] (f)
$$

$$
P_{BOT} = \frac{V_{IN} - V_{OUT}}{V_{IN}} (I_{MAX})^2 (\rho_T) R_{DS(ON)}
$$

where  $\rho_{\mathsf{T}}$  is the temperature dependency of  $\mathsf{R}_\mathsf{DS(ON)}$ ,  $\mathsf{R}_\mathsf{DR}$ is the effective top driver resistance (approximately  $2\Omega$  at  $V_{GS} = V_{MILLER}$ ,  $V_{IN}$  is the drain potential and the change in drain potential in the particular application.  $V_{TH(II)}$  is the data sheet specified typical gate threshold voltage specified in the power MOSFET data sheet at the specified



drain current.  $C_{\text{MILLER}}$  is the calculated capacitance using the gate charge curve from the MOSFET data sheet and the technique described above.

Both MOSFETs have I2R losses while the topside N-channel equation incudes an additional term for transition losses, which peak at the highest input voltage. For high input voltage low duty cycle applications that are typical for the LTC3812-5, transition losses are the dominate loss term and therefore using higher  $R_{DS(ON)}$  device with lower  $C_{\text{MII}}$   $_{\text{F}}$  usually provides the highest efficiency. The synchronous MOSFET losses are greatest at high input voltage when the top switch duty factor is low or during a short-circuit when the synchronous switch is on close to 100% of the period. Since there is no transition loss term in the synchronous MOSFET, optimal efficiency is obtained by minimizing  $R_{DS(ON)}$  - by using larger MOSFETs or paralleling multiple MOSFETS.

Multiple MOSFETs can be used in parallel to lower  $R_{DS(ON)}$  and meet the current and thermal requirements if desired. The LTC3812-5 contains large low impedance drivers capable of driving large gate capacitances without significantly slowing transition times. In fact, when driving MOSFETs with very low gate charge, it is sometimes helpful to slow down the drivers by adding small gate resistors (10 $\Omega$  or less) to reduce noise and EMI caused by the fast transitions.

#### **OPERATING FREQUENCY**

The choice of operating frequency is a tradeoff between efficiency and component size. Low frequency operation improves efficiency by reducing MOSFET switching losses but requires larger inductance and/or capacitance in order to maintain low output ripple voltage.

The operating frequency of LTC3812-5 applications is determined implicitly by the one-shot timer that controls the on-time  $t_{ON}$  of the top MOSFET switch. The on-time is set by the current out of the  $I_{ON}$  pin and the voltage at the  $V_{ON}$  pin according to:

$$
t_{ON} = \frac{2.4V}{I_{ION}}(76pF)
$$

Tying a resistor  $R_{ON}$  from  $V_{IN}$  to the  $I_{ON}$  pin yields an on-time inversely proportional to  $V_{IN}$ . For a step-down converter, this results in approximately constant frequency operation as the input supply varies:

$$
f = \frac{V_{OUT}}{2.4V \cdot R_{ON}(76pF)} [Hz]
$$

Figure 7 shows how  $R_{ON}$  relates to switching frequency for several common output voltages.



**Figure 7. Switching Frequency vs R<sub>ON</sub>** 



#### **MINIMUM OFF-TIME AND DROPOUT OPERATION**

The minimum off-time  $t_{\text{OFF(MIN)}}$  is the smallest amount of time that the LTC3812-5 is capable of turning on the bottom MOSFET, tripping the current comparator and turning the MOSFET back off. This time is generally about 250ns. The minimum off-time limit imposes a maximum duty cycle of  $t_{ON}/(t_{ON} + t_{OFF(MIN)})$ . If the maximum duty cycle is reached, due to a dropping input voltage for example, then the output will drop out of regulation. The minimum input voltage to avoid dropout is:

$$
V_{IN(MIN)} = V_{OUT} \frac{t_{ON} + t_{OFF(MIN)}}{t_{ON}}
$$

A plot of maximum duty cycle vs frequency is shown in Figure 8.

#### **INDUCTOR SELECTION**

Given the desired input and output voltages, the inductor value and operating frequency determine the ripple current:

$$
\Delta I_L = \left(\frac{V_{OUT}}{f L}\right) \left(1 - \frac{V_{OUT}}{V_{IN}}\right)
$$

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors and output voltage ripple. Highest efficiency operation is obtained at low frequency with small ripple current. However, achieving this requires a large inductor. There is a tradeoff between component size, efficiency and operating frequency.

A reasonable starting point is to choose a ripple current that is about 40% of  $I_{\text{OUT}(MAX)}$ . The largest ripple current occurs at the highest  $V_{IN}$ . To guarantee that ripple current does not exceed a specified maximum, the inductance should be chosen according to:

$$
L = \left(\frac{V_{OUT}}{f \Delta I_{L(MAX)}}\right) \left(1 - \frac{V_{OUT}}{V_{IN(MAX)}}\right)
$$

Once the value for L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite, molypermalloy or Kool Mμ® cores. A variety of inductors designed for high current, low voltage applications are available from manufacturers such as Sumida, Panasonic, Coiltronics, Coilcraft and Toko.

#### **SCHOTTKY DIODE D1 SELECTION**

The Schottky diode D1 shown in the front page schematic conducts during the dead time between the conduction of the power MOSFET switches. It is intended to prevent the body diode of the bottom MOSFET from turning on and storing charge during the dead time, which can cause a modest (about 1%) efficiency loss. The diode can be rated for about one half to one fifth of the full load current since



**Figure 8. Maximum Switching Frequency vs Duty Cycle**



it is on for only a fraction of the duty cycle. In order for the diode to be effective, the inductance between it and the bottom MOSFET must be as small as possible, mandating that these components be placed adjacently. The diode can be omitted if the efficiency loss is tolerable.

### **INPUT CAPACITOR SELECTION**

In continuous mode, the drain current of the top MOSFET is approximately a square wave of duty cycle  $V_{\text{OUT}}/V_{\text{IN}}$ which must be supplied by the input capacitor. To prevent large input transients, a low ESR input capacitor sized for the maximum RMS current is given by:

$$
I_{\text{CIN(RMS)}} \cong I_{\text{O(MAX)}} \frac{V_{\text{OUT}}}{V_{\text{IN}}} \left(\frac{V_{\text{IN}}}{V_{\text{OUT}}} - 1\right)^{1/2}
$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} =$  $I_{O(MAX)}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that the ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor or to choose a capacitor rated at a higher temperature than required. Several capacitors may also be placed in parallel to meet size or height requirements in the design.

Because tantalum and OS-CON capacitors are not available in voltages above 30V, ceramics or aluminum electrolytics must be used for regulators with input supplies above 30V. Ceramic capacitors have the advantage of very low ESR and can handle high RMS current, but ceramics with high voltage ratings (> 50V) are not available with more than a few microfarads of capacitance. Furthermore, ceramics have high voltage coefficients which means that the capacitance values decrease even more when used at the rated voltage. X5R and X7R type ceramics are recommended for their lower voltage and temperature coefficients. Another consideration when using ceramics is their high Q which, if not properly damped, may result in excessive voltage stress on the power MOSFETs. Aluminum electrolytics have much higher bulk capacitance, but they have higher ESR and lower RMS current ratings.

A good approach is to use a combination of aluminum electrolytics for bulk capacitance and ceramics for low ESR and RMS current. If the RMS current cannot be handled by the aluminum capacitors alone, when used together, the percentage of RMS current that will be supplied by the aluminum capacitor is reduced to approximately:

% I<sub>RMS,ALUM</sub> 
$$
\approx \frac{1}{\sqrt{1 + (8fCR_{ESR})^2}}
$$
 **•** 100%

where  $R_{FSR}$  is the ESR of the aluminum capacitor and C is the overall capacitance of the ceramic capacitors. Using an aluminum electrolytic with a ceramic also helps damp the high Q of the ceramic, minimizing ringing**.**

#### **OUTPUT CAPACITOR SELECTION**

The selection of  $C_{\text{OUT}}$  is primarily determined by the ESR required to minimize voltage ripple. The output ripple  $(\Delta V_{\text{OUT}})$  is approximately equal to:

$$
\Delta V_{\text{OUT}} \leq \Delta I_L \left( \text{ESR} + \frac{1}{8 \text{fC}_{\text{OUT}}} \right)
$$

Since ∆I<sub>L</sub> increases with input voltage, the output ripple is highest at maximum input voltage. ESR also has a significant effect on the load transient response. Fast load transitions at the output will appear as voltage across the ESR of  $C_{\text{OUT}}$  until the feedback loop in the LTC3812-5 can change the inductor current to match the new load current value. Typically, once the ESR requirement is satisfied the capacitance is adequate for filtering and has the required RMS current rating.

Manufacturers such as Nichicon, Nippon Chemi-Con and Sanyo should be considered for high performance throughhole capacitors. The OS-CON (organic semiconductor dielectric) capacitor available from Sanyo has the lowest product of ESR and size of any aluminum electrolytic at a somewhat higher price. An additional ceramic capacitor in parallel with OS-CON capacitors is recommended to reduce the effect of their lead inductance.

In surface mount applications, multiple capacitors placed in parallel may be required to meet the ESR, RMS current



handling and load step requirements. Dry tantalum, special polymer and aluminum electrolytic capacitors are available in surface mount packages. Special polymer capacitors offer very low ESR but have lower capacitance density than other types. Tantalum capacitors have the highest capacitance density but it is important to only use types that have been surge tested for use in switching power supplies. Several excellent surge-tested choices are the AVX TPS and TPSV or the KEMET T510 series. Aluminum electrolytic capacitors have significantly higher ESR, but can be used in cost-driven applications providing that consideration is given to ripple current ratings and long term reliability. Other capacitor types include Panasonic SP and Sanyo POSCAPs.

#### **OUTPUT VOLTAGE**

The LTC3812-5 output voltage is set by a resistor divider according to the following formula:

$$
V_{OUT} = 0.8V \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)
$$

The external resistor divider is connected to the output as shown in the Functional Diagram, allowing remote voltage sensing. The resultant feedback signal is compared with the internal precision 800mV voltage reference by the error amplifier. The internal reference has a guaranteed tolerance of less than  $\pm 1\%$ . Tolerance of the feedback resistors will add additional error to the output voltage. 0.1% to 1% resistors are recommended.

#### **TOP MOSFET DRIVER SUPPLY (CB, DB)**

An external bootstrap capacitor  $C_B$  connected to the BOOST pin supplies the gate drive voltage for the topside MOSFET. This capacitor is charged through diode  $D_B$  from INTV<sub>CC</sub> when the switch node is low. When the top MOSFET turns on, the switch node rises to  $V_{IN}$  and the BOOST pin rises to approximately  $V_{IN}$  + INTV<sub>CC</sub>. The boost capacitor needs to store about 100 times the gate charge required by the top MOSFET. In most applications 0.1μF to 0.47μF, X5R or X7R dielectric capacitor is adequate.

The reverse breakdown of the external diode,  $D_B$ , must be greater than  $V_{IN(MAX)}$ . Another important consideration for the external diode is the reverse recovery and reverse leakage, either of which may cause excessive reverse current to flow at full reverse voltage. If the reverse current times reverse voltage exceeds the maximum allowable power dissipation, the diode may be damaged. For best results, use an ultrafast recovery diode such as the MMDL770T1.

#### **IC/MOSFET DRIVER SUPPLY (INTV<sub>CC</sub>)**

The LTC3812-5 drivers are supplied from the  $INTV_{CC}$  and BOOST pins (see Figure 3), which have an absolute maximum voltage of 14V. Since the main supply voltage,  $V_{IN}$  is typically much higher than 14V a separate supply for the IC and driver power (INTV $_{\text{CC}}$ ) must be used. The LTC3812-5 has integrated bias supply control circuitry that allows the IC/driver supply to be easily generated from  $V_{IN}$  and/or  $V_{\text{OUT}}$  with minimal external components. There are four ways to do this as shown in the simplified schematics of Figure 4 and explained in the following sections.

#### **Using the Linear Regulator for INTV<sub>CC</sub> Supply**

In Mode 1, a small external SOT-23 MOSFET, controlled by the NDRV pin, is used to generate a 5.5V start-up supply from  $V_{\text{IN}}$ . The small SOT-23 package can be used because the NMOS is on continuously only during the brief start-up period. As soon as the output voltage reaches 4.7V, the LTC3812-5 turns off the external NMOS and the LTC3812-5 regulates the 5.5V supply from the  $EXTV_{CC}$  pin (connected to V<sub>OUT</sub> or a V<sub>OUT</sub> derived boost network) through an internal low dropout regulator. For this mode to work properly,  $\text{EXTV}_{\text{CC}}$  must be in the range 4.7V <  $\text{EXTV}_{\text{CC}}$  < 15V. If  $V_{\text{OUT}} < 4.7V$ , a charge pump or extra winding can be used to raise  $EXTV_{CC}$  to the proper voltage, or alternatively, Mode 2 should be used as explained later in this section. If  $V_{\text{OUT}}$  is shorted or otherwise goes below the minimum 4.5V threshold, the MOSFET connected to  $V_{\text{IN}}$ is turned back on to maintain the 5.5V supply. However if the output cannot be brought up within a timeout period,



the drivers are turned off to prevent the SOT-23 MOSFET from overheating. Soft-start cycles are then attempted at low duty cycle intervals to try to bring the output back up (see Figure 9). This fault timeout operation is enabled by choosing the choosing  $R_{NDRV}$  such that the resistor current  $I_{NDRV}$  is greater than 270 $\mu$ A by using the following formulas:

$$
R_{NDRV} \leq \frac{P_{MOSFET(MAX)}/I_{CC} - V_T}{270 \mu A}
$$

where

 $I_{CC} = (f)(Q_{G(TOP)} + Q_{G(BOTTOM)}) + 3mA$ and  $V_T$  is the threshold voltage of the MOSFET.

The value of  $R_{NDRV}$  also affects the  $V_{IN(MIN)}$  as follows:

$$
V_{IN(MIN)} = V_{INTVCC(MIN)} + (40 \mu A) R_{NDRV} + V_T \tag{1}
$$

where  $V_{\text{INTVCC(MIN)}}$  is normally 4.5V for driving logic level MOSFETs. If minimum  $V_{\text{IN}}$  is not low enough, consider reducing R<sub>NDRV</sub> and/or using a darlington NPN instead of an NMOS to reduce  $V_T$  to ~1.4V.

When using  $R_{NDRV}$  equal to the computed value, the LTC3812-5 will enable the low duty cycle soft-start retries only when the desired maximum power dissipation, P<sub>MOSFFT(MAX)</sub>, in the MOSFET is exceeded and leave the drivers on continuously otherwise. The shutoff/restart times are a function of the RUN/SS capacitor value.

The external NMOS for the linear regulator should be a standard 3V threshold type (i.e., not a logic level threshold). The rate of charge of  $V_{CC}$  from 0V to 5.5V is controlled by the LTC3812-5 to be approximately 75μs regardless of the size of the capacitor connected to the  $INTV_{CC}$  pin. The charging current for this capacitor is approximately:

$$
I_C = \left(\frac{5.5V}{75\mu s}\right) C_{INTVCC}
$$

The safe operating area (SOA) for the external NMOS should be chosen so that capacitor charging does not damage the NMOS. Excessive values of capacitor are unnecessary and should be avoided. Typically values in the 1μF to 10μF work well.

One more design requirement for this mode is the minimum soft-start capacitor value. The fault timeout is enabled when RUN/SS voltage is greater than 4V. This gives the power supply time to bring the output up before it starts the timeout sequence. To prevent timeout sequence from starting prematurely during start-up, a minimum  $C_{SS}$  value is necessary to ensure that  $V_{\text{RUN/SS}} < 4V$  until  $V_{\text{EXTVCC}} >$ 4.7V. To ensure this, choose:

 $C_{SS} > C_{OUT} \cdot (2.3 \cdot 10^{-6})/I_{OUT(MAX)}$ 

Mode 2 should be used if  $V_{\text{OUT}}$  is outside of the 4.7V <  $EXTV_{CC}$  < 15V operating range and the extra complexity of a charge pump or extra inductor winding is not wanted



**Figure 9. Fault Timeout Operation**



to boost this voltage above 4.7V. In this mode,  $\text{EXTV}_{\text{CC}}$  is grounded and the NMOS is chosen to handle the worstcase power dissipation:

 $P_{MOSFET} = (V_{IN(MAX)})(f)(Q_{G(TOP)} + Q_{G(BOTTOM)} + 3mA)$ 

To operate properly, the fault timeout operation must be disabled by choosing

 $\mathsf{R}_{\mathsf{NDRV}} > (\mathsf{V}_{\mathsf{IN}(\mathsf{MAX})}-5.5\mathsf{V}-\mathsf{V}_{\mathsf{T}})/270\mathsf{\mu}\mathsf{A}$ 

If the required  $R_{NDRV}$  value results in an unacceptable value for  $V_{IN(MIN)}$  (see Equation 1), fault timeout operation can also be disabled by connecting a 500k to 1M resistor from RUN/SS to  $INTV_{CC}$ .

#### **Using Trickle Charge Mode**

Trickle charge mode is selected by shorting NDRV and INTV<sub>CC</sub> and connecting EXTV<sub>CC</sub> to V<sub>OUT</sub>. Trickle charge mode has the advantage of not requiring an external MOSFET but takes longer to start up due to slow charge up of  $C_{\text{INTVCC}}$ through  $R_{\text{PULLUP}}$  (t<sub>DELAY</sub> = 0.77 •  $R_{\text{PULLUP}}$  •  $C_{\text{INTVCC}}$ ) and usually requires a larger  $INTV_{CC}$  capacitor value to hold up the supply voltage during start-up. Once the INTV<sub>CC</sub> voltage reaches the trickle charge UV threshold of 9V, the drivers will turn on and start discharging  $C_{\text{INTVCC}}$  at a rate determined by the driver current  $I_G$ . In order to ensure proper start-up,  $C_{\text{INTVCG}}$  must be chosen large enough so that the  $EXTV_{CC}$  voltage reaches the switchover threshold of 4.7V before  $C_{\text{INTVCC}}$  discharges below the falling UV threshold of 4V. This is ensured if:

$$
C_{INTVCC} > I_G \bullet \left(Larger\ of\ \frac{C_{OUT}}{I_{MAX}} or \frac{5.5 \bullet 10^5 \bullet C_{SS}}{V_{OUT(REG)}}\right)
$$

where  $I_G$  is the gate drive current =  $(f)(Q_{G(TOP)} + Q_{G(BOTTOM)})$ and  $I_{MAX}$  is the maximum inductor current selected by VRNG.

For  $R_{PIHII}$  the value should fall in the following range to ensure proper start-up:

Min  $R_{\text{PIH HIP}} > (V_{\text{IN/MAX}} - 14V)/I_{\text{CCSR}}$ 

Max R<sub>PULLUP</sub> <  $(V_{IN(MIN)} - 9V)/I_{Q,SHUTDOWN}$ 

### **Using an External Supply Connected to the INTV<sub>CC</sub>**

If an external supply is available between 4.2V and 14V, the supply can be connected directly to the  $INTV_{CC}$  pins. In this mode,  $INTV_{CC}$ ,  $EXTV_{CC}$  and NDRV must be shorted together.

### **INTV<sub>CC</sub>** Supply and the EXTV<sub>CC</sub> Connection

The LTC3812-5 contains an internal low dropout regulator to produce the 5.5V INTV $_{\text{CC}}$  supply from the EXTV $_{\text{CC}}$ pin voltage. This regulator turns on when the  $EXTV_{CC}$  pin is above 4.7V and remains on until  $EXTV_{CC}$  drops below 4.45V. This allows the IC/MOSFET power to be derived from the output or an output derived boost network during normal operation and from the external NMOS from  $V_{\text{IN}}$ during start-up or short-circuit. Using the  $EXTV_{CC}$  pin in this way results in significant efficiency gains compared to what would be possible when deriving this power continuously from the typically much higher  $V_{IN}$  voltage. The  $EXTV_{CC}$  connection also allows the power supply to be configured in trickle charge mode in which it starts up with a high-valued "bleed" resistor connected from  $V_{\text{IN}}$ to INTV<sub>CC</sub> to charge up the INTV<sub>CC</sub> capacitor. As soon as the output rises above 4.7V the internal  $EXTV_{CC}$  regulator takes over before the INTV $_{\text{CC}}$  capacitor discharges below the UV threshold. When the  $EXTV_{CC}$  regulator is active, the  $EXTV_{CC}$  pin can supply up to 50mA RMS. Do not apply more than 15V to the  $EXY_{CC}$  pin. The following list summarizes the possible connections for  $EXTV_{CC}$ :

- 1. EXTV $_{\rm CC}$  grounded. This connection will require INTV $_{\rm CC}$ to be powered continuously from an external NMOS from  $V_{IN}$  resulting in an efficiency penalty as high as 10% at high input voltages.
- 2. EXTV<sub>CC</sub> connected directly to V<sub>OUT</sub>. This is the normal connection for  $4.7V < V_{\text{OUT}} < 15V$  and provides the highest efficiency. The power supply will start up using an external NMOS or a bleed resistor until the output supply is available.
- 3. EXTV $_{\rm CC}$  connected to an output-derived boost network. If  $V_{\text{OUT}}$  < 4.7V. The low voltage output can be boosted using a charge pump or flyback winding to greater than 4.7V.
- 4. EXTV $_{\rm CC}$  connected to INTV $_{\rm CC}$ . This is the required connection for  $EXTV_{CC}$  if  $INTV_{CC}$  is connected to an external supply where the external supply is 4.2V <  $V_{EXT}$  < 14 $V$ .

Applications using large MOSFETs with a high input voltage and high frequency of operation may result in a large  $EXTV_{CC}$  pin current. Due to the LTC3812-5 thermally enhanced package, maximum junction temperature will rarely be exceeded, however, it is good design practice to verify that the maximum junction temperature rating and RMS current rating are within the maximum limits. Typically, most of the  $E X T V_{CC}$  current consists of the MOSFET gates current. In continuous mode operation, this  $EXTV_{CC}$  current is:

 $I_{\text{EXTVCC}} = f(Q_{G(TOP)} + Q_{G(BOTTOM)}) + 3mA < 50mA$ 

The junction temperature can be estimated from the equations given in Note 2 of the Electrical Characteristics as follows:

T<sup>J</sup> = TA + IEXTVCC • (VEXTVCC – VINTVCC)(38°C/W) < 125°C

If absolute maximum ratings are exceeded, consider using an external supply connected directly to the  $INTV_{CC}$  pin.

### **FEEDBACK LOOP/COMPENSATION**

#### **Feedback Loop Types**

In a typical LTC3812-5 circuit, the feedback loop consists of the modulator, the output filter and load, and the feedback amplifier with its compensation network. All of these components affect loop behavior and must be accounted for in the loop compensation. The modulator and output filter consists of the internal current comparator, the output MOSFET drivers and the external MOSFETs, inductor and output capacitor. Current mode control eliminates the effect of the inductor by moving it to the inner loop, reducing it to a first order system. From a feedback loop point of view, it looks like a linear voltage controlled current source from  $I_{TH}$  to  $V_{OUT}$  and has a gain equal to  $(I_{MAX}R_{OUT})/1.2V$ . It has fairly benign AC behavior at typical loop compensation frequencies with significant phase shift appearing at half the switching frequency. The external output capacitor and load cause a first order roll off at the output at the  $R_{\text{OUT}}C_{\text{OUT}}$  pole frequency, with the attendant 90° phase shift. This roll off is what filters the PWM waveform, resulting in the desired DC output voltage. The output capacitor also contributes a zero at the  $C_{\text{OUT}}R_{\text{FSR}}$  frequency which adds back the 90 $^{\circ}$  phase and cancels the first order roll off.

So far, the AC response of the loop is pretty well out of the user's control. The modulator is a fundamental piece of the LTC3812-5 design and the external output capacitor is usually chosen based on the regulation and load current requirements without considering the AC loop response. The feedback amplifier, on the other hand, gives us a handle with which to adjust the AC response. The goal is to have 180° phase shift at DC (so the loop regulates), and something less than 360° phase shift (preferably about 300°) at the point that the loop gain falls to 0dB, i.e., the crossover frequency, with as much gain as possible at frequencies below the crossover frequency. Since the modulator/output filter is a first order system with maximum of 90 $^{\circ}$  phase shift (at frequencies below  $f_{SW}/4$ ) and the feedback amplifier adds another 90° of phase shift, some phase boost is required at the crossover frequency to achieve good phase margin. If the ESR zero is below the crossover frequency, this zero may provide enough phase boost to achieve the desired phase margin and the only requirement of the compensation will be to guarantee that the gain is below zero at frequencies above  $f_{SW}/4$ . If the ESR zero is above the crossover frequency, the feedback amplifier will probably be required to provide phase boost. For most LTC3810 applications, Type 2 compensation will provide enough phase boost; however some applications where high bandwidth is required with low ESR ceramics and lots of bulk capacitance, Type 3 compensation may be necessary to provide additional phase boost.

The two types of compensation networks, "Type 2" and "Type 3" are shown in Figures 10 and 11. When component values are chosen properly, these networks provide



38125fc **Figure 10. Type 2 Schematic and Transfer Function**





**Figure 11. Type 3 Schematic and Transfer Function**

a "phase bump" at the crossover frequency. Type 2 uses a single pole-zero pair to provide up to about 60° of phase boost while Type 3 uses two poles and two zeros to provide up to 150° of phase boost.

#### **Feedback Component Selection**

Selecting the R and C values for a typical Type 2 or Type 3 loop is a nontrivial task. The applications shown in this data sheet show typical values, optimized for the power components shown. They should give acceptable performance with similar power components, but can be way off if even one major power component is changed significantly. Applications that require optimized transient response will require recalculation of the compensation values specifically for the circuit in question. The underlying mathematics are complex, but the component values can be calculated in a straightforward manner if we know the gain and phase of the modulator at the crossover frequency.

Modulator gain and phase can be obtained in one of three ways: measured directly from a breadboard, or if the appropriate parasitic values are known, simulated or generated from the modulator transfer function. Measurement will give more accurate results, but simulation or transfer function can often get close enough to give a working system. To measure the modulator gain and phase directly, wire up a breadboard with an LTC3812- 5 and the actual MOSFETs, inductor and input and output capacitors that the final design will use. This breadboard should use appropriate construction techniques for high speed analog circuitry: bypass capacitors located close to the LTC3812-5, no long wires connecting components,

appropriately sized ground returns, etc. Wire the feedback amplifier with a 0.1µF feedback capacitor from  $I<sub>TH</sub>$  to FB and a 10k to 100k resistor from  $V_{OIII}$  to FB. Choose the bias resistor  $(R_B)$  as required to set the desired output voltage. Disconnect  $R_B$  from ground and connect it to a signal generator or to the source output of a network analyzer to inject a test signal into the loop. Measure the gain and phase from the  $I<sub>TH</sub>$  pin to the output node at the positive terminal of the output capacitor. Make sure the analyzer's input is AC-coupled so that the DC voltages present at both the  $I_{TH}$  and  $V_{OIII}$  nodes don't corrupt the measurements or damage the analyzer.

If breadboard measurement is not practical, a SPICE simulation can be used to generate approximate gain/phase curves. Plug the expected capacitor, inductor and MOSFET values into the following SPICE deck and generate an AC plot of  $V_{\text{OUT}}/V_{\text{ITH}}$  with gain in dB and phase in degrees. Refer to your SPICE manual for details of how to generate this plot.

```
*3810 modulator gain/phase
*2006 Linear Technology
*this file simulates a simplified model of 
*the LTC3810 for generating a v(out)/v(ith)
*bode plot
.param rdson=.0135 ;MOSFET rdson
.param Vrng=2 ;use 1.4 for INTVCC and
                     0.7 for ground
.param vsnsmax={0.173*Vrng-0.026}
.param Imax={vsnsmax/rdson}
.param DL=4 ;inductor ripple current
*inductor current
ql out 0 value=\{ (v(ith) - 1.2) * \text{Imax}/1.2 + DL/2 \}*output cap
cout out out2 270u ;capacitor value
resr out2 0 0.018 ;capacitor ESR
*load
Rout out 0 2 ; load resistor
vstim ith 0 0 ac 1 ;ac stimulus
.ac dec 100 100 10meg
.probe
.end
```


Mathematical software such as MATHCAD or MATLAB can also be used to generate plots using the following transfer function of the modulator:

$$
H(s) = \left(\frac{V_{SENSE(MAX)}}{1.2 \cdot R_{DS(ON)}}\right) \cdot \left(\frac{1 + s \cdot R_{ESR} \cdot C_{OUT}}{1 + s \cdot R_{L} \cdot C_{OUT}}\right) \cdot R_{L}
$$
 (2)  
s = j2 $\pi f$ 

With the gain/phase plot in hand, a loop crossover frequency can be chosen. Usually the curves look something like Figure 12. Choose the crossover frequency about 25% of the switching frequency for maximum bandwidth. Although it may be tempting to go beyond  $f_{SW}/4$ , remember that significant phase shift occurs at half the switching frequency that isn't modeled in the above H(s) equation and PSPICE code. Note the gain (GAIN, in dB) and phase (PHASE, in degrees) at this point. The desired feedback amplifier gain will be –GAIN to make the loop gain at 0dB at this frequency. Now calculate the needed phase boost, assuming 60° as a target phase margin:

 $BOOST = -(PHASE + 30°)$ 

If the required BOOST is less than 60°, a Type 2 loop can be used successfully, saving two external components. BOOST values greater than 60° usually require Type 3 loops for satisfactory performance.

Finally, choose a convenient resistor value for R1 (10k is usually a good value). Now calculate the remaining values:



**Figure 12. Transfer Function of Buck Modulator**

(K is a constant used in the calculations)

f = chosen crossover frequency

 $G = 10^{(GAIN/20)}$  (this converts GAIN in dB to G in absolute gain)

> $\overline{a}$  $\overline{1}$ J

TYPE 2 Loop:

$$
K = \tan\left(\frac{BOOST}{2} + 45^{\circ}\right)
$$
  
\n
$$
C2 = \frac{1}{2\pi \cdot 1 \cdot G \cdot K \cdot R1}
$$
  
\n
$$
C1 = C2(K^{2} - 1)
$$
  
\n
$$
R2 = \frac{K}{2\pi \cdot 1 \cdot C1}
$$
  
\n
$$
R_{B} = \frac{V_{REF}(R1)}{V_{OUT} - V_{REF}}
$$

TYPE 3 Loop:

$$
K = \tan^2\left(\frac{BOOST}{4} + 45^\circ\right)
$$
  
\n
$$
C2 = \frac{1}{2\pi \cdot 6 \cdot G \cdot R1}
$$
  
\n
$$
C1 = C2(K-1)
$$
  
\n
$$
R2 = \frac{\sqrt{K}}{2\pi \cdot 6 \cdot C1}
$$
  
\n
$$
R3 = \frac{R1}{K-1}
$$
  
\n
$$
C3 = \frac{1}{2\pi f \sqrt{K \cdot R3}}
$$
  
\n
$$
R_B = \frac{V_{REF}(R1)}{V_{OUT} - V_{REF}}
$$

SPICE or mathematical software can be used to generate the gain/phase plots for the compensated power supply to do a sanity check on the component values before trying them out on the actual hardware. For software, use the following transfer function:

 $T(s) = A(s)H(s)$ 



where H(s) was given in equation 2 and A(s) depends on compensation circuit used:

Type 2:

A (s)=
$$
\frac{1+s \cdot R2 \cdot C1}{s \cdot R1 \cdot (C1 + C2) \cdot \left(1+s \cdot R2 \cdot \frac{C1 \cdot C2}{C1 + C2}\right)}
$$

Type 3:

A (s)=
$$
\frac{1}{s \cdot R1 \cdot (C1 + C2)}
$$
  
\n $\frac{(1+s \cdot (R1 + R3) \cdot C3) \cdot (1+s \cdot R2 \cdot C1)}{(1+s \cdot R3 \cdot C3) \cdot (1+s \cdot R2 \cdot \frac{C1 \cdot C2}{C1 + C2})}$ 

For SPICE, replace VSTIM line in the previous PSPICE code with following code and generate a gain/phase plot of V(out)/V(outin):

```
rfb1 outin vfb 52.5k
rfb2 vfb 0 10k
eithx ithx 0 laplace \{0.8-v(vfb)\} =
      \{1/(1+s/1000)\}\eith ith 0 value=\{limit(1e6*v(ithx),0,2.4)\}cc1 ith vfb 4p
cc2 ith x1 8p
rc x1 vfb 210k
rf outin x2 11k ;delete this line for Type 2
cf x2 vfb 120p ;delete this line for Type 2
vstim out outin dc=0 ac=1m
```
#### **PULSE-SKIPPING MODE OPERATION AND FCB PIN**

The FCB pin determines whether the bottom MOSFET remains on when current reverses in the inductor. Tying this pin above its 0.8V threshold enables pulse-skipping mode operation where the bottom MOSFET turns off when inductor current reverses. The load current at which current reverses and discontinuous operation begins depends on the amplitude of the inductor ripple current and will vary with changes in  $V_{IN}$ . Tying the FCB pin below the 0.8V

threshold forces continuous synchronous operation, allowing current to reverse at light loads and maintaining high frequency operation. To prevent forcing current back into the main power supply, potentially boosting the input supply to a dangerous voltage level, forced continuous mode of operation is disabled when the RUN/SS voltage is below 2.5V during soft-start or tracking. During these two periods, the PGOOD signal is forced low.

In addition to providing a logic input to force continuous operation, the FCB pin provides a mean to maintain a flyback winding output when the primary is operating in pulse-skipping mode. The secondary output  $V_{OUT2}$  is normally set as shown in Figure 13 by the turns ratio N of the transformer. However, if the controller goes into pulse-skipping mode and halts switching due to a light primary load current, then  $V_{\text{OUT2}}$  will droop. An external resistor divider from  $V_{\text{OUT2}}$  to the FCB pin sets a minimum voltage  $V_{\text{OUT2(MIN)}}$  below which continuous operation is forced until  $V_{\text{OUT2}}$  has risen above its minimum.

$$
V_{\text{OUT2(MIN)}} = 0.8 \text{V} \left(1 + \frac{\text{R4}}{\text{R3}}\right)
$$







**Figure 13. Secondary Output Loop**