# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# 300MHz to 9GHz High Linearity I/Q Demodulator with Wideband IF Amplifier **DESCRIPTION**

The LTC<sup>®</sup>5594 is a direct conversion guadrature demodulator optimized for high linearity zero-IF and low-IF receiver applications in the 300MHz to 9GHz frequency range. The very wide IF bandwidth of more than 1GHz makes the LTC5594 particularly suited for demodulation of very wideband signals, especially in 5G fronthaul/backhaul receiver applications. The outstanding dynamic range of the LTC5594 makes the device suitable for demanding infrastructure direct conversion applications. Proprietary technology inside the LTC5594 provides the capability to optimize OIP2 to 65dBm, and achieve image rejection better than 60dB. The DC offset control function allows nulling of the DC offset at the A/D converter input, thereby optimizing the dynamic range of true zero-IF receivers that use DC-coupled IF signal paths. The wideband RF and LO input ports make it possible to cover all the major wireless infrastructure frequency bands using a single device. The IF outputs of the LTC5594 are designed to interface directly with most common A/D converter input interfaces. The high OIP3 and high conversion gain of the device eliminate the need for additional amplifiers in the IF signal path.

All registered trademarks and trademarks are the property of their respective owners.

0

2 3 4 5 6 7 8 9 10

-40°C

I, 25°C

85°C

1. 105°C

# FEATURES

- True Zero IF Demodulation
- Wideband Input Matched from 500MHz to 9GHz
- Wide IF Bandwidth: DC to 1GHz (1dB Flatness)
- 37dB Image Rejection, Adjustable to 60dB
- High Total OIP3: 37dBm at 5.8GHz
- 58dBm OIP2 at 5.8GHz, Adjustable to 65dBm
- Max Power Conversion Gain: 9.2dB at 5.8GHz
- Single-Ended RF Input with On-Chip Transformer
- User Adjustable DC Offset Null
- Serial Interface
- IF Amplifier Gain Adjustable in Eight Steps
- IF Amplifier Shutdown/Enable
- Low Power Shutdown Mode
- Operating Temperature Range (T<sub>C</sub>): -40°C to 105°C
- 32-Lead 5mm × 5mm QFN Package

# **APPLICATIONS**

- 5G Base Station Fronthaul/Backhaul Receivers
- Military and Satellite Receivers
- Point-to-Point Broadband Radios
- High Linearity Direct Conversion I/Q SDR
- Test Instrumentation
- DPD Receivers

# TYPICAL APPLICATION





**RF FREQUENCY (GHz)** 

Q. -40°C

0 85°C

Q, 105°C

••••• Q, 25°C

5594 TA018

# **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| V <sub>CC</sub> Supply Voltage (Note 23)–0.3V to 5.5V<br>OV <sub>DD</sub> , SDO Voltage (Note 20)–0.3V to 3.8V |
|----------------------------------------------------------------------------------------------------------------|
| RF DC Voltage1.5V to 2.0V                                                                                      |
| LOP, LOM DC Voltage2.1V to 2.8V                                                                                |
| IFIM, IFIP, IFQP, IFQM DC Voltage –0.3V to 3.5V                                                                |
| AIM, AIP, AQM, AQP                                                                                             |
| DC Voltage $V_{CC} - 1.7V$ to $V_{CC} - 1.2V$                                                                  |
| MIM, MIP, MQM, MQP                                                                                             |
| DC Voltage $V_{CC} - 1.7V$ to $V_{CC} - 1.2V$                                                                  |
| Voltage on Any Other Pin0.3V to 5.5V                                                                           |
| LOP, LOM, RF Input Power (Note 19)+20dBm                                                                       |
| Output Short Circuit Duration (Notes 16, 19) Indefinite                                                        |
| Maximum Junction Temperature (T <sub>JMAX</sub> ) 150°C                                                        |
| Case Operating Temperature                                                                                     |
| Range (T <sub>C</sub> )40°C to 105°C                                                                           |
| Storage Temperature Range65°C to 150°C                                                                         |

# PIN CONFIGURATION



# **ORDER INFORMATION**

| LEAD FREE FINISH | TAPE AND REEL    | PART MARKING | PACKAGE DESCRIPTION             | TEMPERATURE RANGE |
|------------------|------------------|--------------|---------------------------------|-------------------|
| LTC5594IUH#PBF   | LTC5594IUH#TRPBF | 5594         | 32-Lead (5mm × 5mm) Plastic QFN | -40°C to 105°C    |

Consult ADI Marketing for parts specified with wider operating temperature ranges.

Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

**ELECTRICAL CHARACTERISTICS**  $T_C = 25^{\circ}C$ ,  $V_{CC} = 5V$ ,  $0V_{DD} = EN = CSB = 3.3V$ , SDI = SCK = AMPD = 0V,  $V_{CM} = 0.9V$ ,  $P_{IF} = 1.5dBm$  (-1.5dBm/tone for 2-tone tests),  $P_{L0} = 6dBm$ , all registers at default values, and all parameters listed for combined performance of demodulator and amplifier unless otherwise noted. (Notes 2, 3, 6, 9, 21, 24)

| SYMBOL                 | PARAMETER                                                                                                             | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | MIN TYP MAX                                        | UNITS                                  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|
| frf(range)             | RF Input Frequency Range                                                                                              | (Note 12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0.3 to 9.0                                         | GHz                                    |
| fLO(RANGE)             | LO Input Frequency Range                                                                                              | (Note 12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0.3 to 9.0                                         | GHz                                    |
| BWIF                   | IF Output Bandwidth                                                                                                   | -1dB Corner Frequency (Note 22)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.0                                                | GHz                                    |
| RL <sub>RF</sub>       | RF Input Return Loss (Note 5)                                                                                         | f <sub>RF</sub> = 300MHz to 500MHz<br>f <sub>RF</sub> = 500MHz to 9.0GHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | >10<br>>10                                         | dB<br>dB                               |
| RLLO                   | LO Input Return Loss                                                                                                  | f <sub>L0</sub> = 300MHz to 9.0GHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | >10                                                | dB                                     |
| PLO(RANGE)             | LO Input Power Range                                                                                                  | (Note 12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -6 to 12                                           | dBm                                    |
| GP                     | Power Conversion Gain<br>AMPG = $0x06$ ,<br>$R_{LOAD} = 100\Omega$ Differential (Note 8)                              | f <sub>RF</sub> = 400MHz<br>f <sub>RF</sub> = 1900MHz<br>f <sub>RF</sub> = 3500MHz<br>f <sub>RF</sub> = 5800MHz<br>f <sub>RF</sub> = 7200MHz<br>f <sub>RF</sub> = 8500MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 11.5<br>12.3<br>11.0<br>9.2<br>7.0<br>5.2          | dB<br>dB<br>dB<br>dB<br>dB<br>dB       |
| NF                     | Noise Figure, Double Side Band (Note 4)                                                                               | f <sub>RF</sub> = 400MHz<br>f <sub>RF</sub> = 1900MHz<br>f <sub>RF</sub> = 3500MHz<br>f <sub>RF</sub> = 5800MHz<br>f <sub>RF</sub> = 7200MHz<br>f <sub>RF</sub> = 8500MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 15.7<br>16.0<br>17.9<br>21.2<br>23.5<br>28.6       | dB<br>dB<br>dB<br>dB<br>dB<br>dB       |
| NF <sub>BLOCKING</sub> | Noise Figure Under Blocking Conditions<br>Double Side Band, P <sub>IF</sub> , <sub>BLOCKER</sub> = 1.5dBm<br>(Note 7) | $      f_{RF} = 400MHz \\       f_{RF} = 1900MHz \\            f_{RF} = 3500MHz \\                                   $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 16.7<br>17.0<br>18.9<br>22.2<br>24.5<br>29.6       | dB<br>dB<br>dB<br>dB<br>dB<br>dB       |
| OIP3                   | Output 3rd Order Intercept<br>Unadjusted/Adjusted                                                                     | f <sub>RF</sub> = 400MHz<br>f <sub>RF</sub> = 1900MHz<br>f <sub>RF</sub> = 3500MHz<br>f <sub>RF</sub> = 5800MHz<br>f <sub>RF</sub> = 7200MHz<br>f <sub>RF</sub> = 8500MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 40/44<br>37/43<br>37/42<br>37/40<br>33/38<br>33/35 | dBm<br>dBm<br>dBm<br>dBm<br>dBm<br>dBm |
| OIP2                   | Output 2nd Order Intercept<br>Unadjusted/Adjusted                                                                     | $f_{RF} = 400MHz f_{RF} = 1900MHz f_{RF} = 3500MHz f_{RF} = 5800MHz f_{RF} = 7200MHz f_{RF} = 8500MHz f_{RF} = 85$ | 75/80<br>68/75<br>68/70<br>58/65<br>48/55<br>43/48 | dBm<br>dBm<br>dBm<br>dBm<br>dBm<br>dBm |
| IIP3 <sub>DEMOD</sub>  | Input 3rd Order Intercept without Amplifier<br>Unadjusted                                                             | $      f_{RF} = 400 MHz \\       f_{RF} = 1900 MHz \\            f_{RF} = 3500 MHz \\                 f_{RF} = 5800 MHz \\                                  $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 30<br>26<br>27<br>24<br>24<br>24<br>27             | dBm<br>dBm<br>dBm<br>dBm<br>dBm<br>dBm |
| OIP3 <sub>AMP</sub>    | Output 3rd Order Intercept, Amplifier Only<br>(Note 17)                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 42<br>41<br>38<br>37<br>35<br>30                   | dBm<br>dBm<br>dBm<br>dBm<br>dBm<br>dBm |

**ELECTRICAL CHARACTERISTICS**  $T_C = 25^{\circ}C$ ,  $V_{CC} = 5V$ ,  $0V_{DD} = EN = CSB = 3.3V$ , SDI = SCK = AMPD = 0V,  $V_{CM} = 0.9V$ ,  $P_{IF} = 1.5dBm$  (-1.5dBm/tone for 2-tone tests),  $P_{L0} = 6dBm$ , all registers at default values, and all parameters listed for combined performance of demodulator and amplifier unless otherwise noted. (Notes 2, 3, 6, 9, 21, 24)

| SYMBOL                   | PARAMETER                                                 | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MIN TYP MAX                                                  | UNITS                                         |
|--------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------|
| HD2                      | 2nd Order Harmonic Distortion<br>Unadjusted/Adjusted      | $ \begin{array}{l} f_{RF} = 400 MHz \\ f_{RF} = 1900 MHz \\ f_{RF} = 3500 MHz \\ f_{RF} = 5800 MHz \\ f_{RF} = 7200 MHz \\ f_{RF} = 8500 MHz \end{array} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 65<br>64<br>60<br>56<br>50<br>46                             | dBc<br>dBc<br>dBc<br>dBc<br>dBc<br>dBc<br>dBc |
| HD3                      | 3rd Order Harmonic Distortion<br>Unadjusted/Adjusted      | $f_{RF} = 400MHz f_{RF} = 1900MHz f_{RF} = 3500MHz f_{RF} = 5800MHz f_{RF} = 7200MHz f_{RF} = 8500MHz f_{RF} = 8500MHz $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 82<br>80<br>76<br>70<br>65<br>68                             | dBc<br>dBc<br>dBc<br>dBc<br>dBc<br>dBc<br>dBc |
| P1dB                     | Output 1dB Compression Point                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 13.2<br>13.2<br>13.2<br>13.2<br>13.2<br>13.2<br>13.2<br>13.2 | dBm<br>dBm<br>dBm<br>dBm<br>dBm<br>dBm        |
| DC <sub>OFFSET</sub>     | DC Offset, Unadjusted (Note 13)                           | $f_{RF} = 400MHz \\ f_{RF} = 1900MHz \\ f_{RF} = 3500MHz \\ f_{RF} = 5800MHz \\ f_{RF} = 7200MHz \\ f_{RF} = 8500MHz \\ f_{RF} = 850MHz \\ f_{$ | 19<br>17<br>17<br>-26<br>-63<br>-19                          | mV<br>mV<br>mV<br>mV<br>mV<br>mV              |
| DC <sub>OFF(RANGE)</sub> | DC Offset Adjustment Range                                | DCOI, DCOQ = $0x00$ to $0xFF$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -75 to 75                                                    | mV                                            |
| DC <sub>OFF(STEP)</sub>  | DC Offset Step Size                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 640                                                          | μV                                            |
| ΔG                       | I/Q Gain Mismatch, Unadjusted                             | $ \begin{array}{l} f_{RF} = 400 MHz \\ f_{RF} = 1900 MHz \\ f_{RF} = 3500 MHz \\ f_{RF} = 5800 MHz \\ f_{RF} = 7200 MHz \\ f_{RF} = 8500 MHz \end{array} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.05<br>0.05<br>0.06<br>0.06<br>0.07<br>0.44                 | dB<br>dB<br>dB<br>dB<br>dB<br>dB              |
| $\Delta G_{(RANGE)}$     | I/Q Gain Mismatch Adjustment Range                        | GERR = 0x00 to 0x3F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -0.5 to 0.5                                                  | dB                                            |
| ∆G(STEP)                 | I/Q Gain Mismatch Adjustment Step Size                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.016                                                        | dB                                            |
| Δφ                       | I/Q Phase Mismatch, Unadjusted                            | $ \begin{array}{l} f_{RF} = 400 MHz \\ f_{RF} = 1900 MHz \\ f_{RF} = 3500 MHz \\ f_{RF} = 5800 MHz \\ f_{RF} = 7200 MHz \\ f_{RF} = 8500 MHz \end{array} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.9<br>1.1<br>3.1<br>1.6<br>1.1<br>1.0                       | Deg<br>Deg<br>Deg<br>Deg<br>Deg<br>Deg        |
| $\Delta \phi_{(RANGE)}$  | I/Q Phase Mismatch Adjustment Range                       | PHA = 0x000 to 0x1FF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -2.5 to 2.5                                                  | Deg                                           |
| $\Delta \phi_{(STEP)}$   | I/Q Phase Mismatch Adjustment Step Size                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.05                                                         | Deg                                           |
| IRR                      | Image Rejection Ratio<br>Unadjusted/Adjusted<br>(Note 10) | $ \begin{array}{l} f_{RF} = 400 MHz \\ f_{RF} = 1900 MHz \\ f_{RF} = 3500 MHz \\ f_{RF} = 5800 MHz \\ f_{RF} = 7200 MHz \\ f_{RF} = 8500 MHz \end{array} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 43/70<br>42/65<br>33/65<br>37/60<br>40/60<br>33/60           | dB<br>dB<br>dB<br>dB<br>dB<br>dB              |

**ELECTRICAL CHARACTERISTICS**  $T_C = 25^{\circ}C$ ,  $V_{CC} = 5V$ ,  $0V_{DD} = EN = CSB = 3.3V$ , SDI = SCK = AMPD = 0V,  $V_{CM} = 0.9V$ ,  $P_{IF} = 1.5dBm$  (-1.5dBm/tone for 2-tone tests),  $P_{L0} = 6dBm$ , all registers at default values, and all parameters listed for combined performance of demodulator and amplifier unless otherwise noted. (Notes 2, 3, 6, 9, 21, 24)

| SYMBOL                 | PARAMETER                                        | CONDITIONS                                                                                                                                                                | MIN                    | TYP                              | MAX                   | UNITS                                  |
|------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------------|-----------------------|----------------------------------------|
| LR <sub>LEAK</sub>     | LO to RF Leakage                                 | $      f_{LO} = 400 MHz \\       f_{LO} = 1900 MHz \\        f_{LO} = 3500 MHz \\        f_{LO} = 5800 MHz \\        f_{LO} = 7200 MHz \\        f_{LO} = 8500 MHz $      |                        | 67<br>65<br>56<br>52<br>50<br>55 |                       | dBm<br>dBm<br>dBm<br>dBm<br>dBm<br>dBm |
| RL <sub>ISO</sub>      | RF to LO Isolation                               | f <sub>RF</sub> = 400MHz<br>f <sub>RF</sub> = 1900MHz<br>f <sub>RF</sub> = 3500MHz<br>f <sub>RF</sub> = 5800MHz<br>f <sub>RF</sub> = 7200MHz<br>f <sub>RF</sub> = 8500MHz |                        | 69<br>57<br>66<br>55<br>57<br>53 |                       | dB<br>dB<br>dB<br>dB<br>dB<br>dB       |
| RI <sub>ISO</sub>      | RF to IF Isolation (Note 18)                     |                                                                                                                                                                           |                        | 70<br>48<br>59<br>48<br>40<br>43 |                       | dB<br>dB<br>dB<br>dB<br>dB<br>dB       |
| LI <sub>ISO</sub>      | LO to IF Isolation (Note 18)                     | $      f_{LO} = 400 MHz \\       f_{LO} = 1900 MHz \\        f_{LO} = 3500 MHz \\        f_{LO} = 5800 MHz \\        f_{LO} = 7200 MHz \\        f_{LO} = 8500 MHz $      |                        | 40<br>29<br>38<br>36<br>33<br>35 |                       | dB<br>dB<br>dB<br>dB<br>dB<br>dB       |
| Power Supp             | ly and Other Parameters                          |                                                                                                                                                                           |                        |                                  |                       |                                        |
| V <sub>CC</sub>        | Supply Voltage                                   |                                                                                                                                                                           | 4.75                   | 5.0                              | 5.25                  | V                                      |
| I <sub>CC</sub>        | Supply Current                                   |                                                                                                                                                                           | 450                    | 470                              | 500                   | mA                                     |
| I <sub>CC(MIX)</sub>   | Mixer Supply Current                             | Amplifier Disabled, AMPD = 3.3V                                                                                                                                           | 230                    | 250                              | 270                   | mA                                     |
| I <sub>CC(OFF)</sub>   | Shutdown Current                                 | EN < 0.3V                                                                                                                                                                 |                        | 20                               | 900                   | μA                                     |
| I <sub>CC(SLEEP)</sub> | Sleep Current                                    | EDEM = EDC = EADJ = EAMP = 0                                                                                                                                              |                        | 4                                |                       | mA                                     |
| t <sub>ON</sub>        | Turn-On Time (Note 14)                           | EN Transition from Logic Low to High                                                                                                                                      |                        | 1                                |                       | μs                                     |
| t <sub>OFF</sub>       | Turn-Off Time (Note 15)                          | EN Transition from Logic High to Low                                                                                                                                      |                        | 1                                |                       | μs                                     |
| OV <sub>DD</sub>       | Digital I/O Supply Voltage                       |                                                                                                                                                                           |                        | 1.2 to 3.3                       | 3                     | V                                      |
| V <sub>DH</sub>        | EN Input High Voltage (On)                       |                                                                                                                                                                           | 0.7 • OV <sub>DD</sub> | )                                |                       | V                                      |
| V <sub>DL</sub>        | EN Input Low Voltage (Off)                       |                                                                                                                                                                           |                        |                                  | $0.3 \bullet OV_{DD}$ | V                                      |
| I <sub>EN</sub>        | EN Pin Input Current                             | EN = 3.3V                                                                                                                                                                 |                        | 41                               |                       | μA                                     |
| V <sub>TEMP</sub>      | TEMP Diode Bias Voltage                          | $I_{TEMP}$ = 100µA into TEMP Pin, T <sub>J</sub> = 25°C                                                                                                                   |                        | 0.774                            |                       | V                                      |
|                        | TEMP Diode Temperature Slope                     | I <sub>TEMP</sub> = 100µA into TEMP Pin                                                                                                                                   |                        | -1.52                            |                       | mV/°C                                  |
| Z <sub>MIX(OUT)</sub>  | Mixer Output Impedance                           | Differential                                                                                                                                                              |                        | 100  0.6                         |                       | Ω  pF                                  |
| V <sub>MIX(OUT)</sub>  | Mixer Output DC Voltage                          | Common Mode                                                                                                                                                               |                        | 3.6                              |                       | V                                      |
| Z <sub>AMP(IN)</sub>   | Amplifier Input Impedance                        | Differential                                                                                                                                                              |                        | 200  0.2                         |                       | Ω  pF                                  |
| V <sub>AMP(IN)</sub>   | Amplifier DC Input Voltage                       | Common Mode                                                                                                                                                               |                        | 3.6                              |                       | V                                      |
| Z <sub>AMP(OUT)</sub>  | Amplifier Output Impedance                       | Differential                                                                                                                                                              |                        | 4  0.5                           |                       | kΩ  pF                                 |
| I <sub>AMP(SC)</sub>   | Amplifier DC Output Short Circuit Current        | IFIP = IFIM = IFQP = IFQM = 0V                                                                                                                                            |                        | 100                              |                       | mA                                     |
| V <sub>CM(RANGE)</sub> | V <sub>CM</sub> Pin Voltage Range (Notes 11, 12) |                                                                                                                                                                           |                        | 0.5 to 2.0                       | )                     | V                                      |

**ELECTRICAL CHARACTERISTICS**  $T_C = 25^{\circ}C$ ,  $V_{CC} = 5V$ ,  $0V_{DD} = EN = CSB = 3.3V$ , SDI = SCK = AMPD = 0V,  $V_{CM} = 0.9V$ ,  $P_{IF} = 1.5dBm$  (-1.5dBm/tone for 2-tone tests),  $P_{LO} = 6dBm$ , all registers at default values, and all parameters listed for combined performance of demodulator and amplifier unless otherwise noted. (Notes 2, 3, 6, 9, 21, 24)

| SYMBOL               | PARAMETER                 | CONDITIONS                                               | MIN                    | TYP MAX                | UNITS |
|----------------------|---------------------------|----------------------------------------------------------|------------------------|------------------------|-------|
| Serial Inter         | face Pins                 | · · ·                                                    | I                      |                        |       |
| V <sub>IH</sub>      | High Level Input Voltage  | CSB, SDI, SCK                                            | 0.7 • OV <sub>DD</sub> |                        | V     |
| V <sub>IL</sub>      | Low Level Input Voltage   | CSB, SDI, SCK                                            |                        | 0.3 • OV <sub>DD</sub> | V     |
| V <sub>IHYS</sub>    | Input Hysteresis Voltage  | CSB, SDI, SCK                                            |                        | 250                    | mV    |
| I <sub>IN(SER)</sub> | Input Current             | CSB, SDI, SCK (Note 19)                                  |                        | 10                     | μA    |
| V <sub>OH</sub>      | High Level Output Voltage | SDO, 10mA Current Sink                                   | 0.7 • OV <sub>DD</sub> |                        | V     |
| V <sub>OL</sub>      | Low Level Output Voltage  | SDO, 10mA Current Source                                 |                        | 0.3 • OV <sub>DD</sub> | V     |
| Serial Inter         | face Timing               |                                                          | · · ·                  |                        |       |
| t <sub>СКН</sub>     | SCK High Time             |                                                          | 25                     |                        | ns    |
| t <sub>CKL</sub>     | SCK Low Time              |                                                          | 25                     |                        | ns    |
| t <sub>CSS</sub>     | CSB Setup Time            |                                                          | 10                     |                        | ns    |
| t <sub>CSH</sub>     | CSB High Time             |                                                          | 10                     |                        | ns    |
| t <sub>DS</sub>      | SDI to SCK Setup Time     |                                                          | 6                      |                        | ns    |
| t <sub>DH</sub>      | SDI to SCK Hold Time      |                                                          | 6                      |                        | ns    |
| t <sub>DO</sub>      | SCK to SDO Time           | To V <sub>IH</sub> /V <sub>IL</sub> /Hi-Z with 30pF Load |                        | 16                     | ns    |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. The voltage on all pins should not exceed  $V_{CC}$  + 0.3V or be less than -0.3V, otherwise damage to the ESD diodes may occur.

**Note 2:** Tests are performed with the test circuit of Figure 1.

**Note 3:** The LTC5594 is guaranteed to be functional over the -40°C to 105°C case temperature operating range.

Note 4: DSB noise figure is measured at the baseband frequency of 15MHz with a small-signal noise source without any filtering on the RF input and no other RF signal applied.

Note 5: A 6.8pF shunt capacitor is used on the RF inputs for 300MHz to 500MHz. 0.2pF is used for 500MHz to 9GHz.

Note 6: The differential amplifier outputs (IFIP, IFIM and IFQP, IFQM) are combined using a 180° combiner.

Note 7: Noise figure under blocking conditions (NFBLOCKING) is measured at an output frequency of 60MHz with RF input signal at fLO + 1MHz. Both RF and LO input signals are appropriately filtered, as well as the baseband output.

Note 8: Power conversion gain is defined from the RF input to the I or Q output. Power conversion gain is measured with a 100 $\Omega$  differential load impedance on the I and Q outputs. Any losses due to IF combiner and spectrum analyzer termination have been de-embedded.

Note 9: Input  $P_{RF}$  adjusted so that  $P_{IF} = -1.5 dBm/tone$  at the amplifier output. RF tone spacing set at 4MHz with high side LO,  $f_{LO} = f_{RF} + 30MHz$ . Note 10: Image rejection is measured at  $f_{IF} = 12MHz$  and calculated from the measured gain error and phase error.

**Note 11:** If the V<sub>CM</sub> pin is left floating, it will self bias to a nominal 0.9V. Note 12: This is the recommended operating range, operation outside the listed range is possible with degraded performance to some parameters.

Note 13: DC offset measured differentially between IFIP and IFIM and between IFQP and IFQM. The reported value is the mean of the absolute values of the characterization data distribution.

Note 14: IF amplitude is within 10% of final value.

Note 15: IF amplitude is at least 30dB down from its on state.

Note 16: IF outputs shorted to ground.

Note 17: IF tone spacing set at 1MHz.

Note 18: Worst case isolation measured to each IF single-ended port.

**Note 19:** Guaranteed by design characterization, not tested in production.

Note 20: The voltage on the  $OV_{DD}$  pin must never exceed  $V_{CC}$  + 0.3V, otherwise damage to the ESD diodes may occur.

Note 21: Refer to Appendix for register definition and default values.

Note 22: Mixer outputs directly connected to amplifier inputs. Bandwidth measured on single amplifier output, I or Q.

Note 23: V<sub>CC</sub> should be ramped up slower than 5V/ms to prevent damage. Note 24: PIF measured at amplifier differential outputs.

# **TYPICAL PERFORMANCE CHARACTERISTICS** $V_{CC} = 5V$ , EN = 3.3V, $T_C = 25^{\circ}C$ , $P_{L0} = 6dBm$ , HSLO, RF tone spacing = 4MHz, $f_{1F} = 30MHz$ , $P_{1F} = -1.5dBm$ per tone, and register defaults. DC Blocks, $50\Omega$ terminations, and

HSLU, RF tone spacing = 4MHZ, t<sub>IF</sub> = 30MHZ, P<sub>IF</sub> = -1.50Bm per tone, and register defaults. DC Blocks, 5022 terminations, and MACOM H9 180° combiner at amplifier outputs de-embedded from measurement unless otherwise noted. Test circuit shown in Figure 1 with 1GHz interstage filter.



Noise Figure and Conversion Gain vs LO Power



Gain vs AMPG Register Value





Noise Figure and Conversion Gain vs Temperature (T<sub>C</sub>)



Gain vs IF Frequency for Various Fixed LO Frequencies



OIP3 vs RF Frequency for Various Fixed IF Frequencies



Gain vs IF Frequency for Various Fixed LO Frequencies



OIP3 vs RF Frequency for Various Fixed IF Frequencies



**TYPICAL PERFORMANCE CHARACTERISTICS**  $V_{CC} = 5V$ , EN = 3.3V,  $T_C = 25^{\circ}C$ ,  $P_{L0} = 6dBm$ , HSLO, RF tone spacing = 4MHz,  $f_{IF} = 30$ MHz,  $P_{IF} = -1.5dBm$  per tone, and register defaults. DC Blocks,  $50\Omega$  terminations, and MACOM H9 180° combiner at amplifier outputs de-embedded from measurement unless otherwise noted. Test circuit shown in Figure 1 with 1GHz interstage filter.







50 45 40 OIP3 (dBm) 35 30 25 –4.5dBm Q, -4.5dBm 20 I, -1.5dBm ---- Q, -1.5dBm ••••• Q, 1.5dBm l, 1.5dBm 15 0 1 2 3 4 5 6 7 8 9 10 RF FREQUENCY (GHz) 5594 G13

**OIP3 vs IF Tone Power** 





**Optimized OIP3 vs** 



OIP3 vs Temperature (T<sub>C</sub>) and **Register Value** 



**OIP3 vs IP3CC Register Value** 



**OIP3 vs IP3IC Register Value** 



# Temperature (T<sub>C</sub>)

**TYPICAL PERFORMANCE CHARACTERISTICS**  $V_{CC} = 5V$ , EN = 3.3V,  $T_C = 25^{\circ}C$ ,  $P_{L0} = 6dBm$ , HSLO, RF tone spacing = 4MHz,  $f_{1F} = 30MHz$ ,  $P_{1F} = -1.5dBm$  per tone, and register defaults. DC Blocks,  $50\Omega$  terminations, and MACOM H9 180° combiner at amplifier outputs de-embedded from measurement unless otherwise noted. Test circuit shown in Figure 1 with 1GHz interstage filter.

9

5594 G20

5594 G23

10

10



--· I, 105°C

2

3

4 5

**RF FREQUENCY (GHz)** 

-30

() -40 () -50 -40

HD2 ( -60

-70

-80

-90

-100

0 1 Q, 105°C

7

8 9

6





OIP2 vs Temperature (T<sub>C</sub>) and **Register Value** 



**Optimized HD2 vs** Temperature (T<sub>C</sub>)



**TYPICAL PERFORMANCE CHARACTERISTICS**  $V_{CC} = 5V$ , EN = 3.3V,  $T_C = 25^{\circ}C$ ,  $P_{L0} = 6dBm$ , HSLO, RF tone spacing = 4MHz,  $f_{IF} = 30MHz$ ,  $P_{IF} = -1.5dBm$  per tone, and register defaults. DC Blocks,  $50\Omega$  terminations, and

HSLO, RF tone spacing = 4MHz,  $f_{IF}$  = 30MHz,  $P_{IF}$  = -1.5dBm per tone, and register defaults. DC Blocks, 50 $\Omega$  terminations, and MACOM H9 180° combiner at amplifier outputs de-embedded from measurement unless otherwise noted. Test circuit shown in Figure 1 with 1GHz interstage filter.

#### HD2 vs Temperature (T<sub>C</sub>) and **Register Value** 20 HD2IY, -40°C HD2IX, -40°C 10 .... --- HD2IY, 25°C HD2IX, 25°C - HD2IY, 85°C -----HD2IX, 85°C 0 ---- HD2IY, 105°C -----HD2IX, 105°C -10 I-CHANNEL -20 (dBc) $f_{RF} = 5800MHz$ -30 HD2 -40 -50 -60 -70 -80 0 32 64 96 128 160 192 224 256 **REGISTER VALUE (INTEGER)** 5594 G28

Optimized HD3 vs Temperature (T<sub>C</sub>)







# HD3 vs Temperature (T<sub>C</sub>) and Register Value











#### HD3 vs Temperature (T<sub>C</sub>) and Register Value



Image Rejection vs LO Power



Rev A

64

10

**TYPICAL PERFORMANCE CHARACTERISTICS**  $V_{CC} = 5V$ , EN = 3.3V,  $T_C = 25^{\circ}C$ ,  $P_{L0} = 6dBm$ , HSLO, RF tone spacing = 4MHz,  $f_{IF} = 30MHz$ ,  $P_{IF} = -1.5dBm$  per tone, and register defaults. DC Blocks,  $50\Omega$  terminations, and MACOM H9 180° combiner at amplifier outputs de-embedded from measurement unless otherwise noted. Test circuit shown in Figure 1 with 1GHz interstage filter.



Rev A

0

**TYPICAL PERFORMANCE CHARACTERISTICS**  $V_{CC} = 5V$ , EN = 3.3V,  $T_C = 25^{\circ}C$ ,  $P_{L0} = 6dBm$ , HSLO, RF tone spacing = 4MHz,  $f_{IF} = 30MHz$ ,  $P_{IF} = -1.5dBm$  per tone, and register defaults. DC Blocks,  $50\Omega$  terminations, and

HSLO, RF tone spacing = 4MHz,  $f_{IF}$  = 30MHz,  $P_{IF}$  = -1.5dBm per tone, and register defaults. DC Blocks, 50 $\Omega$  terminations, and MACOM H9 180° combiner at amplifier outputs de-embedded from measurement unless otherwise noted. Test circuit shown in Figure 1 with 1GHz interstage filter.









OIP2 Distribution vs Temperature (T<sub>C</sub>)



LO to IF Isolation



Conversion Gain Distribution vs Temperature  $(T_{C})$ 



OIP3 Distribution vs Temperature (T<sub>C</sub>)



Noise Figure Distribution vs Temperature (T<sub>C</sub>)



# **TYPICAL PERFORMANCE CHARACTERISTICS** $V_{CC} = 5V$ , EN = 3.3V, $T_C = 25^{\circ}C$ , $P_{L0} = 6dBm$ , HSLO, RF tone spacing = 4MHz, $f_{IF} = 30MHz$ , $P_{IF} = -1.5dBm$ per tone, and register defaults. DC Blocks, $50\Omega$ terminations, and MACOM H9 180° combiner at amplifier outputs de-embedded from measurement unless otherwise noted. Test circuit shown in Figure 1 with 1GHz interstage filter.



# PIN FUNCTIONS

**TEMP (Pin 2):** Temperature Monitoring Diode. The diode to ground at this pin can be used to measure the die temperature. A forward bias current of  $100\mu$ A can be used into this pin and the forward voltage drop can be measured as a function of die temperature.

**RF (Pin 4):**  $50\Omega$  RF Input. The pin should be DC-blocked with a coupling capacitor; 1000pF is recommended.

**V<sub>CM</sub> (Pin 6):** IF Amplifier Common Mode Output Voltage Adjust. Source resistance should be 1k or lower. If this pin is left unconnected, it will internally self-bias to 0.9V.

**EN (Pin 7):** Enable Pin. A logic high on this pin will enable the chip. An internal 200k pull-down resistor ensures the chip remains disabled if there is no connection to the pin (open-circuit condition).

**MQP, MQM, MIM, MIP (Pins 9, 10, 31, 32):** Mixer Differential Output Pins. When connected to the amplifier input pins, the DC bias point is  $V_{CC} - 1.4V$  for each pin. A lowpass filter is typically used between the MQM(P) or MIM(P) pins and the AQM(P) or AIM(P) pins to suppress the high frequency mixing products. See the Applications section for more information.

**DNC (Pins 11, 14, 30):** DO NOT CONNECT. No connection should be made to these pins.

**AQM, AQP, AIP, AIM (Pins 12, 13, 28, 29):** Amplifier Differential Input Pins. When connected to the mixer output pins, the DC bias point is  $V_{CC} - 1.4V$  for each pin. A lowpass filter is typically used between the AQM(P) or AIM(P) pins and the MQM(P) or MIM(P) pins to suppress the high frequency mixing products. See the Applications section for more information.

**IFQM, IFQP, IFIP, IFIM (Pins 15, 16, 25, 26):** IF Amplifier Output Pins. The current used by the output amplifiers is set by a resistance of  $25\Omega$  to  $200\Omega$  from each pin to ground and the V<sub>CM</sub> control voltage.

**CSB (Pin 17):** Chip Select Bar. When CSB is low, the serial interface is enabled. It can be driven with 1.2V to 3.3V logic levels.

 $V_{CC}$  (Pin 18): Positive Supply Pin. This pin should be bypassed with a 1000pF and 4.7µF capacitor to ground.

**LOP, LOM (Pins 19, 20):** LO Inputs. External matching is not needed. Can be driven  $50\Omega$  single-ended or  $100\Omega$  differentially. The LO pins should be DC-blocked with

Rev A

# PIN FUNCTIONS

coupling capacitor; 1000pF is recommended. When driven single-ended, the unused pin should be terminated with 50 $\Omega$  in series with the DC-blocking capacitor.

**SDO (Pin 21):** Serial Data Output. This output can accommodate logic levels from 1.2V to 3.3V. During read-mode, data is read out MSB first.

**SDI (Pins 22):** Serial Data Input. Data is clocked MSB first into the mode-control registers on the rising edge of SCK. SDI can be driven with 1.2V to 3.3V logic levels.

**SCK (Pin 23):** Serial Clock Input. SDI can be driven with 1.2V to 3.3V logic levels.

 $OV_{DD}$  (Pin 24): Positive Digital Interface Supply Pin. This pin sets the logic levels for the digital interface. 1.2V to 3.3V can be used. This pin should be bypassed with a 1µF

capacitor to ground. The  $V_{CC}$  supply must be applied before the OV<sub>DD</sub> supply to prevent damage to the ESD diodes.

**AMPD (Pin 27):** IF Amplifier Disable Pin. A logic high on this pin will disable the IF amplifiers. The state of the IF amplifers is the logical AND of AMPD and the EAMP register. An internal 200k pull-down resistor ensures the IF amplifiers are enabled by default if the is no connection to the pin (open-circuit condition).

**GND (Pins 1, 3, 5, 8, Exposed Pad Pin 33):** Ground. These pins must be soldered to the circuit board RF ground plane. The backside exposed pad ground connection should have a low inductance connection and good thermal contact to the printed circuit board ground plane using many through-hole vias. See layout information.

# **BLOCK DIAGRAM**



# TIMING DIAGRAMS

#### SPI Port Timing (Readback Mode)



#### SPI Port Timing (Write Mode)



Rev A

# **TEST CIRCUIT**



| REF DES            | VALUE  | SIZE | VENDOR | REF DES              | VALUE  | SIZE | VENDOR    |
|--------------------|--------|------|--------|----------------------|--------|------|-----------|
| C1, C6, C8, C42    | 1000pF | 0402 | Murata | L1 T0 L4             | 8.2nH  | 0805 | Coilcraft |
| C2                 | 0.2pF  | 0402 | Murata | R1, R3, R4, R11, R12 | 49.9Ω  | 0402 |           |
| C5, C7             | 0.3pF  | 0402 | Murata | R5, R13              | 0Ω     | 0402 |           |
| C9, C11, C13, C15  | 1.0pF  | 0201 | Murata | R20                  | 40.2kΩ | 0402 |           |
| C10, C12, C14, C16 | 3.0pF  | 0201 | Murata |                      |        |      |           |
| C40                | 1µF    | 0603 | Murata |                      |        |      |           |
| C43                | 4.7µF  | 0805 | Murata |                      |        |      |           |

Figure 1. Test Circuit Schematic

# **TEST CIRCUIT**



Figure 2. Component Side of Evaluation Board



Figure 3. Bottom Side of Evaluation Board

The LTC5594 is an IQ demodulator designed for high dynamic range receiver applications. It consists of an RF balun, I/Q mixers, quadrature LO amplifiers, IF amplifiers, and correction circuitry for DC offset, image rejection, and nonlinearity.

### Operation

As shown in the Block Diagram for the LTC5594, the RF input signal is converted to a differential signal by the on-chip balun transformer before going to the I and Q channel mixers.

The LO inputs are impedance matched using a programmable network, and then accurately shifted in phase by 90° by an internal precision phase shifter. This phase shifter maintains the accurate quadrature relation over the full LO input range from 300MHz to 9GHz. In addition, the phase shifter allows fine tuning of the phase difference between the I- and Q-channel LO with a resolution of around 0.05 degrees to compensate for any phase mismatch between the mixers and phase mismatch introduced into the IF path by any filter component mismatch.

The differential mixer IF output signals are filtered off-chip to remove the  $f_{RF} + f_{LO}$  signal and other high frequency mixing products before being applied to the on-chip IF amplifiers. The IF amplifiers have adjustable gain and common mode output voltage to allow for direct interfacing with A/D converters. The gain balance between both IF output channels of the LTC5594 can be fine tuned with a resolution of about 0.016dB in order to compensate for gain mismatches in the IF signal path, either caused

internally by the device or by external amplifiers and filters. The DC offset in both IF channels can be adjusted in order to minimize the accumulated DC offset at the A/D converter input.

The IF gain, gain error and phase error adjust, DC offset adjust, and nonlinearity adjust registers are digitally controlled through a 4-wire serial interface. The register map is detailed in the Appendix.

#### **RF Input Port**

Figure 4 shows a simplified schematic of the demodulator's RF input connected to an on-chip balun transformer. External DC voltage should not be applied to the RF input pin. DC current flowing into the pin may cause damage to the chip. Series DC blocking capacitors should be used to couple the RF input pin to the RF signal source. As shown in Figure 5, the RF input port is well matched with return loss greater than 10dB over the frequency range of 500MHz to 9GHz with a 0.2pF capacitor on C2. A 0.1pF capacitor on C3 placed 3mm away from C1 on the 50 $\Omega$  input transmission line may improve return loss at higher frequencies. The RF pin can also be externally matched over the 300MHz to 500MHz frequency range by changing C2 to 6.8pF. Table 1 shows the impedance and input reflection coefficient for the RF input with C2 = 0.2pF. The input transmission line length is de-embedded from the measurement.



Figure 4. Simplified Schematic of the RF Input with External Matching Components

#### Table 1. RF Input Impedance

| FREQUENCY |                              | S1    | 1         |
|-----------|------------------------------|-------|-----------|
| (MHz)     | INPUT IMPEDANCE ( $\Omega$ ) | MAG   | ANGLE (°) |
| 300       | 30.0 + j57.1                 | 0.594 | 122.5     |
| 1000      | 66.8 – j5.3                  | 0.151 | -17.6     |
| 1500      | 49.4 – j10.4                 | 0.092 | -94.0     |
| 2000      | 46.8 + j4.0                  | 0.048 | 133.7     |
| 2500      | 48.9 + j12.8                 | 0.113 | 96.0      |
| 3000      | 56.5 + j10.6                 | 0.111 | 56.5      |
| 3500      | 62.7 – j5.8                  | 0.124 | -24.0     |
| 4000      | 61.5 – j23.6                 | 0.233 | -62.6     |
| 4500      | 55.4 – j30.6                 | 0.278 | -78.5     |
| 5000      | 47.0 – j26.3                 | 0.236 | -97.9     |
| 5500      | 38.6 – j16.1                 | 0.191 | -133.2    |
| 6000      | 33.7 – j7.5                  | 0.206 | -162.0    |
| 7000      | 32.3 – j12.0                 | 0.240 | -155.2    |
| 8000      | 33.9 + j0.1                  | 0.192 | 179.7     |
| 9000      | 48.0 + j44.0                 | 0.404 | 93.6      |



Figure 5. RF Input Return Loss with C2 = 0.2pF and 6.8pF

#### LO Input Port

The demodulator's LO input interface is shown in Figure 6. The input consists of a programmable input match and a high precision quadrature phase shifter which generates 0° and 90° phase shifted LO signals for the LO buffer amplifiers to drive the I/Q mixers. DC blocking capacitors are required on the LOP and LOM inputs. When using a single-ended LO input, it is necessary to terminate the unused LO input (LOP in Figure 6) into  $50\Omega$ .

The programmable input match adjust is controlled by the BAND, CF1, LF1, and CF2 registers as detailed in the register map shown in Table 2. The return loss for the register setting in Table 2 is shown in Figure 7.

| Table 2. Register Settings for Single-Linden LO matching |      |     |     |     |  |  |
|----------------------------------------------------------|------|-----|-----|-----|--|--|
| LO FREQUENCY (MHz)                                       | BAND | CF1 | LF1 | CF2 |  |  |
| 300 to 339                                               | 0    | 31  | 3   | 31  |  |  |
| 339 to 398                                               | 0    | 21  | 3   | 24  |  |  |
| 398 to 419                                               | 0    | 14  | 3   | 23  |  |  |
| 419 to 556                                               | 0    | 17  | 2   | 31  |  |  |
| 556 to 625                                               | 0    | 10  | 2   | 23  |  |  |
| 625 to 801                                               | 0    | 15  | 1   | 31  |  |  |
| 801 to 831                                               | 0    | 14  | 1   | 27  |  |  |
| 831 to 1046                                              | 0    | 8   | 1   | 21  |  |  |
| 1046 to 1242                                             | 1    | 31  | 3   | 31  |  |  |
| 1242 to 1411                                             | 1    | 21  | 3   | 28  |  |  |
| 1411 to 1696                                             | 1    | 17  | 2   | 26  |  |  |
| 1696 to 2070                                             | 1    | 15  | 1   | 31  |  |  |
| Default                                                  | 1    | 8   | 3   | 3   |  |  |
| 2070 to 2470                                             | 1    | 8   | 1   | 21  |  |  |
| 2470 to 2980                                             | 1    | 2   | 1   | 10  |  |  |
| 2980 to 3500                                             | 1    | 1   | 0   | 19  |  |  |
| 3500 to 9000                                             | 1    | 0   | 0   | 0   |  |  |



Figure 6. Simplified Schematic of the LO Inputs with Single-Ended Drive

Figure 8 shows the high band LO input return loss for various input TL1 transmission line lengths for LO input frequencies from 6GHz to 9GHz. Return loss greater than 10dB can be achieved by using a 0.2pF capacitor at Cx on the input 50 $\Omega$  transmission line. The high band LO input return loss is listed in Table 3 with no capacitor at Cx and BAND, CF1, LF1, and CF2 registers set to 1,0,0,0.



Figure 7. Single-Ended LO Input Return Loss vs BAND, CF1, LF1, and CF2



Figure 8. High Band LO Input Return Loss vs Input Transmission Line Length Lt

| FREQUENCY |                              | S11   |           |
|-----------|------------------------------|-------|-----------|
| (MHz)     | INPUT IMPEDANCE ( $\Omega$ ) | MAG   | ANGLE (°) |
| 5000      | 87.2 + j37.9                 | 0.436 | 46.4      |
| 5500      | 121.5 + j32.1                | 0.503 | 27.8      |
| 6000      | 132.1 + j5.4                 | 0.453 | 4.8       |
| 6500      | 95.2 – j17.7                 | 0.347 | -23.8     |
| 7000      | 73.5 – j39.5                 | 0.406 | -58.2     |
| 7500      | 69.0 – j47.5                 | 0.467 | -66.0     |
| 8000      | 77.8 – j51.9                 | 0.531 | -59.9     |
| 8500      | 77.8 – j38.8                 | 0.361 | -75.4     |
| 9000      | 58.8 – j38.8                 | 0.402 | -122.6    |

#### Table 3. High Band LO Input Impedance

#### **Interstage Filter**

An interstage IF filter should be used between the MIP (MIM) and AIP (AIM) pins and the MQP (MQM) and AQP (AQM) pins to suppress the large  $f_{RF} + f_{LO}$  and other mixing products from the mixer outputs. Without the filter, the linearity of the amplifier can be degraded for the desired signal. Figure 9 shows a recommended lowpass filter. Table 4 shows typical values used for a lowpass response of various bandwidths.

| Table 4. Component values for interstaye Lowpass i file |             |              |               |  |  |  |
|---------------------------------------------------------|-------------|--------------|---------------|--|--|--|
| 1dB BW (MHz)                                            | L1, L2 (nH) | C9, C11 (pF) | C10, C12 (pF) |  |  |  |
|                                                         |             |              |               |  |  |  |

Table / Component Values for Interstane Lownass Filter

|      | LI, LZ (II <b>I</b> ) | ся, стт (рг) | <b>σιυ, σι</b> Ζ (με) |
|------|-----------------------|--------------|-----------------------|
| 20   | 330                   | 39           | 120                   |
| 50   | 150                   | 15           | 47                    |
| 100  | 68                    | 10           | 22                    |
| 300  | 33                    | 4.7          | 6.8                   |
| 500  | 22                    | 3.0          | 3.0                   |
| 1000 | 8.2                   | 1.0          | 3.0                   |

It is important that the placement of C10 and C12 be as close as possible to the amplifier inputs. Long line lengths on the amplifier inputs can lead to instability. As shown in Figure 10, a  $50\Omega$  common mode termination resistance can be used to better ensure stability with long line lengths and/or higher order filtering. The placement of C9 and C11 should be as close as possible to the mixer outputs for effective filtering of the 2xL0, f<sub>RF</sub> + f<sub>L0</sub>, and other mixing products.

By adjusting the values of the capacitors in the filter, it is possible to add or remove frequency slope of the IF response. The RF input has a frequency slope above 2GHz of approximately -1dB/GHz. If a high side LO (HSLO) is



Figure 9. Simplified Schematic of the Mixer Output and IF Amplifier Input with Interstage Filter



Figure 10. Interstage IF Filter with Common Mode Termination

used, the resulting IF slope will be 1dB/GHz. If a low side LO (LSLO) is used, the resulting IF slope will be -1dB/GHz. The IF filter component values can be adjusted so that approximately 1dB of peaking or roll-off can be achieved over the filter bandwidth to give an overall flat IF response for the HSLO or LSLO case.

#### **I-Channel and Q-Channel Outputs**

The phase relationship between the I-channel output signal and the Q-channel output signal is fixed. When the LO input frequency is higher (or lower) than the RF input frequency, the Q-channel outputs (IFQP, IFQM) lead (or lag) the I-channel outputs (IFIP, IFIM) by 90°.

Figure 11 shows a simplified schematic of the IF amplifier outputs. The current-mode outputs require a terminating resistance to establish a common mode voltage level. The optimum operating current is 18mA per output. A 50 $\Omega$ termination is recommended on each output for a 0.9V common mode voltage (R5, R6). Operation at a higher common mode voltage is possible with the addition of a common mode termination. For example, to operate at 1.8V, an additional common mode resistance of 25 $\Omega$ (R5 = 66.5 $\Omega$  and R6 = 0 $\Omega$ , or R5 = R6 = 43.2 $\Omega$ ) would be used to maintain an output current of 18mA. Alternatively, a 100 $\Omega$  termination to ground on each output can be used for a 1.8V common mode voltage with 6dB more

Rev A

conversion gain. To operate at lower common mode voltages, a lower termination resistance can be used on each output at the expense of conversion gain, or a negative supply can be used at the connection of the termination resistors. Figure 12 shows the OIP3 of the amplifier alone with various common mode voltages.



Figure 12. OIP3 of Amplifier Only vs Output Common Mode Voltage ( $V_{CM}$ )

The amplifier gain can be adjusted in eight steps of roughly 1dB from 8dB to 15dB using the AMPG register. Setting AMPG = 0x7 sets the gain at about 15dB and setting AMPG = 0x0 sets the gain to about 8dB.

A typical anti-alias filter is shown in Figure 11 for interface with an ADC. The parallel combinations of R3||R7 and R4||R8 set the differential impedance for the ADC. The input and output of the filter contain a common mode termination for high frequencies. These are formed by C17. C18 and 24.9 $\Omega$  at the input and C23, C24 and 24.9 $\Omega$  at the output. The common mode termination at the amplifier output ensures stability and the common mode termination at the ADC input provides a termination for the high frequency kickback from the sampling capacitors in the ADC. Table 5 shows some typical values vs 1dB cutoff frequency for the anti-alias filter. To optimize the flatness and ripple of the IF band, both the IF interstage filter and the anti-alias filter can be designed together in a simulator including package parasitics. The additional slope due to RF slope and HSLO or LSLO can be compensated by using this method. The layout of the anti-alias filter should be done so that the amplifier outputs and ADC inputs are as close as possible. This is to prevent long line lengths from introducing additional parasitics.



Figure 11. Simplified Schematic of the IF Amplifier Output with Anti-Alias Filter

| 1dB BW<br>(MHz) | L5 – L8<br>(nH) | C17, C18<br>(pF) | C20, C21<br>(pF) | C23, C24<br>(pF) |  |  |
|-----------------|-----------------|------------------|------------------|------------------|--|--|
| 20              | 560             | 56               | 180              | 82               |  |  |
| 50              | 240             | 22               | 68               | 33               |  |  |
| 100             | 120             | 12               | 39               | 22               |  |  |
| 300             | 33              | 3.9              | 8.2              | 6.8              |  |  |
| 500             | 22              | 1.8              | 6.8              | 3.3              |  |  |
| 1000            | 8               | 1.0              | 3.3              | 1.8              |  |  |

#### Table 5. Component Values for Anti-Alias Lowpass Filter

Tables 6 and 7 show the differential and common mode S-parameters for the amplifier by itself with  $50\Omega$  terminations on all ports. In addition, common mode terminations were used on the input and output ports having a value of 2pF in series with  $50\Omega$ .

The common mode feedback amplifier holds the common mode output voltage within about 20mV of the V<sub>CM</sub> pin voltage. The V<sub>CM</sub> pin interface is shown in Figure 13. The V<sub>CM</sub> pin should be driven by a voltage source with an output impedance lower than 1k $\Omega$ . When the V<sub>CM</sub> pin is unbiased, the output common mode voltage will be held at a nominal 0.9V given by the internal voltage divider formed by the 40k and 8k resistors. Connecting the V<sub>CM</sub> pin to an ADC common mode reference pin allows the output common mode voltage of the IF amplifier to track the ADC common mode.



Figure 13. Simplified Schematic of the V<sub>CM</sub> Input Pin

| IF    | S     | 11     | \$ <sub>21</sub> |        | \$ <sub>12</sub> |       | \$ <sub>22</sub> |        |
|-------|-------|--------|------------------|--------|------------------|-------|------------------|--------|
| (MHz) | MAG   | ANG    | MAG              | ANG    | MAG              | ANG   | MAG              | ANG    |
| 0.001 | 0.204 | -179.9 | 2.129            | 180.0  | 1.8e-4           | 164.8 | 0.014            | 178.5  |
| 100   | 0.203 | 176.0  | 2.154            | 171.9  | 5.4e-4           | 118.0 | 0.026            | -120.9 |
| 200   | 0.205 | 172.2  | 2.170            | 163.7  | 1.0e-4           | 102.8 | 0.050            | -112.0 |
| 300   | 0.207 | 168.5  | 2.197            | 155.6  | 1.7e-4           | 92.8  | 0.079            | -113.5 |
| 400   | 0.210 | 164.8  | 2.239            | 147.3  | 2.8e-4           | 93.7  | 0.111            | -118.3 |
| 500   | 0.215 | 160.9  | 2.292            | 138.8  | 3.2e-4           | 95.4  | 0.147            | -125.0 |
| 600   | 0.221 | 157.0  | 2.363            | 130.1  | 4.0e-4           | 92.0  | 0.186            | -132.1 |
| 700   | 0.227 | 153.0  | 2.445            | 121.2  | 5.0e-4           | 92.1  | 0.230            | -140.0 |
| 800   | 0.235 | 149.0  | 2.535            | 112.0  | 5.5e-4           | 86.2  | 0.279            | -148.1 |
| 900   | 0.242 | 144.6  | 2.642            | 102.0  | 6.9e-4           | 93.2  | 0.334            | -157.0 |
| 1000  | 0.251 | 140.6  | 2.770            | 92.3   | 7.9e-4           | 92.7  | 0.396            | -166.2 |
| 1500  | 0.303 | 117.6  | 3.420            | 32.3   | 0.003            | 92.6  | 0.738            | 134.4  |
| 2000  | 0.365 | 90.2   | 3.318            | -45.5  | 0.005            | 33.2  | 0.828            | 70.0   |
| 2500  | 0.385 | 56.1   | 2.232            | -105.2 | 0.005            | -3.1  | 0.666            | 13.1   |
| 3000  | 0.365 | 16.6   | 2.620            | -160.2 | 0.005            | -34.2 | 0.488            | -38.4  |
| 3500  | 0.319 | -28.2  | 1.021            | 157.4  | 0.005            | -61.9 | 0.418            | -94.7  |
| 4000  | 0.307 | -83.4  | 0.742            | 113.3  | 0.005            | -79.5 | 0.409            | -150.6 |

#### Table 6. IF Amplifier S-Parameters (Differential-Mode)

| IF    | S     | 11     | \$ <sub>21</sub> |        | \$ <sub>12</sub> |        | S <sub>22</sub> |        |
|-------|-------|--------|------------------|--------|------------------|--------|-----------------|--------|
| (MHz) | MAG   | ANG    | MAG              | ANG    | MAG              | ANG    | MAG             | ANG    |
| 0.001 | 0.184 | -138.7 | 9.2e-4           | -112.8 | 0.037            | -65.3  | 0.985           | 179.8  |
| 100   | 0.186 | 172.5  | 0.085            | -118.9 | 0.013            | -68.6  | 0.152           | 126.7  |
| 200   | 0.188 | 166.6  | 0.173            | -134.7 | 0.007            | -91.8  | 0.125           | 116.7  |
| 300   | 0.191 | 160.2  | 0.237            | -150.0 | 0.004            | -113.1 | 0.097           | 97.3   |
| 400   | 0.196 | 154.4  | 0.291            | -163.8 | 0.002            | -145.4 | 0.067           | 75.2   |
| 500   | 0.202 | 148.4  | 0.340            | -176.8 | 0.002            | 170.2  | 0.037           | 43.6   |
| 600   | 0.210 | 142.8  | 0.387            | 170.9  | 0.002            | 137.0  | 0.023           | -38.0  |
| 700   | 0.219 | 137.2  | 0.436            | 159.1  | 0.003            | 118.1  | 0.051           | -97.8  |
| 800   | 0.230 | 132.0  | 0.488            | 147.1  | 0.003            | 107.8  | 0.094           | -121.5 |
| 900   | 0.243 | 126.5  | 0.550            | 134.9  | 0.004            | 106.6  | 0.148           | -137.0 |
| 1000  | 0.252 | 120.9  | 0.612            | 122.2  | 0.006            | 104.8  | 0.211           | -151.3 |
| 1500  | 0.325 | 96.7   | 0.981            | 43.4   | 0.020            | 80.4   | 0.749           | 136.1  |
| 2000  | 0.438 | 72.1   | 0.776            | -46.1  | 0.036            | 18.6   | 1.005           | 55.9   |
| 2500  | 0.549 | 40.1   | 0.496            | -97.1  | 0.041            | -21.9  | 0.873           | 2.9    |
| 3000  | 0.601 | 6.9    | 0.397            | -143.2 | 0.042            | -52.2  | 0.764           | -37.3  |
| 3500  | 0.618 | -27.5  | 0.281            | -175.7 | 0.044            | -80.3  | 0.668           | -72.7  |
| 4000  | 0.595 | -60.3  | 0.254            | 147.3  | 0.046            | -101.2 | 0.620           | -107.0 |

#### **Temperature Diode**

A schematic of the TEMP pin is shown in Figure 14. The temperature diode can be used to directly measure the die temperature. A 40k resistor is recommended to  $V_{CC}$  to generate a 100µA current source for the diode readout. The temperature slope is about -1.52mV/°C.



Figure 14. Schematic of the TEMP Pin

#### **Enable Interface**

A simplified schematic of the EN pin is shown in Figure 15. The enable voltage necessary to turn on the LTC5594 is 0.7 •  $OV_{DD}$ . To disable or turn off the chip, this voltage should be below  $0.3 \cdot OV_{DD}$ . If the EN pin is not connected, the chip is disabled. An internal 200k $\Omega$  pull-down keeps the part in shutdown mode if the pin is left floating. The LTC5594 can be put into a lower current sleep mode through the serial interface by writing 0x00 to register 0x16. This will dis-



Figure 15. Simplified Schematic of the EN (or AMPD) Pin Interface

able the demodulator, amplifier, DC offset, and nonlinearity adjust circuits which are controlled by the EDEM, EAMP, EDC, and EADJ bits. Alternatively, writing any combination of bits to the four MSB's of register 0x16 will enable or disable the individual circuit blocks.

## **AMPD Interface**

Also shown in Figure 15 is the simplified schematic for the AMPD IF amplifier disable pin. The IF amplifiers are enabled if the logical AND of AMPD and the EAMP register is 1. The IF amplifier state is detailed in Table 8.

| EAMP     | AMPD Pin |     |  |  |
|----------|----------|-----|--|--|
| Register | 0        | 1   |  |  |
| 0        | OFF      | OFF |  |  |
| 1        | ON       | OFF |  |  |

## **Digital Input Pins**

Figure 16 shows the simplified schematics for the digital input pins, SCK, CSB, and SDI. These pins should not be left floating, since there is no internal pull-down or pull-up.



Figure 16. Simplified Schematic of the Digital Input Pins (SCK, CSB, SDI)

## **OV<sub>DD</sub>** Interface

Figure 17 shows the simplified schematic of the  $OV_{DD}$  interface. The  $OV_{DD}$  pin supplies the voltage for the digital inputs and SDO pin. By setting the pin at 1.2V to 3.3V, the serial port can function with 1.2V to 3.3V logic levels. It is important that when sequencing the supply voltages for Rev A

the chip that the V<sub>CC</sub> supply be brought up first before the  $OV_{DD}$  supply. This is to prevent the ESD diode connected between  $OV_{DD}$  and  $V_{CC}$  from getting damaged.



Figure 17. Simplified Schematic of the  $\ensuremath{\text{OV}_{\text{DD}}}$  Pin Interface

#### SERIAL PORT

The SPI compatible serial port provides control and monitoring functionality.

#### **Communication Sequence**

The serial bus is comprised of CSB, SCK, SDI and SDO. Data transfers to the part are accomplished by the serial bus master device first taking CSB low to enable the LTC5594's port. Input data applied on SDI is clocked on the rising edge of SCK, with all transfers MSB first. The communication burst is terminated by the serial bus master returning CSB high. See the timing diagrams for details.

Data is read from the part during a communication burst using SDO. Readback may be multidrop (more than one LTC5594 or other serial device connected in parallel on the serial bus), as SDO is high impedance (Hi-Z) when CSB = 1.

## Single Byte Transfers

The serial port is arranged as a simple memory map, with status and control available in 23 registers as shown in the appendix. All data bursts are comprised of at least two 8-bit bytes. The most significant bit of the first byte is the read/write bit. Setting this bit to 1 puts the serial port into read mode. The next 7 bits of the first byte are address bits and can be set from 0x00 to 0x17. The subsequent byte, or bytes, is data from/to the specified register address. See the timing diagrams for details. Note that the written

data is transferred to the internal register at the falling edge of the 16<sup>th</sup> clock cycle (parallel load).

## **Multiple Byte Transfers**

More efficient data transfer of multiple bytes is accomplished by using the LTC5594's register address autoincrement feature as shown in the timing diagram. The serial port master sends the destination register address in the first byte and reads or writes data in the second byte as before, but on the third byte the address pointer is auto-incremented by 1 and the serial port master can read or write to subsequent registers. If the register address pointer attempts to increment past 23 (0x17), it is automatically reset to 0.

## SDO\_MODE Control Bit

The SDO output has two modes of operation as shown in the timing diagram. When register 0x16 control bit SDO\_MODE = 0, the SDO pin functions as a normal output which is Hi-Z during a write command. If SDO\_MODE = 1, the SDO output is put into a serial repeater mode where SDO echos the command written to SDI before readback of register contents either in read or write mode. This can be used in high bus noise environments where it is necessary to perform error checking on commands sent to the serial port.

A simplified schematic of the SDO output is shown in Figure 18. The  $OV_{DD}$  supply sets the logic level of the output, and a 25 $\Omega$  series resistor limits the output current.



