

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# ARM Cortex®-M0 32-bit Microcontroller

# NuMicro<sup>™</sup> M058S Series Datasheet

The information described in this document is the exclusive intellectual property of Nuvoton Technology Corporation and shall not be reproduced without permission from Nuvoton.

Nuvoton is providing this document only for reference purposes of NuMicro microcontroller based system design. Nuvoton assumes no responsibility for errors or omissions.

All data and specifications are subject to change without notice.

For additional information or questions, please contact: Nuvoton Technology Corporation.

www.nuvoton.com

| TAE | BLE OF CONTENTS                                             |    |
|-----|-------------------------------------------------------------|----|
|     | GENERAL DESCRIPTION                                         |    |
| 2   | FEATURES                                                    | 8  |
| 3   | ABBREVIATIONS                                               | 11 |
| Ū   | 3.1 List of Abbreviations ······                            |    |
| _   | PARTS INFORMATION LIST AND PIN CONFIGURATION                |    |
| 4   | PARTS INFORMATION LIST AND PIN CONFIGURATION                | 12 |
|     | 4.1 NuMicro <sup>™</sup> M058S Series Selection Guide······ | 12 |
|     | 4.2 Pin Configuration                                       | 13 |
|     | 4.2.1 TSSOP20 pin                                           | 13 |
|     | 4.2.2 QFN 33-pin                                            | 14 |
|     | 4.2.3 LQFP 48-pin                                           |    |
|     |                                                             |    |
|     | 4.3 Pin Description ·····                                   |    |
| 5   | BLOCK DIAGRAM                                               |    |
|     | 5.1 NuMicro™ M058S Block Diagram·····                       | 2  |
| 6   | FUNCTIONAL DESCRIPTION                                      |    |
| Ĭ   | 6.1 ARM® Cortex®-M0 Core                                    |    |
|     |                                                             |    |
|     | 6.2 System Manager 6.2.1 Overview                           |    |
|     | 6.2.2 System Reset ······                                   |    |
|     | 6.2.3 System Power Architecture ······                      |    |
|     | 6.2.4 System Memory Map                                     | 26 |
|     | 6.2.5 Whole System Memory Mapping                           |    |
|     | 6.2.6 System Timer (SysTick)                                | 29 |
|     | 6.2.7 Nested Vectored Interrupt Controller (NVIC)           | 30 |
|     | 6.3 Clock Controller                                        | 32 |
|     | 6.3.1 Overview                                              |    |
|     | 6.3.2 Clock Generator Block Diagram                         |    |
|     | 6.3.3 System Clock & SysTick Clock ······                   |    |
|     | 6.3.4 Power-down Mode Clock                                 |    |
|     | 701                                                         |    |
|     | 6.4 Flash Memory Controller (FMC)                           |    |
|     | 6.4.1 Overview                                              |    |
|     | 6.4.2 Features                                              |    |
|     | 6.5 General Purpose I/O (GPIO)                              |    |
|     | 6.5.1 Overview                                              |    |
|     | 6.5.2 Features                                              |    |
|     | 6.6 Timer Controller (TMR) ·····                            |    |
|     | 6.6.1 Overview                                              |    |
|     | 6.6.2 Features:                                             |    |
|     | 6.7 PWM Generator and Capture Timer (PWM)                   | 43 |
|     | 6.7.1 Overview                                              | 43 |
|     | 6.7.2 Features·····                                         | 44 |

|     | 6.8.1 Ov             | ndog Timer (WDT) ····································             | 45 |
|-----|----------------------|-------------------------------------------------------------------|----|
|     |                      |                                                                   |    |
|     | 6.9 Windo            | ow Watchdog Timer (WWDT)                                          | 46 |
|     |                      | atures·····                                                       |    |
|     |                      | T Interface Controller (UART)······                               |    |
|     | 6.10.1               | Overview                                                          | 47 |
|     | 6.10.2               | Features                                                          |    |
|     |                      | Serial Interface Controller (I <sup>2</sup> C) ······             | 48 |
|     | 6.11.1               | OverviewFeatures                                                  |    |
|     | 6.11.2               |                                                                   |    |
|     | 6.12 Seria<br>6.12.1 | al Peripheral Interface (SPI)                                     | 49 |
|     | 6.12.1               | Features                                                          |    |
|     | 6 13 Analo           | og-to-Digital Converter (ADC)······                               | 5( |
|     | 6.13.1               | Overview                                                          | 50 |
|     | 6.13.2               | Features                                                          | 5( |
| 7 I | ELECTRIC <i>A</i>    | AL CHARACTERISTICS                                                | 51 |
|     | 7.1 Absolu           | ute Maximum Ratings                                               | 52 |
|     | 7.2 DC Ele           | ectrical Characteristics                                          | 52 |
|     | 7.3 AC Ele           | ectrical Characteristics ······                                   | 56 |
|     | 7.3.1 Ext            | ternal Crystal ·····                                              | 56 |
|     |                      | ternal Oscillator ······pical Crystal Application Circuits ······ |    |
|     |                      | ernal 22.1184 MHz RC Oscillator                                   |    |
|     |                      | ernal 10 kHz RC Oscillator                                        |    |
|     |                      | g Characteristics ·····                                           |    |
|     |                      | -bit SARADC Specification                                         |    |
|     |                      | O Specificationw Voltage Reset Specification                      |    |
|     |                      | www.Out Detector Specification                                    |    |
|     | 7.4.5 Pov            | wer-On Reset Specification (5V)                                   | 62 |
|     | 7.4.6 Ter            | mperature Sensor Specification  mparator Specification            | 62 |
|     |                      | •                                                                 |    |
|     |                      | DC Electrical Characteristics                                     |    |
|     | 7.6 SPI Dy           | ynamic Characteristics ····································       | 65 |
|     |                      | DIMENSIONS                                                        |    |
| 8 1 |                      |                                                                   |    |
|     |                      | P-20 (4.4x6.5 mm) ·····                                           |    |
|     |                      | 33 (5X5 mm <sup>2</sup> , Thickness 0.8mm, Pitch 0.5 mm) ······   |    |
|     |                      | -48 (7x7x1.4mm <sup>2</sup> Footprint 2.0mm) ······               |    |
|     | 8.4 LQFP-            | -64 (7x7x1.4mm <sup>2</sup> Footprint 2.0mm) ······               | 70 |





| LIST OF FIGURES                     |                                  |    |
|-------------------------------------|----------------------------------|----|
| Figure 4.1-1 NuMicro™ I             | M058S Series Selection Code      | 12 |
| Figure 4.2-1 NuMicro™ I             | M058S TSSOP20 Pin Diagram        | 13 |
| Figure 4.2-2 NuMicro™ I             | M058S Series QFN-33 Pin Diagram  | 14 |
| Figure 4.2-3 NuMicro™ I             | M058S Series LQFP-48 Pin Diagram | 15 |
| Figure 4.2-4 NuMicro™ I             | M058S Series LQFP-64 Pin Diagram | 16 |
| Figure 5.1-1 NuMicro™ I             | M058S Block Diagram              | 21 |
| Figure 6.1-1 Functional             | Block Diagram                    | 22 |
| Figure 6.2-1 NuMicro <sup>™</sup> N | M058S Power Architecture Diagram | 25 |
| Figure 6.3-1 Clock Gene             | erator Block Diagram             | 34 |
| Figure 6.3-2 Clock Source           | ce Controller Overview (1/2)     | 35 |
| Figure 6.3-3 Clock Sour             | ce Controller Overview (2/2)     | 36 |
| Figure 6.3-4 System Clo             | ock Block Diagram                | 37 |
| Figure 6.3-5 SysTick clo            | ock Control Block Diagram        | 37 |
| Figure 6.3-6 Clock Sour             | ce of Frequency Divider          | 38 |
| Figure 6.3-7 Block Diagr            | ram of Frequency Divider         | 39 |
| Figure 7.3-1 Typical Cry            | stal Application Circuit         | 57 |
| Figure 7.6-1 SPI Master             | Mode Timing                      | 65 |
| Figure 7.6-2 SPI Slave N            | Mode Timing                      | 66 |

#### LIST OF TABLES

| Table 3.1-1 List of Abbreviations                         | 11 |
|-----------------------------------------------------------|----|
| Table 4.1-1 NuMicro™ M058S Series Selection Guide         | 12 |
| Table 6.2-1 Address Space Assignments for On-Chip Modules | 27 |
| Table 6.2-2 Exception Model                               | 31 |
| Table 6.2-3 System Interrupt Map Vector Table             | 32 |
| Table 6.2-4 Vector Figure Format                          | 33 |
| Table 6.4-1 M058S Series Function Difference List (FMC)   | 40 |



#### 1 GENERAL DESCRIPTION

The NuMicro<sup>™</sup> M058S is a 32-bit microcontroller with embedded ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core for industrial control and applications which need rich communication interfaces. The Cortex<sup>®</sup>-M0 is ARM embedded processor with 32-bit performance and cost-effective microcontroller.

The NuMicro<sup>™</sup> M058S can run up to 50 MHz. Thus it can afford to support a variety of industrial control and applications which need high CPU performance. The NuMicro<sup>™</sup> M058S has 32 KB flash, 4 KB data flash, 4 KB flash for the ISP, and 4 KB SRAM.

Many system level peripheral functions, such as I/O Port, Timer, UART, SPI, I<sup>2</sup>C, PWM, ADC, Watchdog Timer, and Brown-Out Detector, have been incorporated into the NuMicro<sup>™</sup> M058S in order to reduce component count, board space and system cost. These useful functions make the NuMicro<sup>™</sup> M058S powerful for a wide range of applications.

Additionally, the NuMicro<sup>™</sup> M058S is equipped with IAP (In-Application Programming), ISP (In-System Programming) and ICP (In-Circuit Programming) functions, which allow the user to update the program memory without removing the chip from the actual end product.

### nuvoton

#### 2 FEATURES

- Core
  - ARM® Cortex®-M0 core runs up to 50 MHz.
  - One 24-bit system timer.
  - Supports low power sleep-mode.
  - A single-cycle 32-bit hardware multiplier.
  - NVIC for the 32 interrupt inputs, each with 4-levels of priority.
  - Supports Serial Wire Debug (SWD) interface and 2 watchpoints/4 breakpoints.
- Wide Operating Voltage Range: 2.5V to 5.5V
- Memory
  - 32 KB Flash for program memory (APROM)
  - 4 KB Flash for data memory (DataFlash)
  - 4 KB Flash for loader (LDROM)
  - 4 KB SRAM for internal scratch-pad RAM (SRAM)
- Clock Control
  - Programmable system clock source
  - 22.1184 MHz internal oscillator
  - 4~24 MHz external crystal input
  - 10 kHz low-power oscillator for Watchdog Timer and wake-up in Sleep mode
  - PLL allows CPU operation up to the maximum 50 MHz
- I/O Port
  - Up to 55 general-purpose I/O (GPIO) pins for LQFP-64 package
  - Four I/O modes:
    - Quasi bi-direction
    - ◆ Push-Pull output
    - Open-Drain output
    - ◆ Input only with high impendence
  - TTL/Schmitt trigger input selectable
  - I/O pin can be configured as interrupt source with edge/level setting
  - Configurable I/O mode after POR
- Timer
  - Provides four channel 32-bit timers, one 8-bit pre-scale counter with 24-bit up-timer for each timer.
  - Independent clock source for each timer.
  - 24-bit timer value is readable through TDR (Timer Data Register)
  - Provides one-shot, periodic and toggle operation modes.
  - Provide event counter function.
  - Provide external capture/reset counter function.
  - Additional functions:
    - Two more timer clock sources from external trigger and internal 10 kHz
    - ◆ TIMER wake-up function
    - External capture input source selected from TxEX
    - ◆ Toggle mode output pins selected from TxEX or TMx
    - Inter-Timer trigger mode
- WDT (Watchdog Timer)

- Multiple clock sources
- Supports wake-up from Power-down or Sleep mode
- Interrupt or reset selectable on watchdog time-out
- Time-out reset delay period time can be selected
- WWDT (Window Watchdog Timer)
  - 6-bit down counter with 11-bit prescale for wide range window selected
- PWM
  - Up to two built-in 16-bit PWM generators, providing four PWM outputs or two complementary paired PWM outputs
  - Individual clock source, clock divider, 8-bit pre-scalar and dead-zone generator for each PWM generator
  - PWM interrupt synchronized to PWM period
  - 16-bit digital Capture timers (shared with PWM timers) with rising/falling capture inputs
  - Supports capture interrupt
  - Additional functions
    - ♦ Internal 10 kHz to PWM clock source
    - Polar inverse function
    - ◆ Center-aligned type function
    - ◆ Timer duty interrupt enable function
    - ◆ Two kinds of PWM interrupt period/duty type selection
    - Period/duty trigger ADC function
- UART
  - Programmable baud-rate generator
  - Buffered receiver and transmitter, each with 16 bytes FIFO
  - Optional flow control function (CTS and RTS)
  - Supports IrDA(SIR) function
  - Supports RS485 function
  - Supports LIN function
- SPI
  - Supports Master/Slave mode
  - Full-duplex synchronous serial data transfer
  - Provides 3 wire function
  - Variable length of transfer data from 8 to 32 bits
  - MSB or LSB first data transfer
  - Supports Byte Suspend mode in 32-bit transmission
  - Additional functions
    - ◆ PLL clock source
    - 4-level depth FIFO buffer for better performance and flexibility in SPI Burst Transfer mode
- I<sup>2</sup>C
  - Up to two sets of I2C device
  - Supports master/slave mode
  - Bidirectional data transfer between master and slave
  - Multi-master bus (no central master).
  - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
  - Serial clock synchronization allows devices with different bit rates to communicate via

## nuvoton

one serial bus.

- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- Programmable clocks allow versatile rate control.
- Supports multiple address recognition (four slave address with mask option)
- ADC
  - 12-bit SAR ADC
  - Up to 8-ch single-ended input or 4-ch differential input
  - Supports Single mode/Burst mode/Single-cycle Scan mode/Continuous Scan mode
  - Supports 2' complement/un-signed format in differential mode conversion results
  - Each channel with an individual result register
  - Supports conversion value monitoring (or comparison) for threshold voltage detection
  - Conversion started either by software trigger or external pin trigger
  - Additional functions
    - A/D conversion started by PWM center-aligned trigger or edge-aligned trigger
    - PWM trigger delay function
- ISP (In-System Programming) and ICP (In-Circuit Programming)
- IAP (In-Application Programming)
- One built-in temperature sensor with 1<sup>o</sup>C resolution
- BOD (Brown-out Detector)
  - With 4 levels: 4.4V/3.7V/2.7V/2.2V
  - Supports Brown-Out interrupt and reset option
- 96-bit unique ID
- LVR (Low Voltage Reset)
  - Threshold voltage levels: 2.0V
- Operating Temperature: -40°C ~85°C
- Packages:
  - Green package (RoHS)
  - 64-pin LQFP, 48-pin LQFP, 33-pin QFN, 20-pin TSSOP



#### 3 ABBREVIATIONS

#### 3.1 List of Abbreviations

| Acronym | Description                                     |
|---------|-------------------------------------------------|
| ADC     | Analog-to-Digital Converter                     |
| APB     | Advanced Peripheral Bus                         |
| АНВ     | Advanced High-Performance Bus                   |
| BOD     | Brown-out Detection                             |
| FIFO    | First In, First Out                             |
| FMC     | Flash Memory Controller                         |
| GPIO    | General-Purpose Input/Output                    |
| HCLK    | The Clock of Advanced High-Performance Bus      |
| HIRC    | 22.1184 MHz Internal High Speed RC Oscillator   |
| НХТ     | 4~24 MHz External High Speed Crystal Oscillator |
| IAP     | In Application Programming                      |
| ICP     | In Circuit Programming                          |
| ISP     | In System Programming                           |
| LDO     | Low Dropout Regulator                           |
| LIRC    | 10 kHz internal low speed RC oscillator (LIRC)  |
| NVIC    | Nested Vectored Interrupt Controller            |
| PCLK    | The Clock of Advanced Peripheral Bus            |
| PLL     | Phase-Locked Loop                               |
| PWM     | Pulse Width Modulation                          |
| SPI     | Serial Peripheral Interface                     |
| SPS     | Samples per Second                              |
| TMR     | Timer Controller                                |
| UART    | Universal Asynchronous Receiver/Transmitter     |
| UCID    | Unique Customer ID                              |
| WDT     | Watchdog Timer                                  |
| WWDT    | Window Watchdog Timer                           |

Table 3.1-1 List of Abbreviations



#### 4 PARTS INFORMATION LIST AND PIN CONFIGURATION

#### 4.1 NuMicro<sup>™</sup> M058S Series Selection Guide •

|             |            |          | (1)             | (            |     |                | Coi  | nnecti | vity |              |              |              |          |             |         |                                      |
|-------------|------------|----------|-----------------|--------------|-----|----------------|------|--------|------|--------------|--------------|--------------|----------|-------------|---------|--------------------------------------|
| Part Number | APROM (KB) | RAM (KB) | Data Flash (KB) | ISP ROM (KB) | Ο/Ι | Timer (32-Bit) | UART | SPI    | l²C  | PWM (16-bit) | ADC (12-bit) | WDT          | WWDT     | ISP/ICP/IAP | Package | Operating<br>Temperature<br>Range(℃) |
| M058SFAN    | 32         | 4        | 4               | 4            | 14  | 4              | 1    | 1      | 1    | 1            | 2            | $\sqrt{}$    | <b>V</b> | 1           | TSSOP20 | -40 to +85                           |
| M058SZAN    | 32         | 4        | 4               | 4            | 26  | 4              | 1    | 1      | 1    | 2            | 5            | $\checkmark$ | 1        | 1           | QFN33   | -40 to +85                           |
| M058SLAN    | 32         | 4        | 4               | 4            | 42  | 4              | 1    | 1      | 2    | 4            | 8            | √            | <b>V</b> | <b>V</b>    | LQFP48  | -40 to +85                           |
| M058SSAN    | 32         | 4        | 4               | 4            | 55  | 4              | 1    | 1      | 2    | 4            | 8            |              | √        | 1           | LQFP64  | -40 to +85                           |

Table 4.1-1 NuMicro™ M058S Series Selection Guide



Figure 4.1-1 NuMicro™ M058S Series Selection Code



#### 4.2 Pin Configuration

#### 4.2.1 TSSOP20 pin



Figure 4.2-1 NuMicro™ M058S TSSOP20 Pin Diagram

#### 4.2.2 QFN 33-pin



Figure 4.2-2 NuMicro™ M058S Series QFN-33 Pin Diagram



#### 4.2.3 LQFP 48-pin



Figure 4.2-3 NuMicro™ M058S Series LQFP-48 Pin Diagram



#### 4.2.4 LQFP 64-pin



Figure 4.2-4 NuMicro™ M058S Series LQFP-64 Pin Diagram



#### 4.3 Pin Description

|             | Pin Nu    | mber       |            |                   | Alterna              | te Funct | tion               | Type <sup>[1]</sup> |                                                                                                                                                                                                                                                                                                               |  |
|-------------|-----------|------------|------------|-------------------|----------------------|----------|--------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TSSOP<br>20 | QFN<br>33 | LQFP<br>48 | LQFP<br>64 | Symbol            | 1                    | 2        | 3                  |                     | Description                                                                                                                                                                                                                                                                                                   |  |
|             |           |            | 21         |                   |                      |          | 30,                | W.                  | Power supply to I/O ports and LDO source for internal PLL and                                                                                                                                                                                                                                                 |  |
| 19          | 27        | 41         | 54         | $V_{DD}$          |                      |          | 1/0                | P                   | digital circuit.                                                                                                                                                                                                                                                                                              |  |
| 11          | 12        | 17         | 20         | V                 |                      |          |                    |                     | Ground pin for digital circuit.                                                                                                                                                                                                                                                                               |  |
| 11          | 33        | 17         | 53         | $V_{\mathrm{SS}}$ |                      |          |                    | 0                   | 8 Sh                                                                                                                                                                                                                                                                                                          |  |
| 20          | 28        | 42         | 55         | $AV_{DD}$         |                      |          |                    | Р                   | Power supply to internal analog circuit.                                                                                                                                                                                                                                                                      |  |
| 5           | 4         | 6          | 6          | AV <sub>SS</sub>  |                      |          |                    | Р                   | Analog Ground pin for analog circuit.                                                                                                                                                                                                                                                                         |  |
|             | NC        | NC         | 56         | $V_{ref}$         |                      |          |                    | Р                   | Voltage reference input for ADC                                                                                                                                                                                                                                                                               |  |
|             |           |            |            | 1.00              |                      |          |                    |                     | LDO output pin                                                                                                                                                                                                                                                                                                |  |
| 12          | 13        | 18         | 22         | LDO<br>_CAP       |                      |          |                    | Р                   | Note: This pin needs to be connected with a 1uF capacitor.                                                                                                                                                                                                                                                    |  |
| 3           | 2         | 4          | 4          | /RST              |                      |          |                    | l<br>(ST)           | /RST pin is a Schmitt trigger input pin for hardware device reset. A "Low" on this pin for 768 clock counter of Internal RC 22M while the system clock is running will reset the device. /RST pin has an internal pull-up resistor allowing power-on reset by simply connecting an external capacitor to GND. |  |
| SOL TO      | 26        | 40         | 52         | P0.0              |                      |          |                    | I/O                 | PORTO: General purpose I/O                                                                                                                                                                                                                                                                                    |  |
| Ch          | 25        | 39         | 51         | P0.1              |                      |          |                    | I/O                 | port, which can be configured<br>by software in four modes. Its<br>multifunction pins are for                                                                                                                                                                                                                 |  |
| - 1         | NC        | 38         | 50         | P0.2              | CTS                  |          | TXD <sup>[2]</sup> | I/O                 | CTS1, RTS1, CTS0, RTS0, SPISS, MOSI, MISO, and                                                                                                                                                                                                                                                                |  |
|             | NC        | 37         | 49         | P0.3              | RTS                  |          | RXD <sup>[2]</sup> | I/O                 | SPICLK. The pins SPISS, MOSI,                                                                                                                                                                                                                                                                                 |  |
|             | 24        | 35         | 47         | P0.4              | SPISS <sup>[2]</sup> |          |                    | I/O                 | MISO, and SPICLK are for the SPI function use.                                                                                                                                                                                                                                                                |  |
| 18          | 23        | 34         | 46         | P0.5              | MOSI <sup>[2]</sup>  |          |                    | I/O                 | CTS: Clear to Send input pin                                                                                                                                                                                                                                                                                  |  |



| Pin Number  |           |            |            |        | Alterna               | ate Functi | on   |                     |                                                                                       |  |
|-------------|-----------|------------|------------|--------|-----------------------|------------|------|---------------------|---------------------------------------------------------------------------------------|--|
| TSSOP<br>20 | QFN<br>33 | LQFP<br>48 | LQFP<br>64 | Symbol | 1                     | 2          | 3    | Type <sup>[1]</sup> | Description                                                                           |  |
| 17          | 22        | 33         | 45         | P0.6   | MISO <sup>[2]</sup>   | 5          | 700  | I/O                 | for UART                                                                              |  |
| 16          | 21        | 32         | 44         | P0.7   | SPICLK <sup>[2]</sup> | 9          |      | I/O                 | RTS: Request to Send output pin for UART  The RXD/TXD pins are for UART function use. |  |
| 1           | 29        | 43         | 59         | P1.0   | T2                    | AIN0       |      | I/O                 | PORT1: General purpose I/O port, which can be configured                              |  |
|             | NC        | 44         | 60         | P1.1   | Т3                    | AIN1       |      | I/O                 | by software in four modes. Its multifunction pins are for T2,                         |  |
|             | 30        | 45         | 61         | P1.2   |                       | AIN2       |      | I/O                 | T3, SPISS0, MOSI, MISO, and SPICLK.                                                   |  |
|             | 31        | 46         | 62         | P1.3   |                       | AIN3       |      | I/O                 | The pins SPISS0, MOSI,<br>MISO, and SCLK are for the                                  |  |
| 2           | 32        | 47         | 63         | P1.4   | SPISS <sup>[2]</sup>  | AIN4       |      | I/O                 | SPI function use. The pins AIN0~AIN7 are for                                          |  |
|             | 1         | 1          | 1          | P1.5   | MOSI <sup>[2]</sup>   | AIN5       |      | I/O                 | the 12 bits ADC function use. The T2/T3 pins are for                                  |  |
|             | NC        | 2          | 2          | P1.6   | MISO <sup>[2]</sup>   | AIN6       |      | I/O                 | Timer2/3 external event counter input.                                                |  |
|             | NC        | 3          | 3          | P1.7   | SPICLK <sup>[2]</sup> | AIN7       |      | I/O                 |                                                                                       |  |
|             | NC        | 19         | 27         | P2.0   | PWM0 <sup>[2]</sup>   |            |      | I/O                 | PORT2: General purpose I/O port, which can be configured                              |  |
|             | NC        | 20         | 28         | P2.1   | PWM1 <sup>[2]</sup>   |            |      | I/O                 | by software in four modes. It has an alternative function.                            |  |
|             | 14        | 21         | 29         | P2.2   | PWM2 <sup>[2]</sup>   |            |      | I/O                 | The pins PWM0~PWM3 are for the PWM function use.                                      |  |
| 13          | 15        | 22         | 30         | P2.3   | PWM3 <sup>[2]</sup>   |            |      | I/O                 |                                                                                       |  |
| A.          | 16        | 23         | 31         | P2.4   |                       |            |      | I/O                 |                                                                                       |  |
| No.         | 17        | 25         | 33         | P2.5   |                       |            |      | I/O                 |                                                                                       |  |
|             | 18        | 26         | 34         | P2.6   |                       |            |      | I/O                 |                                                                                       |  |
| Ch          | NC        | 27         | 35         | P2.7   |                       |            |      | I/O                 |                                                                                       |  |
| 4           | 3         | 5          | 5          | P3.0   | RXD <sup>[2]</sup>    |            |      | I/O                 | PORT3: General purpose I/O port, which can be configured                              |  |
| 6           | 5         | 7          | 10         | P3.1   | TXD <sup>[2]</sup>    |            |      | I/O                 | by software in four modes. It multifunction pins are for                              |  |
|             | 6         | 8          | 211        | P3.2   | /INT0                 | STADC      | T0EX | I/O                 | RXD, TXD, /INT0, /INT1, T0 and T1.                                                    |  |
|             | NC        | 9          | 12         | P3.3   | /INT1                 |            | T1EX | I/O                 | The RXD/TXD pins are for                                                              |  |



|             | Pin Nu    | mber       |            |        | Alterna             | ate Funct | ion                |                     |                                                                                                                                                                                               |  |  |
|-------------|-----------|------------|------------|--------|---------------------|-----------|--------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| TSSOP<br>20 | QFN<br>33 | LQFP<br>48 | LQFP<br>64 | Symbol | 1                   | 2         | 3                  | Type <sup>[1]</sup> | Description                                                                                                                                                                                   |  |  |
| 7           | 7         | 10         | 13         | P3.4   | T0                  | SDA0      |                    | I/O                 | UART function use.                                                                                                                                                                            |  |  |
| 8           | 8         | 11         | 14         | P3.5   | T1                  | SCL0      | CKO <sup>[2]</sup> | I/O                 | The SDA0/SCL0 pins are for I <sup>2</sup> C0 function use.                                                                                                                                    |  |  |
|             | 9         | 13         | 16         | P3.6   |                     | СКО       | 1                  | I/O                 | CKO: HCLK clock output                                                                                                                                                                        |  |  |
|             | NC        | 14         | 17         | P3.7   |                     |           |                    | I/O                 | The STADC pin is for ADC external trigger input.  The T0/T1 pins are for Timer0/1 external event counter input.  The T0EX/T1EX pins are for external capture/reset trigger input of Timer0/1. |  |  |
|             | NC        | 24         | 32         | P4.0   | PWM0 <sup>[2]</sup> |           | T2EX               | I/O                 | PORT4: General purpose I/O port, which can be configured                                                                                                                                      |  |  |
|             | NC        | 36         | 48         | P4.1   | PWM1 <sup>[2]</sup> |           | T3EX               | I/O                 | by software in four modes. Its multifunction pins are for                                                                                                                                     |  |  |
|             | NC        | 48         | 64         | P4.2   | PWM2 <sup>[2]</sup> |           |                    | I/O                 | PWM0-3, SCL1, SDA1, ICE_CLK and ICE_DAT.                                                                                                                                                      |  |  |
|             | NC        | 12         | 15         | P4.3   | PWM3 <sup>[2]</sup> |           |                    | I/O                 | The ICE_CLK/ICE_DAT pins are for JTAG-ICE function                                                                                                                                            |  |  |
|             | NC        | 28         | 36         | P4.4   |                     | SCL1      |                    | I/O                 | use. PWM0-3 can be used from                                                                                                                                                                  |  |  |
|             | NC        | 29         | 37         | P4.5   |                     | SDA1      |                    | I/O                 | P2.0-P2.3 or P4.0-P4.3.                                                                                                                                                                       |  |  |
| 14          | 19        | 30         | 38         | P4.6   | ICE_CLK             |           |                    | I/O                 | The T2EX/T3EX pins are for external capture/reset trigger input of Timer2/3.                                                                                                                  |  |  |
| 15          | 20        | 31         | 39         | P4.7   | ICE_DAT             |           |                    | I/O                 |                                                                                                                                                                                               |  |  |
| h.          | NC        | NC         | 7          | P5.1   | T1EX                |           |                    | I/O                 | PORT5: General purpose I/O port, which can be configured                                                                                                                                      |  |  |
| 100         | NC        | NC         | 8          | P5.2   | SDA0                |           |                    | I/O                 | by software in four modes. Its multifunction pins are for                                                                                                                                     |  |  |
| Z.Z.        | NC        | NC         | 9          | P5.3   | SCL0                |           |                    | I/O                 | T0EX, T1EX, SDA0 and SCL0.                                                                                                                                                                    |  |  |
| 100         | NC        | NC         | 23         | P5.4   |                     |           |                    | I/O                 | The T0EX/T1EX pins are for external capture/reset trigger                                                                                                                                     |  |  |
| 0           | NC        | NC         | 24         | P5.5   |                     |           |                    | I/O                 | input of Timer0/1.                                                                                                                                                                            |  |  |
|             | NC        | NC         | 25         | P5.6   |                     |           |                    | I/O                 | The SDA0/SCL0 pins are for I <sup>2</sup> C0 function use.                                                                                                                                    |  |  |
|             | NC        | NC         | 26         | P5.7   |                     |           |                    | I/O                 |                                                                                                                                                                                               |  |  |
|             | NC        | NC         | 40         | P6.0   |                     |           |                    | I/O                 | PORT6: General purpose I/O                                                                                                                                                                    |  |  |



|             | Pin Nu    | mber       |            |        | Alterna | ite Functi | on    |                     | Description                                                                                                    |  |
|-------------|-----------|------------|------------|--------|---------|------------|-------|---------------------|----------------------------------------------------------------------------------------------------------------|--|
| TSSOP<br>20 | QFN<br>33 | LQFP<br>48 | LQFP<br>64 | Symbol | 1       | 2          | 3     | Type <sup>[1]</sup> |                                                                                                                |  |
|             | NC        | NC         | 41         | P6.1   |         | 7          | 7/1/1 | I/O                 | port, which can be configured by software in four modes.                                                       |  |
|             | NC        | NC         | 42         | P6.2   |         | 13         | 82    | I/O                 |                                                                                                                |  |
|             | NC        | NC         | 43         | P6.3   |         |            | 10    | I/O                 | 124                                                                                                            |  |
|             | NC        | NC         | 57         | P6.6   |         |            |       | I/O                 |                                                                                                                |  |
|             | NC        | NC         | 58         | P6.7   |         |            |       | I/O                 | 8 Sh                                                                                                           |  |
| 9           | 10        | 15         | 18         | P7.0   | XTAL2   |            |       | I/O,<br>O           | PORT7: General purpose I/O port, which can be configured by software in four modes. Its                        |  |
| 10          | 11        | 16         | 19         | P7.1   | XTAL1   |            |       | I/O,<br>I(ST)       | <ul> <li>multifunction pins are for XTAL</li> <li>XTAL: External 4~24 MHz (high speed) crystal pin.</li> </ul> |  |

Note 1: I/O type description. I: Input, O: Output, I/O: Quasi-bidirectional, D: Open-drain, P: Power pins, ST: Schmitt trigger.

Note 2: The PWM0 ~ PWM3, RXD, TXD, RXD1, TXD1, SCL1, SDA1 and CKO can be assigned to different pins. However, a pin function can only be assigned to a pin at the same time, i.e. software cannot assign RXD to P0.3 and P3.0 at the same time.



#### 5 BLOCK DIAGRAM

#### 5.1 NuMicro™ M058S Block Diagram



Figure 5.1-1 NuMicro™ M058S Block Diagram



#### 6 FUNCTIONAL DESCRIPTION

#### 6.1 ARM® Cortex®-M0 Core

The Cortex<sup>®</sup>-M0 processor is a configurable, multistage, 32-bit RISC processor. It has an AMBA AHB-Lite interface and includes an NVIC component. It also has optional hardware debug functionality. The processor can execute Thumb code and is compatible with other Cortex-M profile processor. The profile supports two modes -Thread and Handler modes. Handler mode is entered as a result of an exception. An exception return can only be issued in Handler mode. Thread mode is entered on Reset, and can be entered as a result of an exception return. Figure 6.1-1 shows the functional controller of processor.



Figure 6.1-1 Functional Block Diagram

The implemented device provides:

#### A low gate count processor the features:

- The ARMv6-M Thumb<sup>®</sup> instruction set.
- Thumb-2 technology.
- ARMv6-M compliant 24-bit SysTick timer.
- A 32-bit hardware multiplier.
- The system interface supports little-endian data accesses.
- The ability to have deterministic, fixed-latency, interrupt handling.
- Load/store-multiples and multicycle-multiplies that can be abandoned and restarted to facilitate rapid interrupt handling.
- C Application Binary Interface compliant exception model.

  This is the ARMv6-M, C Application Binary Interface(C-ABI) compliant exception model that enables the use of pure C functions as interrupt handlers.



■ Low power sleep-mode entry using Wait For Interrupt (WFI), Wait For Event(WFE) instructions, or the return from interrupt sleep-on-exit feature.

#### NVIC features:

- 32 external interrupt inputs, each with four levels of priority.
- Dedicated non-Maskable Interrupt (NMI) input.
- Supports for both level-sensitive and pulse-sensitive interrupt lines
- Supports Wake-up Interrupt Controller (WIC) and provides Ultra-low Power Sleep mode

#### Debug support:

- Four hardware breakpoints.
- Two watchpoints.
- Program Counter Sampling Register (PCSR) for non-intrusive code profiling.
- Single step and vector catch capabilities.

#### Bus interfaces:

- Single 32-bit AMBA-3 AHB-Lite system interface that provides simple integration to all system peripherals and memory.
- Single 32-bit slave port that supports the DAP (Debug Access Port).

#### 6.2 System Manager

#### 6.2.1 Overview

System management includes the following sections:

- System Resets
- System Power Architecture
- System Memory Map
- System management registers for Part Number ID, chip reset and on-chip controllers reset, and multi-functional pin control
- System Timer (SysTick)
- Nested Vectored Interrupt Controller (NVIC)
- System Control registers

#### 6.2.2 System Reset

The system reset can be issued by one of the following listed events. For these reset event flags can be read by RSTSRC register.

- Hardware Reset
  - Power-on Reset (POR)
  - Low level on the Reset Pin (nRST)
  - Watchdog Timer Time-out Reset (WDT)
  - Low Voltage Reset (LVR)
  - Brown-out Detector Reset (BOD)
- Software Reset
  - MCU Reset SYSRESETREQ(AIRCR[2])
  - Cortex-M0 Core One-shot Reset CPU RST(IPRSTC1[1])
  - Chip One-shot Reset CHIP\_RST(IPRSTC1[0])

**Note:** ISPCON.BS keeps the original value after MCU Reset and CPU Reset.



#### 6.2.3 System Power Architecture

In this device, the power architecture is divided into three segments.

- Analog power from AV<sub>DD</sub> and AV<sub>SS</sub> provides the power for analog components operation. AV<sub>DD</sub> must be equal to V<sub>DD</sub> to avoid leakage current.
- Digital power from V<sub>DD</sub> and V<sub>SS</sub> supplies the power to the I/O pins and internal regulator which provides a fixed 1.8 V power for digital operation.

The output of internal voltage regulator, LDO\_CAP, requires an external capacitor which should be located close to the corresponding pin. Analog power  $(AV_{DD})$  should be the same voltage level as the digital power  $(V_{DD})$ . The following figure shows the power distribution of the M058S series.



Figure 6.2-1 NuMicro<sup>™</sup> M058S Power Architecture Diagram