Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # M24C04-W M24C04-R M24C04-F ### 4-Kbit serial I2C bus EEPROM **Datasheet - production data** Not recommended for new designs. #### **Features** - Compatible with all I<sup>2</sup>C bus modes: - 400 kHz - 100 kHz - Memory array: - 4 Kbit (512 bytes) of EEPROM - Page size: 16 bytes - Single supply voltage: - M24C04-W: 2.5 V to 5.5 V - M24C04-R: 1.8 V to 5.5 V - M24C04-F: 1.7 V to 5.5 V (full temperature range) and 1.6 V to 1.7 V (limited temperature range) - Write: - Byte Write within 5 ms - Page Write within 5 ms - Operating temperature range: from -40 °C up to +85 °C - · Random and sequential Read modes - Write protect of the whole memory array - Enhanced ESD/Latch-Up protection - More than 4 million Write cycles - More than 200-year data retention - Packages: - RoHS compliant and halogen-free (ECOPACK<sup>®</sup>) # **Contents** | 1 | Desc | cription | | 6 | |---|-------|---------------------|---------------------------------------------|----| | 2 | Sign | al desci | ription | 7 | | | 2.1 | Serial ( | Clock (SCL) | 7 | | | 2.2 | Serial I | Data (SDA) | 7 | | | 2.3 | Chip E | nable (E1, E2) | 7 | | | 2.4 | Write C | Control (WC) | 7 | | | 2.5 | V <sub>SS</sub> (gi | round) | 7 | | | 2.6 | | v voltage (V <sub>CC</sub> ) | | | | | 2.6.1 | Operating supply voltage (V <sub>CC</sub> ) | | | | | 2.6.2 | Power-up conditions | | | | | 2.6.3 | Device reset | 8 | | | | 2.6.4 | Power-down conditions | 8 | | 3 | Mem | ory org | anization | 9 | | 4 | Devi | ce oper | ation | 10 | | | 4.1 | Start co | ondition | 11 | | | 4.2 | Stop co | ondition | 11 | | | 4.3 | Data in | nput | 11 | | | 4.4 | Acknow | wledge bit (ACK) | 11 | | | 4.5 | Device | addressing | 12 | | 5 | Instr | uctions | · | 13 | | | 5.1 | Write o | pperations | 13 | | | | 5.1.1 | Byte Write | 14 | | | | 5.1.2 | Page Write | 15 | | | | 5.1.3 | Minimizing Write delays by polling on ACK | 16 | | | 5.2 | Read o | pperations | 17 | | | | 5.2.1 | Random Address Read | 18 | | | | 5.2.2 | Current Address Read | 18 | | | | 5.2.3 | Sequential Read | 18 | | 6 | Initial delivery state | 8 | |----|-------------------------|------------| | 7 | Maximum rating | 9 | | 8 | DC and AC parameters 2 | <u>2</u> 0 | | 9 | Package mechanical data | 28 | | 10 | Part numbering 3 | 32 | | 11 | Revision history 3 | 3 | # List of tables | Table 1. | Signal names | 6 | |-----------|------------------------------------------------------------------------|----| | Table 2. | Device select code | 12 | | Table 3. | Address byte | 13 | | Table 4. | Absolute maximum ratings | 19 | | Table 5. | Operating conditions (voltage range W) | 20 | | Table 6. | Operating conditions (voltage range R) | 20 | | Table 7. | Operating conditions (voltage range F, | | | | for devices identified by process letter T) | 20 | | Table 8. | Operating conditions (voltage range F, for all other devices) | | | Table 9. | AC measurement conditions | 20 | | Table 10. | Input parameters | 21 | | Table 11. | Cycling performance | 21 | | Table 12. | Memory cell data retention | 21 | | Table 13. | DC characteristics (M24C04-W, device grade 6) | 22 | | Table 14. | DC characteristics (M24C04-R, device grade 6) | 23 | | Table 15. | DC characteristics (M24C04-F device, grade 6 and grade 5) | 24 | | Table 16. | 400 kHz AC characteristics | | | Table 17. | 100 kHz AC characteristics (I <sup>2</sup> C Standard mode) | 26 | | Table 18. | TSSOP8 – 8-lead thin shrink small outline, package mechanical data | 28 | | Table 19. | SO8N – 8-lead plastic small outline, 150 mils body width, package data | 29 | | Table 20. | PDIP8 – 8-pin plastic DIP, 0.25 mm lead frame, package mechanical data | 30 | | Table 21. | UFDFPN8 (MLP8) – package dimensions (UFDFPN: Ultra thin Fine pitch | | | | Dual Flat Package, No lead) | 31 | | Table 22. | Ordering information scheme | | | Table 23 | Document revision history | 33 | # List of figures | Figure 1. | Logic diagram | 6 | |------------|-----------------------------------------------------------------------------------------|----| | Figure 2. | 8-pin package connections, top view | | | Figure 3. | Block diagram | | | Figure 4. | I <sup>2</sup> C bus protocol | | | Figure 5. | Write mode sequences with $\overline{WC} = 0$ (data write enabled) | 14 | | Figure 6. | Write mode sequences with $\overline{WC} = 1$ (data write inhibited) | | | Figure 7. | Write cycle polling flowchart using ACK | | | Figure 8. | Read mode sequences | 17 | | Figure 9. | AC measurement I/O waveform | | | Figure 10. | Maximum R <sub>bus</sub> value versus bus parasitic capacitance (C <sub>bus</sub> ) for | | | | an I <sup>2</sup> C bus at maximum frequency f <sub>C</sub> = 400 kHz | 27 | | Figure 11. | AC waveforms | | | Figure 12. | TSSOP8 – 8-lead thin shrink small outline, package outline | 28 | | Figure 13. | SO8N – 8-lead plastic small outline, 150 mils body width, package outline | 29 | | Figure 14. | PDIP8 – 8-pin plastic DIP, 0.25 mm lead frame, package outline | 30 | | Figure 15. | UFDFPN8 (MLP8) – package outline (UFDFPN: Ultra thin Fine pitch | | | • | Dual Flat Package, No lead) | 31 | ## 1 Description The M24C04 is a 4-Kbit $I^2$ C-compatible EEPROM (Electrically Erasable PROgrammable Memory) organized as 512 × 8 bits. The M24C04-W can be accessed with a supply voltage from 2.5 V to 5.5 V, the M24C04-R can be accessed with a supply voltage from 1.8 V to 5.5 V, and the M24C04-F can be accessed with a supply voltage from 1.6 V to 5.5 V. All these devices operate with a clock frequency of 400 kHz (or less), over an ambient temperature range of -40 $^{\circ}$ C / +85 $^{\circ}$ C. E2, E1 \_\_\_\_\_ SDA SCL \_\_\_\_\_ M24xxx WC \_\_\_\_ VSS Figure 1. Logic diagram Table 1. Signal names | Signal name | Function | Direction | |-----------------|----------------|-----------| | E2, E1 | Chip Enable | Input | | SDA | Serial Data | I/O | | SCL | Serial Clock | Input | | WC | Write Control | Input | | V <sub>CC</sub> | Supply voltage | - | | V <sub>SS</sub> | Ground | - | Figure 2. 8-pin package connections, top view - 1. NC: not connected. - 2. See Section 9: Package mechanical data for package dimensions, and how to identify pin 1. 5// ### 2 Signal description #### 2.1 Serial Clock (SCL) The signal applied on the SCL input is used to strobe the data available on SDA(in) and to output the data on SDA(out). ### 2.2 Serial Data (SDA) SDA is an input/output used to transfer data in or data out of the device. SDA(out) is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull-up resistor must be connected from Serial Data (SDA) to $V_{CC}$ (*Figure 10* indicates how to calculate the value of the pull-up resistor). ### 2.3 **Chip Enable (E1, E2)** These input signals are used to set the value that is to be looked for on the two bits (b3, b2) of the 7-bit device select code. These inputs must be tied to $V_{CC}$ or $V_{SS}$ to establish the device select code as shown in *Table 2*. When not connected (left floating), these inputs are read as low (0,0). # 2.4 Write Control (WC) This input signal is useful for protecting the entire contents of the memory from inadvertent write operations. Write operations are disabled to the entire memory array when Write Control (WC) is driven high. Write operations are enabled when Write Control (WC) is either driven low or left floating. When Write Control ( $\overline{WC}$ ) is driven high, device select and address bytes are acknowledged, Data bytes are not acknowledged. ## 2.5 V<sub>SS</sub> (ground) $V_{SS}$ is the reference for the $V_{CC}$ supply voltage. ### 2.6 Supply voltage (V<sub>CC</sub>) ### 2.6.1 Operating supply voltage (V<sub>CC</sub>) Prior to selecting the memory and issuing instructions to it, a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range must be applied (see Operating conditions in *Section 8: DC and AC parameters*). In order to secure a stable DC supply voltage, it is recommended to decouple the $V_{CC}$ line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the $V_{CC}/V_{SS}$ package pins. This voltage must remain stable and valid until the end of the transmission of the instruction and, for a write instruction, until the completion of the internal write cycle $(t_W)$ . #### 2.6.2 Power-up conditions The $V_{CC}$ voltage has to rise continuously from 0 V up to the minimum $V_{CC}$ operating voltage (see Operating conditions in *Section 8: DC and AC parameters*) and the rise time must not vary faster than 1 V/ $\mu$ s. #### 2.6.3 Device reset In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until $V_{CC}$ has reached the internal reset threshold voltage. This threshold is lower than the minimum $V_{CC}$ operating voltage (see Operating conditions in Section 8: DC and AC parameters). When $V_{CC}$ passes over the POR threshold, the device is reset and enters the Standby Power mode; however, the device must not be accessed until $V_{CC}$ reaches a valid and stable DC voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range (see Operating conditions in Section 8: DC and AC parameters). In a similar way, during power-down (continuous decrease in $V_{CC}$ ), the device must not be accessed when $V_{CC}$ drops below $V_{CC}$ (min). When $V_{CC}$ drops below the threshold voltage, the device stops responding to any instruction sent to it. #### 2.6.4 Power-down conditions During power-down (continuous decrease in $V_{CC}$ ), the device must be in the Standby Power mode (mode reached after decoding a Stop condition, assuming that there is no internal write cycle in progress). 577 # 3 Memory organization The memory is organized as shown below. Figure 3. Block diagram #### **Device operation** 4 The device supports the I<sup>2</sup>C protocol. This is summarized in *Figure 4*. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The device is always a slave in all communications. #### 4.1 Start condition Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in the high state. A Start condition must precede any data transfer instruction. The device continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock (SCL) for a Start condition. ### 4.2 Stop condition Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and driven high. A Stop condition terminates communication between the device and the bus master. A Read instruction that is followed by NoAck can be followed by a Stop condition to force the device into the Standby mode. A Stop condition at the end of a Write instruction triggers the internal Write cycle. ### 4.3 Data input During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock (SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge of Serial Clock (SCL), and the Serial Data (SDA) signal must change *only* when Serial Clock (SCL) is driven low. ### 4.4 Acknowledge bit (ACK) The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits of data. During the 9<sup>th</sup> clock pulse period, the receiver pulls Serial Data (SDA) low to acknowledge the receipt of the eight data bits. ### 4.5 Device addressing To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the device select code, shown in *Table 2* (on Serial Data (SDA), most significant bit first). Table 2. Device select code | Device type identifier <sup>(1)</sup> | | | | Chip | RW | | | |---------------------------------------|----|----|----|------|----|----|----| | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | 1 | 0 | 1 | 0 | E2 | E1 | A8 | R₩ | <sup>1.</sup> The most significant bit, b7, is sent first. The 8<sup>th</sup> bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations. If a match occurs on the device select code, the corresponding device gives an acknowledgment on Serial Data (SDA) during the 9<sup>th</sup> bit time. If the device does not match the device select code, it deselects itself from the bus, and goes into Standby mode. #### 5 Instructions ### 5.1 Write operations Following a Start condition the bus master sends a device select code with the $R/\overline{W}$ bit $(R\overline{W})$ reset to 0. The device acknowledges this, as shown in *Figure 5*, and waits for the address byte. The device responds to each address byte with an acknowledge bit, and then waits for the data byte. Table 3. Address byte | A7 A6 A5 A4 A3 A2 | A1 A0 | A0 | |-------------------|-------|----| |-------------------|-------|----| When the bus master generates a Stop condition immediately after a data byte Ack bit (in the " $10^{th}$ bit" time slot), either at the end of a Byte Write or a Page Write, the internal Write cycle $t_W$ is triggered. A Stop condition at any other time slot does not trigger the internal Write cycle. After the Stop condition and the successful completion of an internal Write cycle $(t_W)$ , the device internal address counter is automatically incremented to point to the next byte after the last modified byte. During the internal Write cycle, Serial Data (SDA) is disabled internally, and the device does not respond to any requests. If the Write Control input (WC) is driven High, the Write instruction is not executed and the accompanying data bytes are *not* acknowledged, as shown in *Figure 6*. #### 5.1.1 Byte Write After the device select code and the address byte, the bus $\underline{\text{mast}}$ er sends one data byte. If the addressed location is Write-protected, by Write Control (WC) being driven high, the device replies with NoAck, and the location is not modified. If, instead, the addressed location is not Write-protected, the device replies with Ack. The bus master terminates the transfer by generating a Stop condition, as shown in *Figure 5*. Figure 5. Write mode sequences with $\overline{WC} = 0$ (data write enabled) #### 5.1.2 Page Write The Page Write mode allows up to 16 bytes to be written in a single Write cycle, provided that they are all located in the same page in the memory: that is, the most significant memory address bits, A8/A4, are the same. If more bytes are sent than will fit up to the end of the page, a "roll-over" occurs, i.e. the bytes exceeding the page end are written on the same page, from location 0. The bus master sends from 1 to 16 bytes of data, each of which is acknowledged by the device if Write Control (WC) is low. If Write Control (WC) is high, the contents of the addressed memory location are not modified, and each data byte is followed by a NoAck, as shown in *Figure 6*. After each transferred byte, the internal page address counter is incremented. The transfer is terminated by the bus master generating a Stop condition. #### 5.1.3 Minimizing Write delays by polling on ACK The maximum Write time (tw) is shown in AC characteristics tables in Section 8: DC and AC parameters, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master. The sequence, as shown in Figure 7, is: - Initial condition: a Write cycle is in progress. - Step 1: the bus master issues a Start condition followed by a device select code (the first byte of the new instruction). - Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and the bus master goes back to Step 1. If the device has terminated the internal Write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1). Figure 7. Write cycle polling flowchart using ACK ### 5.2 Read operations Read operations are performed independently of the state of the Write Control ( $\overline{WC}$ ) signal. After the successful completion of a Read operation, the device internal address counter is incremented by one, to point to the next byte address. For the Read instructions, after each byte read (data out), the device waits for an acknowledgment (data in) during the 9th bit time. If the bus master does not acknowledge during this 9th time, the device terminates the data transfer and switches to its Standby mode. ACK NO ACK Current Address Dev select Data out Read Stop Start R/W ACK ACK ACK NO ACK Random Address Dev select Byte address Dev select Data out Read Start Start Stop R/W R/W ACK ACK ACK NO ACK Sequential Current Dev select Data out 1 Data out N Read Start R/W ACK ACK **ACK** ACK Sequential Random Dev select Byte address Dev select Data out 1 Read Start Start R/W R/W ACK NO ACK Data out N AI01942b Figure 8. Read mode sequences #### 5.2.1 Random Address Read A dummy Write is first performed to load the address into this address counter (as shown in *Figure 8*) but *without* sending a Stop condition. Then, the bus master sends another Start condition, and repeats the device select code, with the RW bit set to 1. The device acknowledges this, and outputs the contents of the addressed byte. The bus master must *not* acknowledge the byte, and terminates the transfer with a Stop condition. #### 5.2.2 Current Address Read For the Current Address Read operation, following a Start condition, the bus master only sends a device select code with the R/W bit set to 1. The device acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a Stop condition, as shown in *Figure 8*, *without* acknowledging the byte. #### 5.2.3 Sequential Read This operation can be used after a Current Address Read or a Random Address Read. The bus master *does* acknowledge the data byte output, and sends additional clock pulses so that the device continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must *not* acknowledge the last byte, and *must* generate a Stop condition, as shown in *Figure 8*. The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter "rolls-over", and the device continues to output data from memory address 00h. # 6 Initial delivery state The device is delivered with all the memory array bits set to 1 (each byte contains FFh). # 7 Maximum rating Stressing the device outside the ratings listed in *Table 4* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 4. Absolute maximum ratings | Symbol | Parameter | | Max. | Unit | |-------------------|-------------------------------------------------------|-------------------------|---------------------|------| | | Ambient operating temperature | | 130 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | T <sub>LEAD</sub> | Lead temperature during soldering | see note <sup>(1)</sup> | | °C | | | PDIP-specific lead temperature during soldering | - | 260 <sup>(2)</sup> | °C | | I <sub>OL</sub> | DC output current (SDA = 0) | - | 5 | mA | | V <sub>IO</sub> | Input or output range | -0.50 | 6.5 | V | | V <sub>CC</sub> | Supply voltage | -0.50 | 6.5 | V | | V <sub>ESD</sub> | Electrostatic pulse (Human Body model) <sup>(3)</sup> | - | 3000 <sup>(4)</sup> | V | Compliant with JEDEC Std J-STD-020D (for small body, Sn-Pb or Pb-free assembly), the ST ECOPACK® 7191395 specification, and the European directive on Restrictions of Hazardous Substances (RoHS) 2011/65/EU. <sup>2.</sup> $T_{LEAD}$ max must not be applied for more than 10 s. <sup>3.</sup> Positive and negative pulses applied on different combinations of pin connections, according to AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1=100 pF, R1=1500 $\Omega$ ). <sup>4. 4000</sup> V for devices identified by process letters S or G. # 8 DC and AC parameters This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. Table 5. Operating conditions (voltage range W) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|-----------------|------|------| | V <sub>CC</sub> | Supply voltage | 2.5 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | <del>-4</del> 0 | 85 | °C | | f <sub>C</sub> | Operating clock frequency | - | 400 | kHz | #### Table 6. Operating conditions (voltage range R) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------------|------|------| | V <sub>CC</sub> | Supply voltage | 1.8 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | <b>-40</b> | 85 | °C | | f <sub>C</sub> | Operating clock frequency | - | 400 | kHz | # Table 7. Operating conditions (voltage range F, for devices identified by process letter T) | Symbol | Parameter | Min. | | Max. | Unit | | |-----------------|--------------------------------------|------|------|------|------|-----| | V <sub>CC</sub> | Supply voltage | 1.60 | 1.65 | 1.70 | 5.5 | V | | т | Ambient operating temperature: READ | -40 | -40 | -40 | 85 | °C | | T <sub>A</sub> | Ambient operating temperature: WRITE | 0 | -20 | -40 | 85 | | | f <sub>C</sub> | Operating clock frequency | - | - | - | 400 | kHz | #### Table 8. Operating conditions (voltage range F, for all other devices) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 1.7 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -20 | 85 | °C | | f <sub>C</sub> | Operating clock frequency | - | 400 | kHz | Table 9. AC measurement conditions | Symbol | Parameter | Min. | Max. | Unit | |------------------|-----------------------------------------------|--------------------------------------------|------|------| | C <sub>bus</sub> | Load capacitance | 100 | | pF | | | SCL input rise/fall time, SDA input fall time | - | 50 | ns | | | Input levels | 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub> | | V | | | Input and output timing reference levels | 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> | | V | 20/34 DocID023994 Rev 3 Figure 9. AC measurement I/O waveform **Table 10. Input parameters** | Symbol | Parameter <sup>(1)</sup> | Test condition | Min. | Max. | Unit | |-----------------|--------------------------------|---------------------------------------|------|------|------| | C <sub>IN</sub> | Input capacitance (SDA) | - | - | 8 | pF | | C <sub>IN</sub> | Input capacitance (other pins) | - | - | 6 | pF | | Z <sub>L</sub> | Input impedance (WC) | $V_{IN}$ < 0.3 $V_{CC}$ | 15 | 70 | kΩ | | Z <sub>H</sub> | input impedance (WC) | V <sub>IN</sub> > 0.7 V <sub>CC</sub> | 500 | - | kΩ | <sup>1.</sup> Characterized only, not tested in production. Table 11. Cycling performance | Symbol | Parameter | Test condition <sup>(1)</sup> | Max. | Unit | |--------|-------------|-----------------------------------------------------------|-----------|--------------| | Ncycle | Wille Gyele | TA $\leq$ 25 °C, $V_{CC}$ (min) $< V_{CC} < V_{CC}$ (max) | 4,000,000 | Write cycle | | | | TA = 85 °C, $V_{CC}(min) < V_{CC} < V_{CC}(max)$ | 1,200,000 | vviile Cycle | <sup>1.</sup> Cycling performance for products identified by process letter T. Table 12. Memory cell data retention | Parameter | Test condition | Min. | Unit | |-------------------------------|----------------|------|------| | Data retention <sup>(1)</sup> | TA = 55 °C | 200 | Year | For products identified by process letter T. The data retention behavior is checked in production, while the 200-year limit is defined from characterization and qualification results. Table 13. DC characteristics (M24C04-W, device grade 6) | Symbol | Parameter | Test conditions (in addition to those in <i>Table 5</i> and <i>Table 9</i> ) | Min. | Max. | Unit | |------------------|---------------------------------------------|------------------------------------------------------------------------------------------|---------------------|---------------------|------| | I <sub>LI</sub> | Input leakage current<br>(SCL, SDA, E2, E1) | $V_{IN} = V_{SS}$ or $V_{CC}$ , device in Standby mode | - | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: $V_{SS}$ or $V_{CC}$ | - | ± 2 | μΑ | | | Supply current (Read) | $V_{CC}$ = 5.5 V, $f_c$ = 400 kHz | - | 1 <sup>(1)</sup> | mA | | Icc | Supply current (Neau) | V <sub>CC</sub> = 2.5 V, f <sub>c</sub> = 400 kHz | - | 1 | mA | | I <sub>CC0</sub> | Supply current (Write) | During $t_W$ , 2.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V | - | 0.5 <sup>(2)</sup> | mA | | la a c | I <sub>CC1</sub> Standby supply current | Device not selected <sup>(3)</sup> ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 2.5$ V | - | 2 <sup>(4)</sup> | μA | | I CC1 | | Device not selected <sup>(3)</sup> ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 5.5$ V | - | 3 <sup>(4)</sup> | μΑ | | V <sub>IL</sub> | Input low voltage (SCL, SDA, WC) | - | -0.45 | 0.3 V <sub>CC</sub> | > | | V <sub>IH</sub> | Input high voltage (SCL, SDA, WC) | - | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1 | > | | V <sub>OL</sub> | Output low voltage | $I_{OL}$ = 2.1 mA, $V_{CC}$ = 2.5 V or $I_{OL}$ = 3 mA, $V_{CC}$ = 5.5 V | - | 0.4 | V | <sup>1. 2</sup> mA for devices identified by process letter G or S. <sup>2.</sup> For devices identified by process letter T, value averaged over $t_{\text{W}}$ , characterized only (not tested in production). <sup>3.</sup> The device is not selected after power-up, after a Read instruction (after the Stop condition), or after the completion of the internal write cycle $t_W$ ( $t_W$ is triggered by the correct decoding of a Write instruction). <sup>4.</sup> $1 \mu A$ for previous devices identified by process letters G or S. Table 14. DC characteristics (M24C04-R, device grade 6) | Symbol | Parameter | Test conditions <sup>(1)</sup> (in addition to those in <i>Table 6</i> and <i>Table 9</i> ) | Min. | Max. | Unit | |------------------|------------------------------------------|---------------------------------------------------------------------------------------------|---------------------|----------------------|------| | ILI | Input leakage current (E2, E1, SCL, SDA) | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> , device in Standby mode | - | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: V <sub>SS</sub> or V <sub>CC</sub> | - | ± 2 | μΑ | | I <sub>CC</sub> | Supply current (Read) | $V_{CC} = 1.8 \text{ V}, f_c = 400 \text{ kHz}$ | - | 0.8 | mA | | I <sub>CC0</sub> | Supply current (Write) | During $t_W$ , $1.8V \le V_{CC} < 2.5 V$ | - | 0.5 <sup>(2)</sup> | mA | | I <sub>CC1</sub> | Standby supply current | Device not selected <sup>(3)</sup> ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 1.8$ V | - | 1 | μΑ | | V <sub>IL</sub> | Input low voltage | $2.5 \text{ V} \leq \text{ V}_{CC}$ | -0.45 | 0.3 V <sub>CC</sub> | ٧ | | VIL. | (SCL, SDA, WC) | V <sub>CC</sub> < 2.5 V | -0.45 | 0.25 V <sub>CC</sub> | > | | V <sub>IH</sub> | Input high voltage (SCL, SDA, WC) | - | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 1 | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 0.7 mA, V <sub>CC</sub> = 1.8 V | - | 0.2 | V | <sup>1.</sup> If the application uses the voltage range R device with 2.5 V $\leq$ V $\leq$ V $\leq$ V and -40 °C < TA < +85 °C, please refer to *Table 13* instead of this table. <sup>2.</sup> For devices identified by process letter T, value averaged over $t_{\rm W}$ , characterized only (not tested in production). <sup>3.</sup> The device is not selected after power-up, after a Read instruction (after the Stop condition), or after the completion of the internal write cycle $t_W$ ( $t_W$ is triggered by the correct decoding of a Write instruction). Table 15. DC characteristics (M24C04-F device, grade 6 and grade 5) | Symbol | Parameter | Test conditions <sup>(1)</sup> (in addition to those in <i>Table 7</i> , <i>Table 8</i> and <i>Table 9</i> ) | Min. | Max. | Unit | |------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------|----------------------|------| | I <sub>LI</sub> | Input leakage current (E2,E1, SCL, SDA) | $V_{IN} = V_{SS}$ or $V_{CC}$ , device in Standby mode | - | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | $V_{OUT} = V_{SS}$ or $V_{CC}$ , SDA in Hi-Z | - | ± 2 | μΑ | | I <sub>CC</sub> | Supply current (Read) | $V_{CC} = 1.6 V^{(2)}$ or 1.7 V,<br>$f_c = 400 \text{ kHz}$ | - | 0.8 | mA | | I <sub>CC0</sub> | Supply current (Write) | During t <sub>W</sub> , V <sub>CC</sub> ≤ 1.8 V | - | 0.5 <sup>(3)</sup> | mA | | I <sub>CC1</sub> | Standby supply current | Device not selected <sup>(4)</sup> ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} \le 1.8$ V | - | 1 | μA | | V <sub>IL</sub> | Input low voltage | $2.5 \text{ V} \leq \text{ V}_{CC}$ | -0.45 | 0.3 V <sub>CC</sub> | V | | V IL | (SCL, SDA, WC) | V <sub>CC</sub> < 2.5 V | -0.45 | 0.25 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input high voltage (SCL, SDA, WC) | - | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 1 | V | | V <sub>OL</sub> | Output low voltage | $I_{OL} = 0.7 \text{ mA}, V_{CC} \le 1.8 \text{ V}$ | - | 0.2 | V | <sup>1.</sup> If the application uses the voltage range F device with 2.5 V $\leq$ V<sub>CC</sub> $\leq$ 5.5 V, please refer to *Table 13* instead of this table. 577 <sup>2. 1.6</sup> V for devices identified by process letter T. <sup>3.</sup> For devices identified by process letter T, value averaged over $t_{\text{W}}$ , characterized only (not tested in production). <sup>4.</sup> The device is not selected after power-up, after a Read instruction (after the Stop condition), or after the completion of the internal write cycle t<sub>W</sub> (t<sub>W</sub> is triggered by the correct decoding of a Write instruction). Table 16. 400 kHz AC characteristics | Symbol | Alt. | Parameter | Min. | Max. | Unit | |------------------------------------|---------------------|-------------------------------------------------------------------|-------------------|------|------| | $f_{\mathbb{C}}$ | $f_{SCL}$ | Clock frequency | - | 400 | kHz | | t <sub>CHCL</sub> | t <sub>HIGH</sub> | Clock pulse width high | 600 | - | ns | | t <sub>CLCH</sub> | t <sub>LOW</sub> | Clock pulse width low | 1300 | - | ns | | t <sub>QL1QL2</sub> <sup>(1)</sup> | t <sub>F</sub> | SDA (out) fall time | 20 <sup>(2)</sup> | 300 | ns | | t <sub>XH1XH2</sub> | t <sub>R</sub> | Input signal rise time | (3) | (3) | ns | | t <sub>XL1XL2</sub> | t <sub>F</sub> | Input signal fall time | (3) | (3) | ns | | t <sub>DXCX</sub> | t <sub>SU:DAT</sub> | Data in set up time | 100 | - | ns | | t <sub>CLDX</sub> | t <sub>HD:DAT</sub> | Data in hold time | 0 | - | ns | | t <sub>CLQX</sub> <sup>(4)</sup> | t <sub>DH</sub> | Data out hold time | 100 | - | ns | | t <sub>CLQV</sub> <sup>(5)</sup> | t <sub>AA</sub> | Clock low to next data valid (access time) | - | 900 | ns | | t <sub>CHDL</sub> | t <sub>SU:STA</sub> | Start condition setup time | 600 | - | ns | | t <sub>DLCL</sub> | t <sub>HD:STA</sub> | Start condition hold time | 600 | - | ns | | t <sub>CHDH</sub> | t <sub>SU:STO</sub> | Stop condition set up time | 600 | - | ns | | t <sub>DHDL</sub> | t <sub>BUF</sub> | Time between Stop condition and next Start condition | 1300 | - | ns | | t <sub>W</sub> | t <sub>WR</sub> | Write time | - | 5 | ms | | t <sub>NS</sub> <sup>(1)</sup> | | Pulse width ignored (input filter on SCL and SDA) - single glitch | - | 100 | ns | - 1. Characterized only, not tested in production. - 2. With $C_L = 10 pF$ . - 3. There is no min. or max. values for the input signal rise and fall times. It is however recommended by the $I^2C$ specification that the input signal rise and fall times be more than 20 ns and less than 300 ns when $f_C < 400 \text{ kHz}$ . - 4. The min value for $t_{CLQX}$ (Data out hold time) of the M24xxx devices offers a safe timing to bridge the undefined region of the falling edge SCL. - $t_{CLQV}$ is the time (from the falling edge of SCL) required by the SDA bus line to reach either 0.3 $V_{CC}$ or 0.7 $V_{CC}$ , assuming that $R_{bus} \times C_{bus}$ time constant is within the values specified in *Figure 10*.