Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **M24C16-DFCU** ## 16-Kbit serial I2C bus EEPROM 4 balls CSP Datasheet - preliminary data #### **Features** - · Package: - RoHS compliant and halogen free WLCSP(ECOPACK2<sup>®</sup>) - Compatible with all I2C bus modes - 1 MHz - 400 kHz - · Memory array: - 16 Kbits (2 Kbytes) of EEPROM - Page size: 16 bytes - Additional Write lockable page(Identification page) - Supply voltage range: - 1.6 V to 5.5 V - Operating temperature range - $V_{CC} = 1.7 V : -40^{\circ}C / +85^{\circ}C$ - V<sub>CC</sub> = 1.6 V : -40°C (Read) / 0°C (Write) / +85°C - Schmitt trigger inputs for noise filtering - Write - Byte Write within 5 ms - Page Write within 5 ms - · Random and sequential read modes - · ESD protection - Human Body Model: 4 kV - Write cycle endurance - 4 million Write cycles at 25 °C - 1.2 million Write cycles at 85 °C - More than 200-years data retention Contents M24C16-DFCU # **Contents** | 1 | Desc | iption | . 6 | |---|-------|---------------------------------------------------|------| | 2 | Sign | l description | . 8 | | | 2.1 | Serial Clock (SCL) | . 8 | | | 2.2 | Serial Data (SDA) | 8 | | | 2.3 | V <sub>SS</sub> (ground) | 8 | | | 2.4 | Supply voltage (V <sub>CC</sub> ) | 8 | | | | 2.4.1 Operating supply voltage (V <sub>CC</sub> ) | 8 | | | | 2.4.2 Power-up conditions | 8 | | | | 2.4.3 Device reset | 8 | | | | 2.4.4 Power-down conditions | 9 | | 3 | Mem | ory organization | . 10 | | 4 | Devi | e operation | . 11 | | | 4.1 | Start condition | . 12 | | | 4.2 | Stop condition | . 12 | | | 4.3 | Data input | . 12 | | | 4.4 | Acknowledge bit (ACK) | . 12 | | | 4.5 | Device addressing | . 13 | | | 4.6 | Identification page | | | 5 | Instr | ctions | . 15 | | | 5.1 | Write operations | . 15 | | | | 5.1.1 Byte Write | . 15 | | | | 5.1.2 Page Write | . 16 | | | | 5.1.3 Write Identification Page | . 16 | | | | 5.1.4 Lock Identification Page | . 16 | | | | 5.1.5 Minimizing Write delays by polling on ACK | . 17 | | | 5.2 | Read operations | . 18 | | | | 5.2.1 Random Address Read | . 18 | | | | 5.2.2 Current Address Read | . 19 | | | | 5.2.3 Sequential Read | . 19 | | | | | | | | | 5.2.4 | Read Identification Page | 19 | |----|--------|-----------|--------------------------------|----| | | | 5.2.5 | Read the lock status | 19 | | | | 5.2.6 | Acknowledge in Read mode | 20 | | 6 | Appli | ication ( | design recommendations | 21 | | | 6.1 | Supply | voltage | 21 | | | | 6.1.1 | Operating supply voltage (VCC) | 21 | | | | 6.1.2 | Power-up conditions | 21 | | | | 6.1.3 | Power-down | 21 | | | 6.2 | Error co | orrection code (ECC x 1) | 21 | | 7 | Initia | l delive | ry state | 22 | | 8 | Maxi | mum ra | ting | 23 | | 9 | DC a | nd AC p | parameters | 24 | | 10 | Pack | age me | chanical data | 31 | | 11 | Part | number | ing | 33 | | 12 | Revis | sion his | torv | 34 | List of tables M24C16-DFCU # List of tables | Table 1. | Signal names | <br>. 6 | |-----------|-----------------------------------------------------------|---------| | Table 2. | Device select code | <br>13 | | Table 3. | Significant address bits | <br>13 | | Table 4. | Device identification code | <br>14 | | Table 5. | Absolute maximum ratings | <br>23 | | Table 6. | Operating conditions | | | Table 7. | AC measurement conditions | | | Table 8. | Input parameters | <br>24 | | Table 9. | Cycling performance | <br>25 | | Table 10. | Memory cell data retention | | | Table 11. | DC characteristics | | | Table 12. | 400 kHz AC characteristics | <br>27 | | Table 13. | 1 MHz AC characteristics | <br>28 | | Table 14. | M24C16-DF CU WLCSP 4-bump package related mechanical data | <br>32 | | Table 15. | Ordering information scheme | | | Tahla 16 | Document revision history | 3/ | M24C16-DFCU List of figures # **List of figures** | Figure 1. | Logic diagram | 6 | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------|----| | Figure 2. | WLCSP connections | | | | (top view, marking side, with balls on the underside) | 7 | | Figure 3. | Block diagram | | | Figure 4. | I <sup>2</sup> C bus protocol | 11 | | Figure 5. | Write mode sequence (data write enabled) | 15 | | Figure 6. | Write cycle polling flowchart using ACK | 17 | | Figure 7. | Read mode sequences | 18 | | Figure 8. | AC measurement I/O waveform | 24 | | Figure 9. | Maximum $R_{bus}$ value versus bus parasitic capacitance ( $C_{bus}$ ) for an $I^2C$ bus at maximum frequency $f_C = 400 \text{ kHz} \dots$ | 20 | | Figure 10. | Maximum $R_{bis}$ value versus bus parasitic capacitance ( $C_{bis}$ ) | 29 | | i igule 10. | for an I <sup>2</sup> C bus at maximum frequency f <sub>C</sub> = 1MHz | 29 | | Figure 11. | AC waveforms | | | Figure 12. | WLCSP 4-bump wafer-level chip-scale package outline | | | Figure 13. | M24C16-DF CU WLCSP 4-bump recommended land pattern | | Description M24C16-DFCU ## 1 Description The M24C16-DFCU is a 16-Kbit I2C-compatible EEPROM assembled in a four balls ultra thin chip scale package (WLCSP). The device is accessed by a simple serial I2C compatible interface running up to 1 MHz. The M24C16-DFCU memory array is based on advanced true EEPROM technology (Electrically Erasable Programmable Memory), organized as 128 pages of 16 bytes, with a data integrity improved with an embedded Error Correction Code logic. The M24C16-DFCU offers an additional Identification Page (16 bytes) in which the ST device identification can be read. This page can also be used to store sensitive application parameters which can be later permanently locked in read-only mode. SCL — M24C16-FCU — SDA MS35081V1 Figure 1. Logic diagram Table 1. Signal names | Signal name | Function | Direction | |-----------------|----------------|-----------| | SDA | Serial Data | I/O | | SCL | Serial Clock | Input | | V <sub>CC</sub> | Supply voltage | | | V <sub>SS</sub> | Ground | | 6/35 DocID026468 Rev 2 M24C16-DFCU Description Figure 2. WLCSP connections (top view, marking side, with balls on the underside) Signal description M24C16-DFCU ## 2 Signal description ### 2.1 Serial Clock (SCL) SCL is an input. The signal applied on the SCL input is used to strobe the data available on SDA(in) and to output the data on SDA(out). ## 2.2 Serial Data (SDA) SDA is an input/output used to transfer data in or data out of the device. SDA(out) is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull-up resistor must be connected from Serial Data (SDA) to $V_{CC}$ (*Figure 9* indicates how to calculate the value of the pull-up resistor). ## 2.3 V<sub>SS</sub> (ground) V<sub>SS</sub> is the reference for the V<sub>CC</sub> supply voltage. ## 2.4 Supply voltage (V<sub>CC</sub>) #### 2.4.1 Operating supply voltage (V<sub>CC</sub>) Prior to selecting the memory and issuing instructions to it, a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range must be applied (see Operating conditions in *Section 9: DC and AC parameters*). In order to secure a stable DC supply voltage, it is recommended to decouple the $V_{CC}$ line with a suitable capacitor (usually from10 nF to 100 nF) close to the $V_{CC}/V_{SS}$ package pins. This voltage must remain stable and valid until the end of the transmission of the instruction and, for a write instruction, until the completion of the internal write cycle $(t_W)$ . #### 2.4.2 Power-up conditions The $V_{CC}$ voltage has to rise continuously from 0 V up to the minimum $V_{CC}$ operating voltage (see Operating conditions in *Section 9: DC and AC parameters*) and the rise time must not vary faster than 1 V/ $\mu$ s. #### 2.4.3 Device reset In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until $V_{CC}$ has reached the internal reset threshold voltage. This threshold is lower than the minimum $V_{CC}$ operating voltage (see Operating conditions in Section 9: DC and AC parameters). When $V_{CC}$ passes over the POR threshold, the device is reset and enters the Standby Power mode; however, the device must not be accessed until $V_{CC}$ reaches a valid and stable DC voltage within the specified $[V_{CC}(\min), V_{CC}(\max)]$ range (see Operating conditions in Section 9: DC and AC parameters). 57 M24C16-DFCU Signal description In a similar way, during power-down (continuous decrease in $V_{CC}$ ), the device must not be accessed when $V_{CC}$ drops below $V_{CC}(\mbox{min})$ . When $V_{CC}$ drops below the power-on-reset threshold voltage, the device stops responding to any instruction sent to it. #### 2.4.4 Power-down conditions During power-down (continuous decrease in $V_{CC}$ ), the device must be in the Standby Power mode (mode reached after decoding a Stop condition, assuming that there is no internal write cycle in progress). Memory organization M24C16-DFCU # 3 Memory organization The memory is organized as shown below. Figure 3. Block diagram M24C16-DFCU **Device operation** #### **Device operation** 4 The device supports the I<sup>2</sup>C protocol. This is summarized in *Figure 4*. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The device is always a slave in all communications. Figure 4. I<sup>2</sup>C bus protocol Device operation M24C16-DFCU #### 4.1 Start condition Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in the high state. A Start condition must precede any data transfer instruction. The device continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock (SCL) for a Start condition. ## 4.2 Stop condition Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and driven high. A Stop condition terminates communication between the device and the bus master. A Read instruction that is followed by NoAck can be followed by a Stop condition to force the device into the Standby mode. A Stop condition at the end of a Write instruction triggers the internal Write cycle. ## 4.3 Data input During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock (SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge of Serial Clock (SCL), and the Serial Data (SDA) signal must change *only* when Serial Clock (SCL) is driven low. ## 4.4 Acknowledge bit (ACK) The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits of data. During the 9<sup>th</sup> clock pulse period, the receiver pulls Serial Data (SDA) low to acknowledge the receipt of the eight data bits. **577** M24C16-DFCU Device operation ## 4.5 Device addressing To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the device select code, shown in *Table 3* (on Serial Data (SDA), most significant bit first). Table 2. Device select code | | Device type identifier <sup>(1)</sup> | | | Chip Enable address | | | | | |----------------------------------------|---------------------------------------|----|----|---------------------|-----|----|----|----| | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | When accessing the memory | 1 | 0 | 1 | 0 | A10 | A9 | A8 | RW | | When accessing the identification page | 1 | 0 | 1 | 1 | Х | Х | Х | RW | <sup>1.</sup> The most significant bit, b7, is sent first. The $8^{th}$ bit is the Read/ $\overline{\text{Write}}$ bit ( $\overline{\text{RW}}$ ). This bit is set to 1 for Read and 0 for Write operations. If a match occurs on the device select code, the corresponding device gives an acknowledgment on Serial Data (SDA) during the 9<sup>th</sup> bit time. If the device does not match the device select code, the device deselects itself from the bus, and goes into Standby mode (therefore will not acknowledge the device select code). Table 3. Significant address bits | | | Memory<br>(Device type identif | | | ) | | | |-------------------------------------|-------------------|--------------------------------|------------|--------------------------------|---------------------------------|--------------------------------|-------------------| | | | Random<br>Address Read | Write | Read<br>Identification<br>page | Write<br>Identification<br>page | Lock<br>Identification<br>page | Read lock status | | ınt<br>oits | b3 <sup>(1)</sup> | A10 | A10 | Х | Х | Х | | | Most<br>significant<br>address bits | b2 <sup>(1)</sup> | A9 | A9 | Х | Х | Х | | | sigr<br>addr | b1 <sup>(1)</sup> | A8 | A8 | Х | Х | Х | | | | b7 | A7 | A7 | 0 | 0 | 1 | | | | b6 | A6 | A6 | Х | Х | Х | | | <u>a</u> | b5 | A5 | A5 | Х | Х | Х | see Chapter 5.2.4 | | Address byte | b4 | A4 | A4 | Х | Х | Х | | | Idres | b3 | A3 | A3 | A3 | A3 | Х | | | A | b2 | A2 | A2 | A2 | A2 | Х | | | | b1 | A1 | A1 | A1 | A1 | Х | | | | b0 | A0 | <b>A</b> 0 | <b>A</b> 0 | <b>A</b> 0 | Х | | <sup>1.</sup> Address bits defined inside the DeviceSelect code (see Table 2). Device operation M24C16-DFCU ## 4.6 Identification page 02h The M24C16-DFCU offers an Identification Page (16 bytes) in addition to the 16-Kbit memory. The Identification page contains two fields: - Device identification code: the first three bytes are programmed by STMicroelectronics with the Device identification code, as shown in *Table 4*. - Application parameters: the bytes after the Device identification code are available for application specific data. Note: If the end application does not need to read the Device identification code, this field can be overwritten and used to store application-specific data. Once the application-specific data are written in the Identification page, the whole Identification page should be permanently locked in Read-only mode. The instructions Read, Write and Lock Identification Page are detailed in Section 5: Memory density code Address in Identification page Ooh ST manufacturer code O1h I<sup>2</sup>C family code Content Value 20h E0h Table 4. Device identification code 0Bh(16-Kbit) M24C16-DFCU Instructions #### 5 Instructions ### 5.1 Write operations For a Write operation, the bus master sends a Start condition followed by a device select code with the R/W bit reset to 0. The device acknowledges this, as shown in *Figure 5*, and waits for the master to send the address byte with an acknowledge bit, and then waits for the data byte. When the bus master generates a Stop condition immediately after a data byte Ack bit (in the "10th bit" time slot), either at the end of a Byte Write or a Page Write, the internal Write cycle $t_{\rm W}$ is then triggered. A Stop condition at any other time slot does not trigger the internal Write cycle. During the internal Write cycle, Serial Data (SDA) is disabled internally, and the device does not respond to any requests. After the successful completion of an internal Write cycle (t<sub>W</sub>), the device internal address counter is automatically incremented to point to the next byte after the last modified byte. #### 5.1.1 Byte Write After the device select code and the address bytes, the bus master sends one data byte. The device replies with Ack, as shown in . The bus master shall terminate the transfer by generating a Stop condition. Figure 5. Write mode sequence (data write enabled) Instructions M24C16-DFCU #### 5.1.2 Page Write The Page Write mode allows up to N(a) bytes to be written in a single Write cycle, provided that they are all located in the same page in the memory: that is, the most significant memory address bits, A10/A4, are the same. If more bytes are sent than will fit up to the end of the page, a condition known as "roll-over" occurs. In case of roll-over, the first bytes of the page are overwritten. Note: After each byte is transferred, the internal byte address counter is incremented. The transfer is terminated by the bus master generating a Stop condition. #### 5.1.3 Write Identification Page The Identification Page (16 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. It is written by issuing the Write Identification Page instruction. This instruction uses the same protocol and format as Page Write (into memory array), except for the following differences: - Device type identifier = 1011b - Most significant address bits A10/A4 are don't care, except for address bit A7 which must be "0". Least significant address bits A3/A0 define the byte location inside the Identification page. If the Identification page is locked, the data bytes transferred during the Write Identification Page instruction are not acknowledged (NoAck). #### 5.1.4 Lock Identification Page The Lock Identification Page instruction (Lock ID) permanently locks the Identification page in Read-only mode. The Lock ID instruction is similar to Byte Write (into memory array) with the following specific conditions: - Device type identifier = 1011b - Address bit A7 must be '1'; all other address bits are don't care - The data byte must be equal to the binary value xxxx xx1x, where x is don't care M24C16-DFCU Instructions #### 5.1.5 Minimizing Write delays by polling on ACK During the internal Write cycle, the device disconnects itself from the bus, and writes a copy of the data from its internal latches to the memory cells. The maximum Write time $(t_w)$ is shown in AC characteristics tables in *Section 9: DC and AC parameters*, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master. The sequence, as shown in Figure 6, is: - Initial condition: a Write cycle is in progress. - Step 1: the bus master issues a Start condition followed by a device select code (the first byte of the new instruction). - Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and the bus master goes back to Step 1. If the device has terminated the internal Write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1). The seven most significant bits of the Device Select code of a Random Read (bottom right box in the figure) must be identical to the seven most significant bits of the Device Select code of the Write (polling instruction in the figure). Instructions M24C16-DFCU ## 5.2 Read operations After the successful completion of a Read operation, the device internal address counter is incremented by one, to point to the next byte address. For the Read instructions, after each byte read (data out), the device waits for an acknowledgment (data in) during the 9th bit time. If the bus master does not acknowledge during this 9th time, the device terminates the data transfer and switches to its Standby mode. Figure 7. Read mode sequences #### 5.2.1 Random Address Read The Random Address Read is a sequence composed of a truncated Write sequence (to define a new address pointer value, see *Table 3*) followed by a current Read. Therefore the Random Address Read sequence is the sum of [Start + Device Select code with R/W=0 + address byte] (without Stop condition, as shown in *Figure 7*) and [Start condition + Device Select code with R/W=1]. The memory device acknowledges the sequence and then outputs the contents of the addressed byte. To terminate the data 18/35 DocID026468 Rev 2 M24C16-DFCU Instructions transfer, the bus master does not acknowledge the last data byte and then issues a Stop condition. #### 5.2.2 Current Address Read For the Current Address Read operation, following a Start condition, the bus master only sends a device select code with the R/W bit set to 1. The device acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a Stop condition, as shown in *Figure 9, without* acknowledging the byte. Note that the address counter value is defined by instructions accessing either the memory or the Identification page. When accessing the Identification page, the address counter value is loaded with the Identification page byte location, when accessing the memory, it is safer to always use the Random Address Read instruction (this instruction loads the address counter with the byte location to read in the memory) instead of the Current Address Read instruction. #### 5.2.3 Sequential Read This operation can be used after a Current Address Read or a Random Address Read. The bus master *does* acknowledge the data byte output, and sends additional clock pulses so that the device continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must *not* acknowledge the last byte, and *must* generate a Stop condition, as shown in *Figure* 9. The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter "rolls-over", and the device continues to output data from memory address 00h. #### 5.2.4 Read Identification Page The Identification Page can be read by issuing a Read Identification Page instruction. This instruction uses the same protocol and format as the Random Address Read (from memory array) with device type identifier defined as 1011b. The most significant address bits A10/A4 are don't care except bit A7 which must be 0, the least significant address bits A3/A0 define the byte location inside the Identification page. The number of bytes to read in the ID page must not exceed the page boundary. #### 5.2.5 Read the lock status The locked/unlocked status of the Identification page can be checked by transmitting a specific truncated command [Identification Page Write instruction plus one data byte] to the device. The device returns an acknowledge bit after the data byte if the Identification page is unlocked, otherwise a NoAck bit if the Identification page is locked. After this, it is recommended to transmit to the device a Start condition followed by a Stop condition, so that: - Start: the truncated command is not executed because the Start condition resets the device internal logic, - Stop: the device is then set back into Standby mode by the Stop condition. Instructions M24C16-DFCU ## 5.2.6 Acknowledge in Read mode For all Read instructions, after each byte sent out, the device waits for an acknowledgment from the bus master during the "9th bit" time slot. If the bus master does not send the Acknowledge (the master drives SDA high during the 9th bit time), the device terminates the data transfer and enters its Standby mode. ## 6 Application design recommendations ## 6.1 Supply voltage #### 6.1.1 Operating supply voltage (VCC) Prior to selecting the memory and issuing instructions to it, a valid and stable VCC voltage within the specified [VCC(min), VCC(max)] range must be applied (see *Table 6*). This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal Write cycle (tW). In order to secure a stable DC supply voltage, it is recommended to decouple the VCC line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the VCC/VSS package pins. #### 6.1.2 Power-up conditions When the power supply is turned on, the VCC voltage has to rise continuously from 0 V up to the minimum VCC operating voltage defined in see *Table 6*. In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until VCC reaches the internal threshold voltage (this threshold is defined in the DC characteristic *Table 11* as VRES). When VCC passes over the POR threshold, the device is reset and in the following state: - in the Standby power mode - deselected As soon as the VCC voltage has reached a stable value within the [VCC(min), VCC(max)] range (defined in *Table 6*), the device is ready for operation. #### 6.1.3 Power-down During power-down (continuous decrease in the VCC supply voltage below the minimum VCC operating voltage defined in *Table 6*), the device must be in Standby power mode (that is after a STOP condition or after the completion of the Write cycle t<sub>W</sub> if an internal Write cycle is in progress). ## 6.2 Error correction code (ECC x 1) The error correction code (ECC $\times$ 1) is an internal logic function which is transparent for the I2C communication protocol. The ECC x 1 logic is implemented on each byte of the memory array. If a single bit out of the byte happens to be erroneous during a Read operation, the ECC x 1 detects this bit and replaces it with the correct value. The read reliability is therefore much improved. Initial delivery state M24C16-DFCU # 7 Initial delivery state The device is delivered as follows: - The memory array is set to all 1s (each byte = FFh). - Identification page: the first three bytes define the Device identification code (value defined in *Table 4*). The content of the following bytes is Don't Care. 22/35 DocID026468 Rev 2 M24C16-DFCU Maximum rating # 8 Maximum rating Stressing the device outside the ratings listed in *Table 5* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 5. Absolute maximum ratings | Symbol | Parameter | Min. | Max. | Unit | |-------------------|-------------------------------------------------------|-------------------------|------|------| | | Ambient operating temperature | -40 | 130 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | T <sub>LEAD</sub> | Lead temperature during soldering | see note <sup>(1)</sup> | | °C | | V <sub>IO</sub> | Input or output range | -0.50 | 6 | V | | I <sub>OL</sub> | DC output current (SDA = 0) | - | 5 | mA | | V <sub>CC</sub> | Supply voltage | -0.50 | 6 | V | | V <sub>ESD</sub> | Electrostatic pulse (Human Body model) <sup>(2)</sup> | - | 4000 | V | Compliant with JEDEC standard J-STD-020D (for small-body, Sn-Pb or Pb assembly), the ST ECOPACK® 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS directive 2011/65/EU of July 2011). Positive and negative pulses applied on different combinations of pin connections, according to AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1=100 pF, R1=1500 Ω). # 9 DC and AC parameters This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. Table 6. Operating conditions | Symbol | Parameter Min. | | Max. | Unit | | | |-----------------|--------------------------------------|-----|------|------|-----|--| | V <sub>CC</sub> | Supply voltage | 1.6 | 1.7 | 5.5 | V | | | т | Ambient operating temperature: Read | -40 | -40 | 85 | °C | | | T <sub>A</sub> | Ambient operating temperature: Write | 0 | -40 | 00 | C | | | f | Operating clock frequency @1.6 V | - | | 400 | kHz | | | f <sub>C</sub> | Operating clock frequency @1.7 V | | - | 1000 | KΠZ | | Table 7. AC measurement conditions | Symbol | Parameter | Min. Max. | | Unit | |------------------|---------------------------------------------------------|-----------|--------------------------------------------|------| | C <sub>bus</sub> | Load capacitance | 100 | | pF | | - | SCL input rise/fall time, SDA input fall time | - | 50 | ns | | - | Input levels 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub> | | V | | | - | - Input and output timing reference levels | | 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> | | Figure 8. AC measurement I/O waveform **Table 8. Input parameters** | Symbol | Parameter <sup>(1)</sup> | Test condition | Min. | Max. | Unit | |-----------------|--------------------------------|---------------------------------------|------|------|------| | C <sub>IN</sub> | Input capacitance (SDA) | - | - | 8 | pF | | C <sub>IN</sub> | Input capacitance (other pins) | - | - | 6 | pF | | $Z_{L}$ | Input impedance (WC) | $V_{IN}$ < 0.3 $V_{CC}$ | 30 | - | kΩ | | Z <sub>H</sub> | input impedance (wo) | V <sub>IN</sub> > 0.7 V <sub>CC</sub> | 500 | - | kΩ | <sup>1.</sup> Characterized only, not tested in production. 24/35 ## Table 9. Cycling performance | Symbol | Parameter | Test condition | Max. | Unit | |---------|-----------------|-------------------------------------------------------------|-----------|--------| | Ncycle | /cle Williams | $T_A \le 25 ^{\circ}C, V_{CC}(min) < V_{CC} < V_{CC}(max)$ | 4,000,000 | Write | | INCYCIC | | $T_A = 85$ °C, $V_{CC}(min) < V_{CC} < V_{CC}(max)$ | 1,000,000 | cycles | ## Table 10. Memory cell data retention | Parameter | Test condition | Min. | Unit | |----------------|------------------------|------|-------| | Data retention | T <sub>A</sub> = 55 °C | 200 | Years |